## GATE PSUs

State Engg. Exams

# WORKDOOK 2025



**Detailed Explanations of Try Yourself Questions** 

Computer Science & IT

Digital Logic



## Number Systems and Binary Codes



# Detailed Explanation of Try Yourself Questions

## T3: Solution

Converting into decimal number system

$$x^{2} + 3x + 5 + 8^{2} + 4 \times 8 + 4 = 2(x + 2)^{2} + x + 2 + 4$$

$$x^{2} + 3x + 105 = 2x^{2} + 8 + 8x + x + 6$$

$$x^{2} + 5x - 91 = 0$$

$$(x + 13)(x - 7) = 0$$

$$x = -13, 7$$

base can't be negative

$$\Rightarrow$$

$$x = 7$$

## **T4**: Solution

$$(36)_{7} = (27)_{10}$$

$$(67)_{8} = (55)_{10}$$

$$(98)_{10} = (98)_{10}$$

$$(Z)_{5} = (Z)_{5}$$

$$(241)_{9} = (199)_{10}$$

$$(Z)_{5} = (199)_{10} - (27)_{10} - (55)_{10} - (98)_{10}$$

$$(Z)_{5} = (19)_{10}$$

$$Z = 34$$

## **T5**: Solution

*:*.

*:*.

Given that,

so, 
$$(110)_{r} = 4r$$

$$r^{2} + r = 4r$$

$$r^{2} = 3r$$

$$r = 3$$
so, 
$$(010)_{3} = 3$$

So, the answer is 3 and 3.



## **T6**: Solution

(d)

Given that,

$$(10)_{x} \times (10)_{x} = (100)_{x}$$

$$x \times x = x^{2}$$

$$(100)_{x} \times (100)_{x} = (10000)_{x}$$

$$x^{2} \times x^{2} = x^{4}$$

and

So, above conditions are valid for all values of x.

## T7: Solution

Since,  $(123)_5 = (x8)_y$   $\Rightarrow 38 = xy + 8y$ 

So, the equation has 3 solution.

## **T8**: Solution

(d)

Given that,

$$73_x = 54_y$$

$$7x + 3 = 5y + 4$$

from the above equation we can see that option (d) is correct.

## T9: Solution

The 1's complement representation of –127 is 10000000 and 2's complement representation of –127 is 10000001 so the answer is  $\frac{2}{1}$ .

## T12: Solution

(d)

For example:

Let, 
$$X = +6$$
,  $n = 4$   
 $Y = -5$ ,  $n = 4$   $\Rightarrow (X - Y) = +11$ 

So Z = 11 which required 5 bits which is (n + 1) bits.

## T13: Solution

Let number *N* is given to the system.

Output after 1's complement = 15 - N

Output after 2's complement = 16 - 15 + N = N + 1

3 such systems are connected in cascade.

So, Final output = Input + 
$$(3)_{10}$$
 = 1010 + 0011 = 1101



## Boolean Algebra, Logic Gates and K-Maps



## Detailed Explanation of

Try Yourself Questions

## T1: Solution

(b)



Output of odd XOR is  $\bar{x}$ . Output of even XOR is 1.

## T2: Solution

(d)

$$X * Y = XY + X'Y'$$
 $\& Z = X * Y = XY + X'Y'$ 
 $\overline{Z} = X'Y + XY'$ 
 $P : Y * Z = YZ + Y'Z'$ 
 $= Y[XY + X'Y'] + Y'[X'Y + XY']$ 
 $= XY + XY'$ 
 $= X \text{ True}$ 
 $Q : X * Z = XZ + X'Z'$ 
 $= X[XY + X'Y'] + X'[X'Y + XY']$ 
 $= XY + X'Y$ 
 $= Y \text{ True}$ 
 $R : X*Y*Z = Z * Z$ 
 $= 1 \text{ True}$ 



## T3: Solution

(a)

EXNOR gate on logic in called coincidence logic.

f = AB + A'B'

So option (a) is correct.

## **T4**: Solution



Frequency of output =  $\frac{1}{8 \mu s}$  = 125 kHz

## **T5**: Solution

(c)

$$\begin{array}{rcl} f_1 &=& \Sigma m(0,\,1,\,3,\,5) \\ f_2 &=& \Sigma m(4,\,5) \\ f_3 &=& ? \\ f &=& \Sigma m(1,\,4,\,5) \\ \\ \text{and} & f &=& \left( \left( f_1 + f_2 \right)' + f_3' \right)' \\ f &=& \left( f_1 + f_2 \right) \cdot f_3 \\ \\ \text{So,} & \Sigma m(1,\,4,\,5) &=& \left( \Sigma m(0,\,1,\,3,\,5) + \Sigma m(4,\,5) \right) \cdot f_3 \\ \\ \Rightarrow & \Sigma m(1,\,4,\,5) &=& \left( \Sigma m(0,\,1,\,3,\,4,\,5) \right) \cdot f_3 \end{array}$$

So,  $f_3$  has to be zero for 0, 3 and should be 1 for 1, 4, 5 and don't care for 2, 6, 7. So, answer is (c).



## **T8**: Solution

(d)

| x | У | f | _ <i>y</i> |   |   |                      |
|---|---|---|------------|---|---|----------------------|
| 0 | 0 | 1 | x          | 0 | 1 | ]                    |
| 0 | 1 | 1 | 0          | 1 | 1 |                      |
| 1 | 0 | 0 |            |   | _ | $= \overline{x} + y$ |
| 1 | 1 | 1 | 1          |   | 1 |                      |

Since complements are not available.



∴ 2 units.

## T10 : Solution

(d)

$$Y = a + \overline{a}b + \overline{a}\overline{b}c + \dots$$

$$= a + \overline{a}(b + \overline{b}c) + \dots$$

$$= a + \overline{a}(b + \overline{b})(b + c) + \dots$$

$$= a + \overline{a}b + \overline{a}c + \dots$$

$$= (a + \overline{a})(a + b) + (a + \overline{a})(a + c) \dots$$

$$= a + b + c \dots$$

## T11: Solution

$$Y = \overline{x} y z + \overline{w} y z + \overline{w} x z$$

So.

| WX YZ | 00 | 01 | 11 | 10 |
|-------|----|----|----|----|
| 00    |    |    | 1  |    |
| 01    |    | 1  | 1  |    |
| 11    |    | 1  |    |    |
| 10    |    |    |    |    |

$$\Rightarrow \qquad \qquad Y = w'yz + xy'z$$

So, Gate (3) is redundant.



## T12 : Solution

(b)

D will be '1' majority of input is 1, so

$$D = ABC + \overline{A}BC + A\overline{B}C + AB\overline{C}$$

## T13: Solution

(a)

|            | AB BC | 00 | 01 | 11 | 10 | , |
|------------|-------|----|----|----|----|---|
| f =        | 00    | 0  | 0  | 1  | 0  |   |
| <i>i</i> – | 01    | 0  | 0  | 0  | 1  |   |

SO,

$$f = B(A + C)(A' + C')$$

## T14: Solution

Let the 3 locks are A, B, C

0 - key not inserted

1 - key inserted

|                      | Y | С | В | Α |
|----------------------|---|---|---|---|
|                      | 0 | 0 | 0 | 0 |
| BC                   | 0 | 1 | 0 | 0 |
| A 00 01 11 10<br>0 1 | 0 | 0 | 1 | 0 |
| 1 (1 🕸 1)            | 1 | 1 | 1 | 0 |
|                      | 0 | 0 | 0 | 1 |
| Y = AB + BC + AC     | 1 | 1 | 0 | 1 |
| 7 715 7 50 7 710     | 1 | 0 | 1 | 1 |
|                      | X | 1 | 1 | 1 |

The expression for Y is similar to carry in full adder circuit.

So, Number of NAND Gates required are = 6.



## T15 : Solution

| Α                | В | С | D | F           |
|------------------|---|---|---|-------------|
| 0                | 0 | 0 | 0 | 0           |
| 0                | 0 | 0 | 1 | 0           |
| 0                | 0 | 1 | 0 | 1           |
| 0                | 0 | 1 | 1 | 1           |
| 0<br>0<br>0<br>0 | 1 | 0 | 0 | 1<br>0      |
| 0                | 1 | 0 | 1 | 0           |
| 0                | 1 | 1 | 0 | 0           |
| 0                | 1 | 1 | 1 | 1           |
| 1                | 0 | 0 | 0 | 1           |
| 1                | 0 | 0 | 1 | 1           |
| 1                | 0 | 1 | 0 | 0           |
| 1                | 0 | 1 | 1 | 0           |
| 1                | 1 | 0 | 0 | 1           |
| 1                | 1 | 0 | 1 | 1           |
| 1                | 1 | 1 | 0 | 1<br>0<br>0 |
| 1                | 1 | 1 | 1 | 0           |

| F CD | 00 | 0.4 |   | 44 | 40 |   |
|------|----|-----|---|----|----|---|
| AB \ | 00 | 01  | _ | 11 | 10 | _ |
| 00   |    |     |   | 1  | 1  |   |
| 01   |    |     |   | 1  | 1  |   |
| 11   | 1  | 1   |   |    |    |   |
| 10   | 1  | 1   |   |    |    |   |

$$F = \overline{A}C + A\overline{C} = A \oplus C$$



## T16 : Solution

(b)

$$f = A + B'C$$

SO,

SO,

$$f = \Sigma m(1, 4, 5, 6, 7)$$

## T17: Solution

(a)

Function 'f' is 1 when x and y are different.

Clearly we can say that,

$$f = x \oplus y = xy' + x'y$$



## T18: Solution

(c)

It is given  $x_1 \oplus x_2 \oplus x_3 \oplus x_4 = 0$ 

|    | <i>x</i> <sub>1</sub> | <i>x</i> <sub>2</sub> | <i>x</i> <sub>3</sub> | <i>x</i> <sub>4</sub> | $x_1 \oplus x_2 \oplus x_3 \oplus x_4$ |
|----|-----------------------|-----------------------|-----------------------|-----------------------|----------------------------------------|
| 0  | 0                     | 0                     | 0                     | 0                     | 0 ←                                    |
| 1  | 0                     | 0                     | 0                     | 1                     | 1                                      |
| 2  | 0                     | 0                     | 1                     | 0                     | 1                                      |
| 3  | 0                     | 0                     | 1                     | 1                     | 0 ←                                    |
| 4  | 0                     | 1                     | 0                     | 0                     | 1                                      |
| 5  | 0                     | 1                     | 0                     | 1                     | 0 ←                                    |
| 6  | 0                     | 1                     | 1                     | 0                     | 0 ←                                    |
| 7  | 0                     | 1                     | 1                     | 1                     | 1                                      |
| 8  | 1                     | 0                     | 0                     | 0                     | 1                                      |
| 9  | 1                     | 0                     | 0                     | 1                     | 0 ←                                    |
| 10 | 1                     | 0                     | 1                     | 0                     | 0 ←                                    |
| 11 | 1                     | 0                     | 1                     | 1                     | 1                                      |
| 12 | 1                     | 1                     | 0                     | 0                     | 0 ←                                    |
| 13 | 1                     | 1                     | 0                     | 1                     | 1                                      |
| 14 | 1                     | 1                     | 1                     | 0                     | 1                                      |
| 15 | 1                     | 1                     | 1                     | 1                     | 0 ←                                    |

For the minterms

 $m_0, m_3, m_5, m_6, m_9, m_{10}, m_{12} \text{ and } m_{15}$ 

$$x_1 \oplus x_2 \oplus x_3 \oplus x_4 = 0$$

[ i.e. whenever even number of variables are 1,  $x_1 \oplus x_2 \oplus x_3 \oplus x_4 = 0$ ]

Option (a) fails whenever

$$x_1 = x_2 = x_3 = x_4 = 1$$

Option (b) fails whenever

 $x_1$ ,  $x_2$ ,  $x_3$  and  $x_4$  are 0 1 0 0 [and for few more combinations]

Options (d) fails whenever

 $x_{\rm 1}, x_{\rm 2}, x_{\rm 3}$  and  $x_{\rm 4}$  are 0 0 1 1 [ and for few more combinations]

Options (c) satisfies for every combination.

Hence option (c) is correct.



## T19: Solution

(d)

Consider left side EX-OR gate as  $G_1$  and right side EX-OR gate as  $G_2$ .

- 1. To find number of transitions at B i.e. the output of gate  $G_2$ , it is required to identify the inputs of gate  $G_2$ .
- 2. To identify gate  $G_2$  inputs it is required to find gate  $G_1$  output waveform.
- 3. To find gate  $G_1$  output waveform, it is required to identify  $\delta_1$  output waveform.



Total numbers of transitions at B during interval from 0 to 10 ns are '4'. Hence option (d).



## **Combinational Logic Circuits**



## Detailed Explanation

of

Try Yourself Questions

## T1: Solution

(d)

From the figure we can see that,

$$\begin{split} O_3 &= I_3 \\ O_2 &= I_2 \oplus I_3 \\ O_1 &= (I_2 + I_3) \, (I_2 \oplus I_3) \oplus I_1 \\ &= I_2 \oplus I_3 \oplus I_1 \\ O_0 &= (I_1 + (O_2 \, (I_2 + I_3))) \times O_1 \oplus I_0 \\ &= I_0 \oplus I_1 \oplus I_2 \oplus I_3 \end{split}$$

From this we can see that, if input is gray code then output is its binary.

## **T4**: Solution

(a)

The look ahead block has delay of 2 logic gates but input of the block is given through XOR gate and for sum we need one gate delay so answer is 4.

## T5: Solution

(-1)

A and B are 8 bit numbers in 2's complement form.

 $A = +1 \Rightarrow 0 \ 0 \ 0 \ 0 \ 0 \ 0 \ 1$ 

B = ? so that longest latency in the 8 bit ripple carry adder if B = -1 then there will be longest latency whenever A = +1.

Verification

$$A = +1$$
 0 0 0 0 0 0 0 1  
 $A = -1$  1 1 1 1 1 1 1 1  
Carry out  $\rightarrow$  1 0 0 0 0 0 0 0 0

Carry is propagating from LSB to MSB. Hence it is longest latency.



## **T6**: Solution

(c)

$$S_{1} = A \oplus B$$

$$C_{1} = AB$$

$$S = (A \oplus B) \oplus AB = (A \oplus B) \cdot \overline{AB} + (\overline{A \oplus B}) \cdot AB$$

$$= (A\overline{B} + \overline{A}B) (\overline{A} + \overline{B}) + (AB + \overline{A}\overline{B}) (A, B)$$

$$= A\overline{B} + \overline{A}B) + AB = A + B$$

$$C = (A \oplus B) \cdot AB$$

$$= (A\overline{B} + \overline{A}B) \cdot AB = 0$$

## **T9**: Solution

(a)

So, 
$$Y = \overline{A}\overline{B}\overline{C}I_0 + \overline{A}\overline{B}\overline{C}I_1 + \overline{A}B\overline{C}I_2 + \overline{A}BCI_3 + A\overline{B}\overline{C}I_4 + A\overline{B}CI_5 + \overline{A}B\overline{C}I_6 + ABCI_7$$
So, 
$$Y = \overline{A}\overline{B}\overline{C}\overline{D} + \overline{A}\overline{B}CD + \overline{A}B\overline{C}D + \overline{A}B\overline{C}D + AB\overline{C}\overline{D}$$

$$= \overline{A}\overline{B}\overline{D} + A\overline{C}\overline{D} + \overline{A}BC + \overline{A}B\overline{C}D + \overline{A}B\overline{D} + A\overline{C}\overline{D} + \overline{A}B\overline{C} + \overline{A}BD$$

$$= \overline{A}D + A\overline{C}\overline{D} + \overline{A}BC$$

## T11: Solution

(a)

$$Z = PRS + PQR\overline{S} + P\overline{R}S + (P + \overline{Q})\overline{R}\overline{S}$$

Mapping above terms in Karnaugh map



$$Z = PQ + P\bar{Q}S + \bar{Q}\bar{R}\bar{S}$$



## T13: Solution

(b)

$$a = 1$$
 $b = \overline{P}_2$  ....1 (NOT)
 $c = \overline{P}_1$  ....1 (NOT)
 $d = 1 = c + e$ 
 $e = P_1 + \overline{P}_2$  ....1 (OR)
 $f = \overline{P}_1 + P_2$  ....1 (OR)
 $g = P_1 + P_2$  ....1 (OR)

| $P_1$ | $P_2$ | а | b | С | d | е | f | g |
|-------|-------|---|---|---|---|---|---|---|
| 0     | 0     | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 0     | 1     | 1 | 0 | 1 | 1 | 0 | 1 | 1 |
| 1     | 0     | 1 | 1 | 0 | 1 | 1 | 0 | 1 |
| 1     | 1     | 1 | 0 | 0 | 1 | 1 | 1 | 1 |

## T14 : Solution

 $\Rightarrow$ 

(d)

2 - NOT gates

3 - OR gates

## T15: Solution

$$\frac{64}{8} + \frac{8}{8} = 8 + 1 = 9$$

## T16 : Solution

(b)

Redrawing the circuit

| Α | В | С | D | f |
|---|---|---|---|---|
| Х | Х | Х | 0 | 0 |
| 0 | 0 | 0 | 1 | 1 |
| 0 | 0 | 1 | 1 | 0 |
| 0 | 1 | 0 | 1 | 1 |
| 0 | 1 | 1 | 1 | 0 |
| 1 | 0 | 0 | 1 | 0 |
| 1 | 0 | 1 | 1 | 1 |
| 1 | 1 | 0 | 1 | 0 |
| 1 | 1 | 1 | 1 | 1 |



| AB | $C_{\overline{B}\overline{C}}$ | БC | ВС  | вĒ |
|----|--------------------------------|----|-----|----|
| Ā  | 1)                             |    |     | 1  |
| Α  |                                | 1  | (1) |    |

$$f = D(\overline{A}\overline{C} + AC)$$





## T17: Solution

(a)



## **Sequential Circuits**



## Detailed Explanation

of

Try Yourself Questions

## T1: Solution

(a)

When A = 1 and B = 1

 $X = \overline{Y}$ 

 $Y = \overline{X}$ 

Now A = 1 and B = 0

Y = 1

X = 0

Now A = 1 and B = 1

 $X = \overline{Y} = 0$ 

 $Y = \overline{X} = 1$ 

So, the outputs x and y will be fixed at 0 and 1 respectively.

## **T2**: Solution

(b)

For NAND gates: Inputs [(0,1); (1,1)]

 $\Rightarrow$  Output [(1, 0); (1, 0)]

For NOR gates : Inputs [(0, 1); (1,1)]

 $\Rightarrow$  Output [(1,0); (0,0)]



## T3: Solution

(a)

Given that,

if

 $X = Y = 1 \text{ then } Q^+ = 1$ 

X = Y = 0 then  $Q^+ = 0$ 

X = Y' = 0 then  $Q^+ = Q'$ 

 $X = Y' = \text{then } Q^+ = Q$ 

SO,

|   | Χ | Υ | Q | Q |  |
|---|---|---|---|---|--|
|   | 0 | 0 | 0 | 0 |  |
|   | 0 | 0 | 1 | 0 |  |
|   | 0 | 1 | 0 | 1 |  |
|   | 0 | 1 | 1 | 0 |  |
|   | 1 | 0 | 0 | 0 |  |
|   | 1 | 0 | 1 | 1 |  |
|   | 1 | 1 | 0 | 1 |  |
| Į | 1 | 1 | 1 | 1 |  |

 $\Rightarrow$ 

$$Q^+ = XQ + YQ'$$

## **T4**: Solution

(c)

## T7: Solution

$$\begin{array}{ccc} Q_2Q_1Q_0 &=& 011 \\ 1^{\rm st} \; {\rm Clk} \; \to & & Q_2Q_1Q_0 &=& 100 \\ & & & \overline{Q}_0 &=& 1 \; ({\rm triggers} \; T_1) \\ & & & \overline{Q}_1 &=& 1 \; ({\rm triggers} \; T_2) \end{array}$$



## **T9: Solution**



Duty cycle of MSB = 
$$\frac{999 - 511}{1000} \times 100 = 48.8\%$$

## T11: Solution

8-bit up counter has initial value

 $(10101100)_2 = (172)_{10}$ 

and to reach  $(00100111)_2 = (39)_{10}$ 

So it need 123 clocks.

## T12: Solution

(a)

10 flip-flops initially at '0'.

After 2048 clocks all flip-flop will be '0' again so after 2060 clock count will be 12 i.e. 1100.

## **T14: Solution**

(b)

If we draw the state diagram of the system we get,



To reach 11 from 00 we need 1110 input sequence. So answer is (b).



## T15: Solution



Considering the input sequence 01010110100 starting from the initial state a. Each input of 0 or 1 produces an output of 0 or 1 and causes the circuit to go the next state. From the state diagram, we obtain the output and state sequence for the given input sequence as follows. With the circuit in initial state a, an input of 0 produces an output of 0 and circuit remains in state a. With present state at a and input of 1 and the output is 0 and the next state is b. With present state b and an input of 0, the output is 0 and the next state is c. Continuing this process, we find the complete sequence to be as follows:

| State  | а | а | b | С | d | е | f | f | g | f | g | а |
|--------|---|---|---|---|---|---|---|---|---|---|---|---|
| Input  | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 |   |
| Output | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 |   |

In each column, we have the present state, input value and output value. The next state is written on top of the next column.

We now proceed to reduce the number of states. Two states are said to be equivalent if, for each
member of the set of inputs, they give exactly the same output and send the circuit either to the same
state or to an equivalent state. "When two states are equivalent one of them can be removed
without altering the input-output relationship."



#### State Table:

| Present state | Next  | state | Output |       |  |  |
|---------------|-------|-------|--------|-------|--|--|
|               | x = 0 | x = 1 | x = 0  | x = 1 |  |  |
| а             | а     | b     | 0      | 0     |  |  |
| b             | С     | d     | 0      | 0     |  |  |
| С             | а     | d     | 0      | 0     |  |  |
| d             | е     | f     | 0      | 1     |  |  |
| е             | а     | f     | 0      | 1     |  |  |
| f             | g     | f     | 0      | 1     |  |  |
| g             | а     | f     | 0      | 1     |  |  |

• Now apply the statement written above under inverted comma, we look for two present states that go to the same next state and have the same output for both input combinations. Such states are g and e. They both go to states a and f and have outputs of 0 and 1, for x = 0 and x = 1 respectively. Therefore states g and e are equivalent, and one of these states can be removed. The row with present state g is removed, and state g is replaced by state e.

## Reducing State Table:

| Present state | Next  | state | Output |       |  |  |
|---------------|-------|-------|--------|-------|--|--|
|               | x = 0 | x = 1 | x = 0  | x = 1 |  |  |
| а             | а     | b     | 0      | 0     |  |  |
| b             | С     | d     | 0      | 0     |  |  |
| С             | а     | d     | 0      | 0     |  |  |
| d             | е     | f     | 0      | 1     |  |  |
| е             | а     | f     | 0      | 1     |  |  |
| f             | e     | f     | 0      | 1     |  |  |

• Present state f now has next states e and f and outputs 0 and 1 for x = 0 and x = 1, respectively. The same next states and outputs appear in the row with present state d. Therefore states f and d are equivalent, and state f can be removed and replaced by d. The final reduced table is shown below:

#### **Reduced State Table:**

| Present state | Next  | state | Output |       |  |  |
|---------------|-------|-------|--------|-------|--|--|
|               | x = 0 | x = 1 | x = 0  | x = 1 |  |  |
| а             | а     | b     | 0      | 0     |  |  |
| b             | С     | d     | 0      | 0     |  |  |
| С             | а     | d     | 0      | 0     |  |  |
| d             | е     | d     | 0      | 1     |  |  |
| е             | а     | d     | 0      | 1     |  |  |

The state diagram for the reduced table consists of only five states. This state diagram satisfies the
original input-output specifications and will produce the required output sequence for any given input
sequence.

| State  | а | а | b | C | d | e | d | d | e | d | e | а |
|--------|---|---|---|---|---|---|---|---|---|---|---|---|
| Input  | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 |   |
| Output | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 |   |



## Reduced state diagram:

