## **Body-Biased Operation for Improved MEM Relay Energy Efficiency**

## Alexis Peschot\*, Chuang Qian, Daniel J. Connelly, Tsu-Jae King Liu

EECS Department, University of California, Berkeley, CA 94720 USA, \*peschot@eecs.berkeley.edu

**Introduction:** The energy efficiency of complementary metal-oxide semiconductor (CMOS) logic circuits is fundamentally limited by the off-state leakage (I<sub>off</sub>) of the transistors [1]. Mechanical switches can achieve zero I<sub>off</sub> and hence can overcome this limit, in principle; therefore, scaled relay technologies recently have been investigated for ultra-low-power digital integrated-circuit (IC) applications [2]. In general, IC design involves a trade-off between operating energy, signal propagation delay, and die area (cost); design optimization aims to minimize one of these metrics given constraints on the other two. The methodology for co-optimizing the operating voltage and threshold voltage to minimize energy for a given delay in a fixed CMOS process (*e.g.* minimally sized transistors) has been well established [3]. In this work, a similar methodology is described for scaled logic relay technology.

Logic Relay Design and Operation: The electrostatically actuated six-terminal relay technology developed in [4] has been demonstrated to be well-suited for digital IC applications [5] and therefore is used to experimentally investigate the energy-delay-area tradeoff in this work. Fig. 1 illustrates the relay structure and operation: When the magnitude of the gate-to-body voltage ( $V_{\rm GB}$ ) is larger than that of the pull-in voltage ( $V_{\rm Pl}$ ), the electrostatic force ( $F_{\rm elec}$ ) is sufficient to actuate the body downward such that the channels (narrow metal strips attached to the underside of the body via an insulating dielectric layer) come into physical contact with their respective source and drain (S/D) electrodes, so that current ( $I_{\rm DS}$ ) suddenly can flow. When  $V_{\rm GB}$  is lowered back down below the release voltage ( $V_{\rm RL}$ ), the spring restoring force of the folded-flexure suspension beams actuates the body upward, such that contact between the channels and their respective S/D electrodes is broken so that  $I_{\rm DS}$  suddenly drops to zero. Fig. 2 shows measured  $I_{\rm DS}$  vs.  $V_{\rm G}$  characteristics. The hysteretic switching behavior is due to the pull-in phenomenon (which occurs if the as-fabricated contact air-gap thickness  $g_{\rm d}$ , i.e. the vertical displacement of the body in the ON state, is greater than 1/3 of the actuation air-gap thickness  $g_{\rm d}$ ) and is exacerbated by contact surface adhesive force.

Effect of Body Biasing on Relay Performance: A body bias voltage  $(V_B)$  can be used to pre-actuate the body downward to reduce the contact gap thickness (by  $g_x$ ), so that a smaller gate voltage  $V_G$  and hence less energy (E) is required to switch ON the relay:

$$E = V_{GB}(C_{ON}V_{GB} - C_{OFF}|V_B|) = \frac{\varepsilon A_{ACT}}{g_0 - g_d} V_{GB}^2 - \frac{\varepsilon A_{ACT}}{g_0 - g_x} V_{GB}|V_B|$$
(1)

If  $V_G$  is reduced with body biasing (to maintain constant  $V_{GB}$ ), however, the average velocity of the body decreases [6] so that the relay turn-on delay  $(\tau_{ON})$  increases with decreasing E, as shown in **Fig. 3**. Alternatively, if  $V_G$  is kept constant, body biasing can be used to reduce  $\tau_{ON}$  – but at a significant cost of increased E – as shown in **Fig. 4**. Note that  $|V_B|$  is constrained to be no greater than  $V_{RL}$ , to ensure that the relay is in the OFF state at  $V_G = 0$ . Calibrated simulations (**Fig. 4b**) indicate that optimal energy-delay tradeoff is achieved by co-optimizing  $V_B$  and  $V_G$ .

NEM Relay Energy-Delay-Area Co-Optimization: An advanced CMOS back-end-of-line process for air-gapped interconnects [7] can be adapted for fabrication of <u>n</u>anometer-scale vertically oriented <u>e</u>lectro-<u>m</u>echanical (NEM) relays with very small footprint [8]. For sub-5 nm CMOS process technology, the smallest electrode spacing is projected to be 10 nm [9], which would correspond to the minimum value of  $g_d$ .  $A_{ACT} = 1 \mu m^2$  can be achieved within a compact footprint (< 0.1  $\mu m^2$ ) by using multiple layers of interconnect (**Fig. 5**). For minimum switching energy,  $V_B$  should be set to  $-V_{RL}$  (cf. Fig. 3). The minimum value of  $\tau_{ON}$  for a given value of E is then obtained by first calculating the corresponding value of  $V_G$  (using Eqn. (1)) and then co-optimizing the values of  $g_0$  and  $k_{eff}$ , essentially determining  $V_{PL}$ .  $\tau_{ON}$  can be solved numerically and the optimal combination of  $(g_0, k_{eff})$  found using the conjugate gradient method [10]. For an optimally designed relay implemented in sub-5 nm technology, sub-50 mV operation with sub-100 ns switching delay and sub-0.1  $\mu$ m<sup>2</sup> footprint is projected, for  $|V_B| \le 1$  V.

**Conclusion:** Body biasing is an effective means for dynamically adjusting the energy-delay tradeoff (*i.e.* for lowering the switching energy or improving the switching speed) of a relay, and is key to minimizing the switching energy across a wide range of switching delay.

## Acknowledgments:

This work was supported in part by the National Science Foundation (Award #0939514). A. Peschot gratefully acknowledges post-doctoral fellowship support from the Direction générale de l'armement (DGA).

## References:

- [1] S. Hanson et al., "Ultralow-voltage, minimum-energy CMOS," IBM J. Res. Develop.,, vol. 50, no. 4-5, pp. 469-490, 2006.
- [2] F. Chen *et al.*, "Integrated circuit design with NEM relays," IEEE/ACM International Conference on Computer-Aided Design, pp. 750-757, 2008.
- [3] D. Marković *et al.*, "Methods for true energy-performance pptimization," *IEEE Journal of Solid-State Circuits*, vol. 39, no. 8, pp. 1282-1293, August 2004.
- [4] R. Nathanael *et al.*, "Multi-input/multi-output relay design for more compact and versatile implementation of digital logic with zero leakage," presented at the 19th International Symposium on VLSI Technology, Systems and Applications (Hsinchu, Taiwan, R. O. C.), April 2012.
- [5] M. Spencer *et al.*, "Demonstration of integrated micro-electro-mechanical relay circuits for VLSI applications," *IEEE Journal of Solid-State Circuits*, vol. 46, no. 1, pp. 308-320, 2011.
- [6] C. Qian *et al.*, "Effect of body biasing on the energy-delay performance of logic relays," *IEEE Electron Device Letters*, vol. 36, 2015.
- [7] S. Natarajan *et al.*, "A 14nm logic technology featuring 2<sup>nd</sup>-generation FinFET, air-gapped interconnects, self-aligned double patterning and a 0.0588 um<sup>2</sup> SRAM cell size," *IEEE Int'l Electron Devices Meeting Technical Dig.*, pp. 71-73, 2014.
- [8] N. Xu et al., "Hybrid CMOS/BEOL-NEMS technology for ultra-low-power IC applications," *IEEE International Electron Devices Meeting Technical Digest*, pp. 677-680, 2014.
- [9] International Technology Roadmap for Semiconductors (http://www.itrs.net/reports.html), 2013 Edition.
- [10] W. H. Press et al., "Numerical recipes in C: the art of scientific programming," 1992.



Figure 1. 6-terminal MEM relay developed for digital logic applications: (a) schematic plan view, (b) AA' cross-section, (c) representative *I-V* characteristics.



Figure 2. Measured relay I-V characteristics demonstrating how an applied body voltage (V<sub>B</sub>) reduces the gate voltage (V<sub>G</sub>) and hence the energy required to operate the relay.



| Relay:                                   | 1 ◊ | 2☆  | 3 Δ | 4 ▽ |
|------------------------------------------|-----|-----|-----|-----|
| $A_{\rm ACT}(\mu{ m m}^2)$               | 195 | 195 | 340 | 318 |
| k <sub>eff</sub> (N/m)                   | 48  | 96  | 83  | 65  |
| $V_{\mathrm{PI}}\left(\mathbf{V}\right)$ | 11  | 17  | 12  | 11  |

Figure 3. Measured effect of body biasing on switching speed, with  $V_{GB}$  fixed, for 4 different relays. Although body-biasing is effective for lower the switching energy, the turn-ON delay increases with increasing  $|V_B|$  due to lower average velocity.



Figure 4. (a) Measured effect of body biasing on switching speed, with  $V_G$  fixed. The turn-ON delay decreases with increasing body bias voltage, but at the cost of increased switching energy. (b) Numerical simulations of relay switching energy vs. delay, calibrated to the experimental data for Relay 2 (cf. Fig. 3). By applying the maximum allowable body bias voltage ( $V_B = -V_{RL}$ ), lower energy is achieved for a given delay.



Figure 5. Compact NEM relay design implemented using 4 layers of metal interconnect in a CMOS back-end-of-line process. Note that the source and drain electrodes are co-planar (vertically) with the gate electrode. (a)  $V_{\rm GB} = 0$ , and (b)  $V_{\rm GB} = V_{\rm PL}$