# Lab 4

#### Tasks to be done in this Lab:

- 1. Design and implement an overlapping sequence detector using Mealy FSM and verify its functionality using testbench.
- 2. Design a clock pulse generator while taking care of push-button debounce.
- 3. Test the functionality of the design on the Zybo Board (remote access) using VIO IP.

**Topics to Explore:** 1) Mealy and Moore FSM implementation, 2) Use of 3 Always blocks, 3) Difference between overlapping and non-overlapping, 4) Pushbutton debounce and clock pulse generation.

In this Lab, we will look into how to implement Mealy FSM using Verilog. As an example, we will be designing a 11011 sequence detector with an overlap.

Note: Please revise the Mealy and Moore FSM and state diagrams as studied in Digital Circuits Course.

#### Design details:

- ❖ The input sequence will be given with the help of two push buttons.
- One of the push buttons will correspond to an input of '1' and the other to an input of '0'.
- Use the debouncing circuit to generate a clean pulse if any of the push buttons is pressed.
- Use this pulse to sample the inputs of the sequence detector FSM module.
- Whenever the desired sequence is detected, the out pin should go high.
- Add clear functionality, with push-button.
- Display the current state on the VIO.
- The out pin should remain low whenever the input sequence is invalid.

Before starting with the implementation, first, let's look into the **Push Button Debounce** as the inputs(clear,inp\_0,inp\_1) are taken from the push-buttons. When a push-button is pressed, it may debounce before setting its output high. In the case of "clear" input, it may not be an issue, but data inputs(inp\_0 and inp\_1) can be taken erroneously. A representation of the Debounce is shown in the below diagram.



To avoid such an issue, we pass push-button inputs through debounce circuits. As shown below, we create a single pulse for every press of the push-button. As per the push-button requirement, cclk should be around 200 Hz.



The next thing we need to consider is the clock pulse generation for the FSM. We will use a 200 Hz clock to generate a clock pulse, which has the transition from 0 to 1 whenever any one of the data push-buttons is pressed. The following block diagram will give you an abstract view of the implementation(all the ports are not shown).



#### **FSM** Implementation

The state diagram for the Mealy type sequence detector(11011) with overlap is shown below:



Step 1: Create the Top Module for the Sequence Detector, add and instantiate the clocking IP and clock divider module.

- 1. Create a New Project.
- 2. Select Project Type as RTL project.
- 3. In the Add Sources window, first, we will create the Verilog file for the top module(top\_seq.v).
- 4. You don't need to add constraints at this time; we will do it in the later stages.
- 5. Add the board as Zybo Z7-10 as shown in the screenshot below



- 6. Make the port declaration, two input ports(clk\_125M, clear,inp\_0,inp\_1) of 1 bit each, and one output port "out" of 1 bit and one output port present state of 3 bits.
- 7. Add clocking IP and instantiate it.
- 8. Add the clock divider module we made in Lab 2. While adding design sources, you can click of add file instead of creating a file to add an already available module.
- After completing Step 6, your project must have a module top\_seq, which should have the
  module and port declaration and Clocking IP and clock divider instantiation. It should look
  like the one shown below.

```
module top_seq(
   input clk_125M,
   input inp_0,
   input inp_1,
   input clear,
   output out,
   output [2:0] present_state
);
   wire clk_5M,clk_200H,clk_pulse;

   clkIP in1
{
      clk_out1(clk_5M),
      .clk_in1(clk_125M)
);

      clk_divider #(.div_value(12499)) in2(.clk_in(clk_5M),.divided_clk(clk_200H)); //div_value = 12499 Why?
```

#### Step 2: Add a new design source to define the functionality of the clock pulse generator.

1. Now we will add the functionality of the clock pulse generator. To do so, add design sources and create one more Verilog file clk\_pulse.v. Add the three input ports (clk\_200H, inp\_0,inp\_1) of 1 bit each and one output port clk\_pulse of 1 bit.

```
module clk pulse (
   input clk_200H,
   input inp_0,
   input inp_1,
   output clk_pulse
wire inp comp;
reg FF1_next, FF2_next, FF3_next;
reg FF1_reg, FF2_reg, FF3_reg;
assign inp comp = inp 0 | inp 1;
//CODE FOR PUSH BUTTON DEBOUNCE STARTS HERE
always @(posedge clk 200H)
   begin
   FF1_reg <= FF1_next;
   FF2_reg <= FF2_next;
   FF3_reg <= FF3_next;
always @(*)
   begin
   FF1_next = inp_comp;
always @(*)
   begin
   FF2_next = FF1_reg;
   end
always @(*)
   begin
   FF3_next = FF2_reg;
   end
assign clk pulse = FF1 reg & FF2 reg & ~ FF3 reg;
```

Before moving on to the next step, first, let's check the functionality of our clock pulse generator and see how the debouncing circuit is working. To see that more clearly, make FF1\_reg, FF2\_reg, and FF3\_reg as the output ports (no need to do that in the main design. We are doing it only for getting a better insight how the clock pulse generator and debounce circuitry is working).

Make a testbench with the following code:

```
'timescale 1ms / 1ps
module db tb(
    );
    reg clk_200H, inp_0, inp_1;
    wire clk pulse, FF1 reg, FF2 reg, FF3 reg;
  clk_pulse tb1(.clk_200H(clk_200H),.inp_0(inp_0),.inp_1(inp_1),.clk pulse(clk_pulse)
  ,.FF1_reg(FF1_reg),.FF2_reg(FF2_reg),.FF3_reg(FF3_reg));
    initial
       begin
            clk 200H=1'b0;
           inp 0=1'b0;
            inp 1=1'b0;
        end
      initial
         begin
        #2.4 inp 1=1'b1;
        #0.5 inp 1=1'b0;
        #0.5 inp 1=1'b1;
        #0.5 inp 1=1'b0;
        #0.5 inp 1=1'b1;
         #0.5 inp 1=1'b0;
         #0.5 inp_1=1'b1;
         #0.5 inp_1=1'b0;
         @(posedge clk 200H) inp 1=1'b1;
         @(posedge clk 200H) inp 1=1'b1;
         @(posedge clk 200H) inp 1=1'b1;
         @(negedge clk 200H) inp 1=1'b0;
         @(posedge clk 200H) inp 0=1'b1;
         #0.5 inp 0=1'b0;
         #0.5 inp_0=1'b1;
         #0.5 inp 0=1'b0;
         #0.5 inp 0=1'b1;
         #0.5 inp 0=1'b0;
         #0.5 inp 0=1'b1;
         #0.5 inp 0=1'b0;
         @(posedge clk_200H) inp_0=1'b1;
         @(posedge clk 200H) inp 0=1'b1;
         @(posedge clk 200H) inp 0=1'b0;
         end
         always # 2.5 clk 200H = ~clk 200H; //To generate 200 Hz clock
```

Note: Please note that the timescale is changed to milliseconds



Look at the above waveform and match the results with the code. We have mimicked the debounce effect for both inp\_0 and inp\_1.

### Step 3: Create a module to define the functionality of the FSM

An FSM implementation in Verilog must be done in the way described in the following text. An FSM module will contain three always block.

- 1. One always block for assigning the present state (sequential block)
- 2. One always block for implementing the next state logic (combinational block) → Written using the state diagram.
- 3. One always block for assigning the output.

Please go through the following code and try finding these always blocks.

```
module fsm 11011 mealy(
     input clk,
     input clear,
     input din,
     output reg dout,
     output reg [2:0] present_state
     );
     reg [2:0] next state;
     parameter S0 = 3'b000, S1 = 3'b001, S2 = 3'b010, S3 = 3'b011, S4 = 3'b100; // Parameters are defined so that we don't need to remember the bits
                                                                      //Also it makes the code more readable
     always @(posedge clk or posedge clear) // 1. always block to assign present state value
     begin
         if (clear == 1)
            present_state<=S0;
            present state <= next state;</pre>
      end
```

```
always @(*) //2. always block to implement next state logic
     begin
         next state=present state;
         case (present_state)
             S0: if (din == 1)
                   next state <= S1;</pre>
                   next state <= S0;
             S1: if (din == 1)
                   next_state <= S2;</pre>
                 else
                    next state <= S0;
             s2: if (din == 0)
                   next_state <= S3;</pre>
                    next_state <= S2;
             S3: if (din == 1)
                    next state <= S4;
                    next state <= S0;
             S4: if (din == 1)
                    next_state <= S2;</pre>
                 else
                    next state <= S0;</pre>
             default: next_state <= S0;
          endcase
always @(posedge clk) // 3. always block to assign output
        if (present_state == S4 && din == 1)
           dout <= 1;
       else
           dout <= 0;
   end
endmodule
```

Next, we need to instantiate the FSM and clk\_pulse module in our top module.

```
module top_seq(
   input clk_125M,
   input inp_0,
   input inp 1,
   input clear,
   output out,
   output [2:0] present_state
   );
   wire clk 5M, clk 200H, clk pulse;
    clkIP in1
    .clk_out1(clk_5M),
    .clk_in1(clk_125M)
   );
    clk divider #(.div value(12499)) in2(.clk in(clk 5M),.divided clk(clk 200H)); //div value = 12499 Why?
    clk_pulse in3(.clk_200H(clk_200H),.inp_0(inp_0),.inp_1(inp_1),.clk_pulse(clk_pulse));
    fsm_11011_mealy in4(.clk(clk pulse),.clear(clear),.din(inp_1),.dout(out),.present_state(present_state));
endmodule
```

#### Step 4: Test the functionality of the Sequence Detector using testbench.

1. Add a simulation source and write the testbench code, as shown below:

```
module seq_tb(
   reg clk, clear, din;
   wire [2:0] present_state;
   wire dout;
fsm_11011_mealy tb1(.clk(clk),.clear(clear),.din(din),.dout(dout),.present_state(present_state));
   initial
       begin
           clk<=1'b0;
           clear<=1'b1;
           din<=1'b0;
       end
    initial
       begin
       #10 clear=1'b0;
       @(negedge clk) din <= 1; // Changing the input data at negative edge of the clock
       @(negedge clk) din <= 1;
       @(negedge clk) din <= 0;
       @(negedge clk) din <= 1;
       @(negedge clk) din <= 1; // Pattern is completed
       @(negedge clk) din <= 0;
       @(negedge clk) din <= 1;
       @(negedge clk) din <= 1; // Pattern is completed again
       end
       always #5 clk = ~clk;
endmodule
```

Note: We have instantiated the fsm\_11011\_mealy module here and not the top\_seq module. The reason being we only need to check the functionality of the Sequence detector, and we can give the input sequence without any push-buttons, so no need to pass it through the debounce circuitry.

2. Run the simulation and check the functionality of the sequence detector.



#### Step 5: Add VIO IP to your design to test it on hardware.

 Create a vio\_wrapper in the project in a similar way as we did in Lab 2 and Lab 3. The VIO IP will contain two input probes to monitor out, and present\_state give and 2 output probes to provide input to clear, inp\_0 and inp\_1. The vio\_wrapper module will look like, as shown below:

2. Add the constraints file.

D:/ELD\_Labs/Lab3\_Couter/Lab3\_Couter.srcs/constrs\_1/new/counter\_const.xdc

- 3. Generate the bitstream.
- 4. Connect to the remote device using the steps mentioned in Lab 2.
- 5. Program the device. Once the programming is done, refresh the VIO probes.



6. Add the VIO probes and change the mode of input ports to the toggle button.



7. Give the input sequence through inp\_0 and inp\_1 and check if the present\_state is changing accordingly, and finally, the output should go high once the pattern 110011 is completed.



## **Deliverables for Lab 4 Submission(Graded):**

- 1. .bit file and .ltx file of the design designs.
- 2. PDF with code, testbench, simulation screenshot, VIO for the designs.