

## **Arm<sup>®</sup> Compiler for Embedded**

Version 6.23

## **User Guide**

Non-Confidential

Issue 01

Copyright © 2019-2024 Arm Limited (or its affiliates). 100748\_6.23\_01\_en All rights reserved.



#### Arm® Compiler for Embedded User Guide

This document is Non-Confidential.

Copyright © 2019-2024 Arm Limited (or its affiliates). All rights reserved.

This document is protected by copyright and other intellectual property rights.

Arm only permits use of this document if you have reviewed and accepted Arm's Proprietary Notice found at the end of this document.

This document (100748\_6.23\_01\_en) was issued on 2024-10-16. There might be a later issue at https://developer.arm.com/documentation/100748

The product version is 6.23.

See also: Proprietary notice | Product and document information | Useful resources

#### Start reading

If you prefer, you can skip to the start of the content.

#### Intended audience

This document is intended for software developers and provides a detailed description of the features supported in Arm<sup>®</sup> Compiler for Embedded 6 and how to use them.

#### Inclusive language commitment

Arm values inclusive communities. Arm recognizes that we and our industry have used language that can be offensive. Arm strives to lead the industry and create change.

We believe that this document contains no offensive language. To report offensive language in this document, email terms@arm.com.

#### **Feedback**

Arm welcomes feedback on this product and its documentation. To provide feedback on the product, create a ticket on https://support.developer.arm.com.

To provide feedback on the document, fill the following survey: https://developer.arm.com/documentation-feedback-survey.

## **Contents**

| 1. Getting Started                                                    | 10 |
|-----------------------------------------------------------------------|----|
| 1.1 Tools and libraries provided with Arm Compiler for Embedded 6     | 10 |
| 1.2 Application development                                           | 12 |
| 1.3 About the Arm Compiler for Embedded toolchain assemblers          | 13 |
| 1.4 System requirements and installation                              | 14 |
| 1.5 Accessing Arm Compiler for Embedded from Arm Development Studio   | 18 |
| 1.6 Accessing Arm Compiler for Embedded from the Arm Keil MDK         | 18 |
| 1.7 Compiling a Hello World example                                   | 18 |
| 1.8 Using the integrated assembler                                    | 21 |
| 1.9 Running bare-metal images                                         | 24 |
| 1.10 Architectures supported by Arm Compiler for Embedded 6           | 25 |
| 1.11 Using Arm Compiler for Embedded securely in a shared environment | 26 |
| 1.12 Providing source code to Arm support                             | 27 |
| 1.13 Build attributes                                                 | 27 |
| 2. Using Common Compiler Options                                      | 30 |
| 2.1 Mandatory armclang options                                        | 30 |
| 2.2 Common Arm Compiler for Embedded toolchain options                | 32 |
| 2.3 Selecting source language options                                 | 35 |
| 2.4 Selecting optimization options                                    | 40 |
| 2.5 Building to aid debugging                                         | 45 |
| 2.6 Linking object files to produce an executable                     | 46 |
| 2.7 Linker options for mapping code and data to target memory         | 47 |
| 2.8 Passing options from the compiler to the linker                   | 48 |
| 2.9 Controlling diagnostic messages                                   | 49 |
| 2.10 Selecting floating-point options                                 | 56 |
| 2.11 Compilation tools command-line option rules                      | 59 |
| 3. Writing Optimized Code                                             | 61 |
| 3.1 Effect of the volatile keyword on compiler optimization           | 61 |
| 3.2 Optimizing loops                                                  | 65 |
| 3.3 Inlining functions                                                | 73 |
| 3.4 Stack use in C and C++                                            | 75 |

| 3.5 Packing data structures                                              | 79  |
|--------------------------------------------------------------------------|-----|
| 3.6 Optimizing for code size or performance                              | 84  |
| 3.7 Methods of minimizing function parameter passing overhead            | 86  |
| 3.8 Optimizing across modules with Link-Time Optimization                | 87  |
| 3.8.1 Enabling Link-Time Optimization                                    |     |
| 3.8.2 Restrictions with Link-Time Optimization                           | 89  |
| 3.8.3 Link-Time Optimization examples                                    | 91  |
| 3.8.4 Removing unused code across multiple object files                  | 92  |
| 3.9 Scatter file section or object placement with Link-Time Optimization | 94  |
| 3.10 How optimization affects the debug experience                       | 101 |
| 3.11 Literal pool options in armclang                                    | 102 |
| 4. Writing Assembly Code                                                 | 103 |
| 4.1 Assembling GNU syntax and armasm assembly code                       | 103 |
| 4.2 How to get a backtrace through assembler functions                   | 105 |
| 4.3 Preprocessing assembly code                                          | 106 |
| 5. Using Assembly and Intrinsics in C or C++ Code                        | 108 |
| 5.1 Using intrinsics                                                     |     |
| 5.2 Custom Datapath Extension support                                    | 111 |
| 5.3 Writing inline assembly code                                         | 112 |
| 5.4 Writing embedded assembly code                                       | 116 |
| 5.5 Calling assembly functions from C and C++                            | 116 |
| 6. SVE Coding Considerations with Arm Compiler for Embedded 6            |     |
| 6.1 Assembling SVE code                                                  | 119 |
| 6.2 Disassembling SVE object files                                       | 121 |
| 6.3 Running a binary in an AEMv8-A Base Fixed Virtual Platform (FVP)     | 122 |
| 6.4 Embedding SVE assembly code directly into C and C++ code             | 126 |
| 6.5 Using SVE and SVE2 intrinsics directly in your C code                | 131 |
| 7. Alignment support in Arm Compiler for Embedded 6                      | 139 |
| 7.1 Aligned and unaligned accesses                                       | 141 |
| 7.2 Unaligned access support in Arm Compiler for Embedded                | 144 |
| 7.3 Alignment at the source code and compilation level                   | 147 |
| 7.4 Example of padding between structure elements                        | 148 |
| 7.5 Alignment and unsafe casting                                         | 152 |

| 7.6 Example of casting a char pointer to an int pointer                                | 152 |
|----------------------------------------------------------------------------------------|-----|
| 7.7 Instruction alignment of functions and loops                                       | 155 |
| 7.8 Alignment and linking                                                              | 156 |
| 8. Building for different target architectures                                         | 158 |
| 8.1 How to build for an Armv8-R AArch64 target without hardware floating-point support | 158 |
| 9. Mapping Code and Data to the Target                                                 | 160 |
| 9.1 What the linker does to create an image                                            | 160 |
| 9.1.1 What you can control with a scatter file                                         | 161 |
| 9.1.2 Interaction of OVERLAY and PROTECTED attributes with armlink merge options       | 161 |
| 9.2 Support for position independent code                                              | 162 |
| 9.3 Placing data items for target peripherals with a scatter file                      | 169 |
| 9.4 Placing the stack and heap with a scatter file                                     | 171 |
| 9.5 Root region                                                                        | 172 |
| 9.5.1 Effect of the ABSOLUTE attribute on a root region                                | 172 |
| 9.5.2 Effect of the FIXED attribute on a root region                                   | 173 |
| 9.6 Placing functions and data in a named section                                      | 175 |
| 9.7 Loading armlink-generated ELF files that have complex scatter-files                | 178 |
| 9.8 Placement of functions and data at specific addresses                              | 180 |
| 9.8.1 Placement ofat sections at a specific address                                    | 181 |
| 9.8.2 Restrictions on placingat sections                                               | 182 |
| 9.8.3 Automatic placement ofat sections                                                | 182 |
| 9.8.4 Manual placement ofat sections                                                   | 183 |
| 9.8.5 Place a key in flash memory with anat section                                    | 184 |
| 9.8.6 Placing constants at fixed locations                                             | 185 |
| 9.8.7 Placing jump tables in ROM                                                       | 186 |
| 9.8.8 Placing a variable at a specific address without scatter-loading                 | 188 |
| 9.8.9 Placing a variable at a specific address with scatter-loading                    | 189 |
| 9.9 Bare-metal Position Independent Executables                                        | 190 |
| 9.10 Placement of Arm C and C++ library code                                           | 193 |
| 9.10.1 Placement of code in a root region                                              | 194 |
| 9.10.2 Placement of Arm C library code                                                 | 194 |
| 9.10.3 Placing Arm C++ library code                                                    | 195 |
| 9.11 Manual placement of unassigned sections                                           | 196 |
| 9.11.1 Default rules for placing unassigned sections                                   | 197 |
| 9.11.2 Command-line options for controlling the placement of unassigned sections       | 198 |

| 9.11.3 Prioritizing the placement of unassigned sections                                      | 198 |
|-----------------------------------------------------------------------------------------------|-----|
| 9.11.4 Specify the maximum region size permitted for placing unassigned sections              | 199 |
| 9.11.5 Examples of using placement algorithms for .ANY sections                               |     |
| 9.11.6 Example of next_fit algorithm showing behavior of full regions, selectors, and priorit |     |
| 9.11.7 Examples of using sorting algorithms for .ANY sections                                 | 203 |
| 9.11.8 Behavior when .ANY sections overflow because of linker-generated content               | 205 |
| 9.12 Placing veneers with a scatter file                                                      | 209 |
| 9.13 Preprocessing a scatter file                                                             | 210 |
| 9.14 Reserving an empty block of memory                                                       | 211 |
| 9.14.1 Characteristics of a reserved empty block of memory                                    | 211 |
| 9.14.2 Example of reserving an empty block of memory                                          | 212 |
| 9.15 Alignment of regions to page boundaries                                                  | 213 |
| 9.16 Alignment of execution regions and input sections                                        | 214 |
| 10. Overlay support in Arm Compiler for Embedded 6                                            | 216 |
| 10.1 Automatic overlay support                                                                | 216 |
| 10.1.1 Automatically placing code sections in overlay regions                                 | 217 |
| 10.1.2 Overlay veneer                                                                         | 219 |
| 10.1.3 Overlay data tables                                                                    | 219 |
| 10.1.4 Limitations of automatic overlay support                                               | 220 |
| 10.1.5 About writing an overlay manager for automatically placed overlays                     | 221 |
| 10.2 Manual overlay support                                                                   | 222 |
| 10.2.1 Manually placing code sections in overlay regions                                      | 223 |
| 10.2.2 Writing an overlay manager for manually placed overlays                                | 225 |
| 11. Embedded Software Development                                                             | 231 |
| 11.1 Default compilation tool behavior                                                        | 231 |
| 11.2 C library structure                                                                      | 232 |
| 11.3 Default memory map                                                                       | 233 |
| 11.4 Application startup                                                                      | 234 |
| 11.5 Tailoring the C library to your target hardware                                          | 236 |
| 11.6 Reimplement the C library functions                                                      | 237 |
| 11.7 Tailoring the image memory map to your target hardware                                   | 239 |
| 11.8 About the scatter-loading description syntax                                             | 240 |
| 11.9 Root regions                                                                             | 241 |
| 11.10 Region Table format                                                                     | 241 |
| 11.11 Placing the stack and heap                                                              | 243 |

| 11.12 Run-time memory models                                                      | 244 |
|-----------------------------------------------------------------------------------|-----|
| 11.13 Reset and initialization                                                    | 245 |
| 11.14 The vector table                                                            | 247 |
| 11.14.1 Vector table for AArch32 A and R profiles                                 | 247 |
| 11.14.2 Vector table for M-profile architectures                                  | 248 |
| 11.14.3 Vector Table Offset Register                                              | 249 |
| 11.15 ROM and RAM remapping                                                       | 249 |
| 11.16 About Run-Time Type Information                                             | 250 |
| 11.17 Avoid linking in the Arm Compiler for Embedded libraries                    | 251 |
| 11.17.1 Avoid linking in the Arm C library                                        | 254 |
| 11.17.2 Avoid linking in the Arm C++ libraries                                    | 256 |
| 11.17.3 Avoid linking in Run-Time Type Information                                | 257 |
| 11.17.4 C++ functions you can re-implement                                        | 259 |
| 11.18 Local memory setup considerations                                           | 260 |
| 11.19 Stack pointer initialization                                                | 261 |
| 11.20 Hardware initialization                                                     | 262 |
| 11.21 Execution mode considerations                                               | 263 |
| 11.22 Target hardware and the memory map                                          | 263 |
| 11.23 Execute-only memory                                                         | 264 |
| 11.24 Building applications for execute-only memory                               | 265 |
| 11.25 Compiling with -mexecute-only generates an empty .text section              | 266 |
| 11.26 Integer division by zero errors in C and C++ code                           | 269 |
| 11.27 Floating-point division by zero errors in C and C++ code                    | 270 |
| 11.28 Dealing with leftover debug data for code and data removed by armlink       | 272 |
| 11.29 Building images that are compatible with third-party tools                  | 273 |
| 12. Security features supported in Arm Compiler for Embedded                      | 274 |
| 12.1 How optimization can interfere with security                                 | 280 |
| 12.2 Hardware errata and vulnerabilities                                          | 281 |
| 12.3 Overview of building Secure and Non-secure images with the Armv8-M Extension |     |
| 12.4 Building a Secure image using the Armv8-M Security Extension                 | 286 |
| 12.5 Building a Non-secure image that can call a Secure image                     | 290 |
| 12.6 Building a Secure image using a previously generated import library          | 291 |
| 12.7 Armv8.1-M PACBTI extension mitigations against ROP and JOP style attacks     | 295 |
| 12.8 Overview of the Realm Management Extension                                   | 300 |
| 12.9 Overview of memory tagging                                                   | 300 |

| 12.10 Overview of Control Flow Integrity                                           | 302 |
|------------------------------------------------------------------------------------|-----|
| 12.11 Overview of Undefined Behavior Sanitizer                                     | 304 |
| 12.12 Overview of Straight-Line Speculation hardening                              | 305 |
| 12.13 Memory-safety best practices                                                 | 306 |
| 13. Thread Local Storage                                                           | 308 |
| 13.1 AArch64 TLS local-exec static linking example                                 | 309 |
| 13.2 Build and clean scripts for the AArch64 TLS local-exec static linking example | 313 |
| 13.3 Run scripts for the AArch64 TLS local-exec static linking example             | 315 |
| 13.4 Scatter file for the AArch64 TLS local-exec static linking example            | 315 |
| 13.5 Assembly source files for the AArch64 TLS local-exec static linking example   | 317 |
| 13.6 C source files for the AArch64 TLS local-exec static linking example          | 339 |
| 14. Overview of the Linker                                                         | 375 |
| 14.1 armlink command-line syntax                                                   | 376 |
| 14.2 What the linker does when constructing an executable image                    | 376 |
| 14.3 What the linker can accept as input                                           | 377 |
| 14.4 What the linker outputs                                                       | 377 |
| 15. Getting Image Details                                                          | 379 |
| 15.1 Identifying the source of some link errors                                    | 380 |
| 15.2 Example of using theinfo linker option                                        | 380 |
| 15.3 How to find where a symbol is placed when linking                             | 384 |
| 16. SysV Dynamic Linking                                                           | 386 |
| 16.1 Build a SysV shared object                                                    | 386 |
| 16.2 Build a SysV executable                                                       | 387 |
| 17. Overview of the fromelf Image Converter                                        | 389 |
| 17.1 fromelf execution modes                                                       | 390 |
| 17.2 Getting help on the fromelf command                                           | 390 |
| 17.3 fromelf command-line syntax                                                   | 390 |
| 18. Using fromelf                                                                  | 392 |
| 18.1 General considerations when using fromelf                                     |     |
| 18.2 Examples of processing ELF files in an archive                                | 392 |
| 18.3 Options to protect code in image files with fromelf                           | 393 |
| 18.4 Options to protect code in object files with fromelf                          | 394 |

| 18.5 Option to print specific details of ELF files                             | 396 |
|--------------------------------------------------------------------------------|-----|
| 18.6 Using fromelf to find where a symbol is placed in an executable ELF image | 396 |
| 19. Overview of the Arm Librarian                                              | 399 |
| 19.1 Considerations when working with library files                            | 399 |
| 19.2 armar command-line syntax                                                 | 400 |
| 19.3 Option to get help on the armar command                                   | 401 |
| 20. Overview of the armasm Legacy Assembler                                    | 402 |
| 20.1 How the assembler works                                                   | 403 |
| 21. Supporting reference information                                           | 405 |
| 21.1 Support level definitions                                                 | 405 |
| 21.2 Standards compliance in Arm Compiler for Embedded 6                       | 410 |
| 21.3 Compliance with the ABI for the Arm Architecture (Base Standard)          | 411 |
| 21.4 GCC compatibility provided by Arm Compiler for Embedded 6                 | 413 |
| 21.5 Locale support in Arm Compiler for Embedded 6                             | 413 |
| 21.6 Toolchain environment variables                                           | 413 |
| 21.7 Clang and LLVM documentation                                              | 415 |
| 21.8 typinfo.s example source code                                             | 416 |
| 21.9 Further reading                                                           | 421 |
| Proprietary notice                                                             | 424 |
| Product and document information                                               | 426 |
| Product status                                                                 | 426 |
| Revision history                                                               | 426 |
| Conventions                                                                    | 433 |
| Useful resources                                                               | 436 |

## 1. Getting Started

Arm® Compiler for Embedded 6 is the most advanced C and C++ compilation toolchain from Arm for Arm® Cortex® and Arm® Neoverse® processors. Arm Compiler for Embedded 6 is developed alongside the Arm architecture. Therefore, Arm Compiler for Embedded 6 is tuned to generate highly efficient code for embedded bare-metal applications ranging from small sensors to 64-bit devices.

Arm Compiler for Embedded 6 is a component of Arm Development Studio and Arm Keil MDK. The features and processors that Arm Compiler for Embedded 6 supports depend on the product edition. See Compare Editions for Arm Development Studio.

You can use Arm Compiler for Embedded 6 from Arm Development Studio, Arm Keil MDK, or as a standalone product.

# 1.1 Tools and libraries provided with Arm Compiler for Embedded 6

Arm® Compiler for Embedded 6 combines the optimized tools and libraries from Arm with a modern LLVM-based compiler framework.

#### Tools available in Arm Compiler for Embedded 6

The tool components in Arm Compiler for Embedded 6 are:

#### armclang

The compiler and integrated assembler that compiles C, C++, and GNU-style assembly language sources.

The compiler is based on LLVM and Clang technology. Clang is a compiler front end for LLVM that supports the C and C++ programming languages.

#### armasm

The legacy assembler. Only use armasm for legacy Arm-syntax assembly code. Use the armclang integrated assembler and GNU syntax for all new assembly files.

The armasm legacy assembler is deprecated, and it has not been updated since Arm Compiler 6.10. Also, armasm does not support:



- Armv8.4-A or later architectures.
- Certain backported options in Armv8.2-A and Armv8.3-A.
- Assembling sve instructions.
- Armv8.1-M or later architectures, including MVE.
- All versions of the Army8-R architecture.

As a reminder, armasm always reports the deprecation warning A1950w. To suppress this message, specify the --diag suppress=1950 option.

#### armlink

The linker combines the contents of one or more object files with selected parts of one or more object libraries to produce an executable program.

#### armar

The archiver enables sets of ELF object files to be collected together and maintained in archives or libraries. If you do not change the files often, these collections reduce compilation time as you do not have to recompile from source every time you use them. You can pass such a library or archive to the linker in place of several ELF files. You can also use the archive for distribution to a third-party application developer as you can share the archive without giving away the source code.

#### fromelf

The image conversion utility can convert Arm ELF images to binary formats. It can also generate textual information about the input image, such as its disassembly, code size, and data size.

#### C and C++ language and library support in Arm Compiler for Embedded 6

armclang inherits the C and C++ language from clang. Therefore, Arm progressively updates the support level based on clang. However, there might be a mismatch between the C and C++ library support and the language support. For example, some library features might not apply to embedded development, such as filesystem in the C++ library.

For more information, see Selecting source language options.

#### Arm C++ libraries

The Arm C++ libraries are based on the LLVM libc++ project:

- The libc++abi library is a runtime library providing implementations of low-level language features.
- The libc++ library provides an implementation of the ISO C++ library standard. It depends on the functions that are provided by libc++abi.



Arm does not guarantee the compatibility of C++ compilation units compiled with different major or minor versions of Arm Compiler for Embedded and linked into a single image. Therefore, Arm recommends that you always build your C++ code from source with a single version of the toolchain.

You can mix C++ with C code or C libraries.

#### **Arm C libraries**

The Arm C libraries provide:

- An implementation of the library features as defined in the C standards.
- Nonstandard extensions common to many C libraries.

- POSIX extended functionality.
- Functions standardized by POSIX.



Comments inside source files and header files that are provided by Arm might not be accurate and must not be treated as documentation about the product.

For C and C++ language support and libc++ library support in Arm Compiler for Embedded 6, see:

- C language
- C++ language
- libc++ C++14
- libc++ C++17

Also, see List of known unsupported features in Support level definitions.

#### Related information

Compiling a Hello World example on page 18
Common Arm Compiler for Embedded toolchain options on page 32
-S (armclang)
Arm C and C++ library directory structure

## 1.2 Application development

A typical application development flow might involve working with multiple tools.

The development flow might involve:

- Developing C/C++ source code for the main application (armclang).
- Developing assembly source code for near-hardware components, such as interrupt service routines (armclang, or armasm for legacy assembly code).
- Linking all objects together to generate an image (armlink).
- Converting an image to flash format in plain binary, Intel Hex, and Motorola-S formats (fromelf).

The following figure shows how the compilation tools are used for the development of a typical application:

Figure 1-1: A typical tool usage flow diagram



Arm<sup>®</sup> Compiler for Embedded 6 has more functionality than the set of product features that is described in the documentation. The various features in Arm Compiler for Embedded 6 can have different levels of support and guarantees. For more information, see Support level definitions.



- If you are migrating your toolchain from Arm Compiler 5 to Arm Compiler for Embedded 6, see the Migration and Compatibility Guide. It contains information on how to migrate your source code and toolchain build options.
- For a list of Arm Compiler for Embedded 6 documents, see the Arm Compiler for Embedded documentation index on Arm Developer.



Be aware of the following:

- Generated code might be different between two Arm Compiler for Embedded releases.
- For a feature release, there might be significant code generation differences.

#### Related information

Compiling a Hello World example on page 18 Common Arm Compiler for Embedded toolchain options on page 32 -S (armclang)

# 1.3 About the Arm Compiler for Embedded toolchain assemblers

The Arm® Compiler for Embedded toolchain provides different assemblers.

They are:

- The armclang integrated assembler. Use this to assemble assembly language code written in GNU syntax.
- An optimizing inline assembler built into armclang. Use this to assemble assembly language code written in GNU syntax that is used inline in C or C++ source code.
- The freestanding legacy assembler, armasm. Use armasm to assemble existing A64, A32, and T32 assembly language code written in armasm syntax.

The armasm legacy assembler is deprecated, and it has not been updated since Arm Compiler 6.10. Also, armasm does not support:

- Armv8.4-A or later architectures.
- Certain backported options in Armv8.2-A and Armv8.3-A.
- Assembling sve instructions.
- Armv8.1-M or later architectures, including MVE.
- All versions of the Armv8-R architecture.

As a reminder, armasm always reports the deprecation warning A1950w. To suppress this message, specify the --diag suppress=1950 option.



The command-line option descriptions and related information in the Arm Compiler for Embedded Reference Guide describe all the features that Arm Compiler for Embedded supports. Any features not documented are not supported and are used at your own risk. You are responsible for making sure that any generated code using community features is operating correctly. See Support level definitions.

#### Related information

Using Assembly and Intrinsics in C or C++ Code on page 108
Assembling GNU syntax and armasm assembly code on page 103
Arm Compiler for Embedded Reference Guide

### 1.4 System requirements and installation

The system requirements for running Arm® Compiler for Embedded and instructions to guide you through the installation process.

#### **System Requirements**

Arm Compiler for Embedded 6 is available for the following:

- x86 64 Windows
- x86 64 Windows for Arm<sup>®</sup> Keil<sup>®</sup> MDK
- x86 64 Linux
- AArch64 Linux

For more information on system requirements, see the Release Notes that are available with the installer for your version on the Arm Compiler downloads index page.

#### Installing Arm Compiler for Embedded

You can install Arm Compiler for Embedded as a standalone product on supported Windows and Linux platforms. If you use Arm Compiler for Embedded as part of a development suite such as Arm Development Studio or Arm Keil MDK, installing the development suite also installs Arm Compiler for Embedded. The following instructions are for installing Arm Compiler for Embedded as a standalone product.



The Linux installers of Arm Compiler for Embedded might be vulnerable to the CVE-2022-43701 permission-based attack. For more information, see Installer vulnerabilities CVE-2022-43701, CVE-2022-43702, and CVE-2022-43703.

#### **Prerequisites**

- 1. Click the link in the **Product Download Hub page** column of the Arm Compiler downloads index to download the installer for your version. The download pack provided for use with Keil MDK is not suitable for standalone use.
- 2. Obtain a license. Contact your Arm sales representative or Request a license.



If you are using a user-based license, see the User-based licensing User Guide.

#### Installing a standalone Arm Compiler for Embedded on x86\_64 Windows platforms

To install Arm Compiler for Embedded as a standalone product on Windows for x86\_64, you need the Arm Compiler for Embedded <n>.<nn>.msi installer on your machine, where <n>.<nn> is the product version number:

- 1. Run win-x86 64\Arm Compiler for Embedded <N>.<nn>.msi.
- 2. Follow the on-screen installation instructions.
- 3. Some license types require you to complete further configuration steps. To check if your license requires further configuration, and to learn how to configure that license, see Arm Compiler for Embedded Licensing Configuration.

If you have an older version of Arm Compiler for Embedded 6 and you want to upgrade, we recommend that you uninstall the older version of Arm Compiler for Embedded 6 before installing the new version of Arm Compiler for Embedded 6.

Arm Compiler for Embedded requires the Universal C Runtime in Windows to be installed. For more information, see Update for Universal C Runtime in Windows.



To update the compiler toolchain in an existing Keil MDK installation, download the Arm Compiler for Embedded 6.23 (for Keil MDK) package and run win-x86\_32\<file>.msi. Follow the on-screen instructions and ensure the new compiler toolchain is installed in the correct location. This variant of the compiler toolchain is provided for use with Keil MDK only and is only supported on 64-bit Windows.

#### Installing a standalone Arm Compiler for Embedded on x86\_64 Linux platforms

To install Arm Compiler for Embedded as a standalone product on x86\_64 Linux platforms, you need the install x86 64.sh installer on your machine:

- 1. Run install\_x86\_64.sh normally, without using the source Linux command.
- 2. Follow the on-screen installation instructions.
- 3. Some license types require you to complete further configuration steps. To check if your license requires further configuration, and to learn how to configure that license, see Arm Compiler for Embedded Licensing Configuration.

To allow you to run the armclang binary, it is dynamically linked to a copy of libstdc++ that is installed under your chosen directory as part of Arm Compiler for Embedded. libstdc++ is not the C ++ standard library that you use to build a C++ project for Arm target devices.

#### Installing a standalone Arm Compiler for Embedded on AArch64 Linux platforms

To install Arm Compiler for Embedded as a standalone product on AArch64 Linux platforms, you need the install aarch64.sh installer on your machine:

- 1. Run install aarch64.sh normally, without using the source Linux command.
- 2. Follow the on-screen installation instructions.
- 3. Some license types require you to complete additional configuration steps. To check if your license requires additional configuration, and to learn how to configure that license, see Arm Compiler for Embedded Licensing Configuration.

To allow you to run the armclang binary, it is dynamically linked to a copy of libstdc++ that is installed under your chosen directory as part of Arm Compiler for Embedded. libstdc++ is not the C ++ standard library that you use to build a C++ project for Arm target devices.

#### Using the checksums.txt file to verify the installation

Arm Compiler for Embedded includes the checksum file <install\_directory>\sw\checksums.txt. This file contains checksums of the files in the Arm Compiler for Embedded installation. For releases earlier than 6.22, the checksums were calculated using the MD5 hash algorithm. In 6.22 and later, the checksums are calculated using the SHA256 hash algorithm.

#### Linux installation

To verify the installed files on Linux run the following command in <install dir>:

shasum -c ./sw/checksums.txt

#### Windows installation

1. To verify the installed files on Windows create the file check\_checksum.bat containing the following commands:

```
@ECHO OFF
setlocal enabledelayedexpansion
REM Cycle through each line of checksums.txt
for /F "tokens=*" %%L in (sw\checksums.txt) do (
  REM For each line grab two tokens: %%a (hash) %%b (file path)
for /F "tokens=1,2 delims= " %%a in ("%%L") do (
    REM Run certutil on the file path, and cycle over its output line
    for /F "usebackq tokens=* skip=1" %%C in (`certutil -hashfile "%%b"
 SHA256`) do (
       REM We only need the 2nd of 3 lines output by certutil
       REM (skip=1 ignores the first)
       set var=""
       REM Searching for the string 'CertUtil' allows us to ignore the 3rd
       for /F "usebackq delims=" %%x in (`echo "%%C"^|findstr /v "CertUtil"`)
 do (
         set var=%%x
       REM If this is the 2nd 'hash' line of certutil, then it is time to
 compare
       if not "!var!" == """" (call :compare_hashes %%b %%a !var!)
  )
echo All hashes match.
EXIT /B 0
:compare hashes
echo Checking file: %1
echo ... Expected checksum: "%2"
echo ... Received checksum: %3
if %3 == "%2" (echo ... Success) else (echo ... Failure && EXIT /B 11)
```

2. Run check checksum.bat in <install dir>.

#### Uninstalling a standalone Arm Compiler for Embedded

To uninstall Arm Compiler for Embedded on Windows, use the Control Panel:

- 1. Select Control Panel > Programs > Programs and Features > Uninstall a program.
- 2. Select the version that you want to uninstall, for example **Arm Compiler for Embedded 6.20**.
- 3. Click Uninstall.

To uninstall Arm Compiler for Embedded on Linux, delete the Arm Compiler for Embedded installation directory for the compiler version you want to delete.

For more information on installation, see the Release Notes that are available with the installer for your version on the Arm Compiler downloads index page.

#### Related information

Accessing Arm Compiler for Embedded from Arm Development Studio on page 17 Accessing Arm Compiler for Embedded from the Arm Keil MDK on page 18

# 1.5 Accessing Arm Compiler for Embedded from Arm Development Studio

Arm® Development Studio is a development suite that provides Arm Compiler for Embedded as a built-in toolchain.

For more information, see Create a new C or C++ project in the Arm Development Studio Getting Started Guide.

#### Related information

System requirements and installation on page 14

# 1.6 Accessing Arm Compiler for Embedded from the Arm Keil MDK

Arm<sup>®</sup> Keil<sup>®</sup> MDK is a microprocessor development suite that provides the  $\mu$ Vision<sup>®</sup> IDE, and Arm Compiler for Embedded as a built-in toolchain.

For more information, see Manage Arm Compiler Versions in the μVision User's Guide.

#### Related information

System requirements and installation on page 14

### 1.7 Compiling a Hello World example

These examples show how to use the Arm<sup>®</sup> Compiler for Embedded toolchain to build and inspect an executable image from C/C++ source files.

#### A simple example

The source code that is used in the examples is a single C source file, hello.c, to display a greeting message:

```
#include <stdio.h>
int main() {
  printf("Hello World\n");
  return 0;
}
```

#### Building an executable in a single step

For simple programs, you can use a single command to compile the source code file to an executable image.

You must first decide which target the executable is to run on. An Armv8-A target can run in different states:

- AArch64 state targets execute A64 instructions using 64-bit and 32-bit general-purpose registers.
- AArch32 state targets execute A32 or T32 instructions using 32-bit general-purpose registers.

The --target option determines which target state to compile for. This option is a mandatory option.

#### Compiling for an AArch64 target

To create an executable for an AArch64 target in a single step:

```
armclang --target=aarch64-arm-none-eabi hello.c
```

This command creates an executable file with the default name a.out. You can use the -o option to specify a different name for the executable file.

This example compiles for an AArch64 state target. Because only --target is specified, the compiler defaults to generating code that runs on any Armv8-A target. You can also use - mcpu to target a specific processor.

#### Compiling for an AArch32 target

To create an executable for an AArch32 target in a single step:

```
armclang --target=arm-arm-none-eabi -mcpu=cortex-a53 hello.c
```

There is no default target for AArch32 state. You must specify either -march to target an architecture or -mcpu to target a processor.

This example uses -mcpu to target the Cortex®-A53 processor. The compiler generates code that is optimized specifically for the Cortex-A53, but might not run on other processors.

The Cortex-A53 supports both the A32 and T32 instruction sets. For more information, see - marm and -mthumb.

Use -mcpu=list or -march=list to see all available processor or architecture options.

#### Beyond the defaults

Compiler options let you specify precisely how the compiler behaves when generating code.

The Arm Compiler for Embedded Reference Guide describes all the supported options. Some of the most common options are listed in Common Arm Compiler for Embedded toolchain options.

#### Examining the executable

The frome1f tool lets you examine a compiled binary, extract information about it, or convert it.

For example, you can:

• Disassemble the code that is contained in the executable:

```
fromelf --text -c a.out
 main
                             .H-.
 0x000081a0: e92d4800
                                         PUSH
MOV
SUB
                                                    {r11,lr}
 0x000081a4: e1a0b00d
0x000081a8: e24dd010
                                                    r11,sp
                                                    sp, sp, #0x10
                                ..M.
 0x000081ac: e3a00000
                                . . . .
                                          MOV
                                                  r0,#0
 0x000081b0: e50b0004
0x000081b4: e30a19cc
                                                  r0,[r11,#-4]
                                         STR
MOV
                                . . . .
                                                    r1, #0xa9cc
                                . . . .
```

• Examine the size of code and data in the executable:

```
fromelf --text -z a.out

Code (inc. data) RO Data RW Data ZI Data Debug Object Name
10436 492 596 16 348 3468 a.out
10436 492 596 16 0 0 ROM Totals for
a.out
```

Convert the ELF executable image to another format, for example a plain binary file:

```
fromelf --bin --output=outfile.bin a.out
```

See fromelf Command-line Options for the options from the fromelf tool.

#### Compiling and linking as separate steps

For simple projects with small numbers of source files, compiling to an executable image in a single step might be the simplest option. You can compile multiple source files into an executable with a command such as the following:

```
armclang --target=aarch64-arm-none-eabi file1.c file2.c -o image.axf
```

This command compiles the two source files file1.c and file2.c into an executable file for an AArch64 state target. The -o option specifies that the filename of the generated executable file is image.axf.

However, more complex projects might have a large number of source files. It is not efficient to compile every source file at every compilation, because many of the source files are unlikely to change. To avoid compiling unchanged source files, you can compile and link as separate steps. In this way, you can then use a build system (such as make) to compile only those source files that have changed, then link the object code together. The armclang -c option tells the compiler to compile to object code and stop before calling the linker:

```
armclang -c --target=aarch64-arm-none-eabi file1.c armclang -c --target=aarch64-arm-none-eabi file2.c armlink file1.o file2.o -o image.axf
```

These commands do the following:

- Compile file1.c to object code, and save using the default name file1.o.
- Compile file2.c to object code, and save using the default name file2.o.
- Link the object files file1.0 and file2.0 to produce an executable that is called image.axf.

In future, if you modify file2.c, you can rebuild the executable by recompiling only file2.c then linking the new file2.o with the existing file1.o to produce a new executable:

```
armclang -c --target=aarch64-arm-none-eabi file2.c armlink file1.o file2.o -o image.axf
```

#### Related information

- --target (armclang)
- -march (armclang)
- -mcpu (armclang)

Summary of armclang command-line options

## 1.8 Using the integrated assembler

These examples show how to use the armclang integrated assembler to build an object from assembly source files, and how to call functions in this object from C/C++ source files.



The integrated assembler sets a minimum alignment of 4 bytes for a .text section. However, if you define your own sections with the integrated assembler, then you must include the .balign directive to set the correct alignment. For a section containing T32 instructions, set the alignment to 2 bytes. For a section containing A32 instructions, set the alignment to 4 bytes.

#### The assembly source code

The assembly example is a single assembly source file, mystrcopy.s, containing a function to perform a simple string copy operation:

The .section directive creates a new section in the object file named stringcopy. The characters in the string following the section name are the flags for this section. The a flag marks this section as allocatable. The x flag marks this section as executable.

The .balign directive aligns the subsequent code to a 4-byte boundary. The alignment is required for compliance with the *Procedure Call Standard for the Arm Architecture* (AAPCS).

The .global directive marks the symbol mystrcopy as a global symbol. This enables the symbol to be referenced by external files.

The .type directive sets the type of the symbol mystrcopy to function. This helps the linker use the proper linkage when the symbol is branched to from A32 or T32 code.

#### Assembling a source file

When assembling code, you must first decide which target the executable is to run on. The armclang option --target determines which target state to assemble for. This option is a mandatory option.

To assemble the above source file for an Arm®v8-M Mainline target:

```
armclang --target=arm-arm-none-eabi -c -march=armv8-m.main mystrcopy.s
```

This command creates an object file, mystrcopy.o.

In this example, there is no default target for A32 state, so you must specify either <code>-march</code> to target an architecture or <code>-mcpu</code> to target a processor. This example uses <code>-march</code> to target the Armv8-M Mainline architecture. The integrated assembler accepts the same options for <code>--target</code>, <code>-march</code>, <code>-mcpu</code>, and <code>-mfpu</code> as the compiler.

Use -mcpu=list or -march=list to see all available options.



Some update releases and architecture extensions might not be fully supported in this release. Where these are described, the level of support is indicated. See Support level definitions.

#### Examining the executable

You can use the fromelf tool to:

- examine an assembled binary.
- extract information about an assembled binary.
- convert an assembled binary to another format.

For example, you can disassemble the code that is contained in the object file:

```
mystrcopy
    0x00000000:
                    f8112b01
                                 . . . +
                                                   r2, [r1], #1
                                         LDRB
    0x00000004:
                    f8002b01
                                         STRB
                                                   r2,[r0],#1
    0x00000008:
                    2a00
                                         CMP
                                                   r2,#0
    0x0000000a:
                    d1f9
                                         BNE
                                                   mystrcopy; 0x0
    0x000000c:
                    4770
                                 рG
                                         BX
```

The example shows the disassembly for the section stringcopy as created in the source file.



The presence of 16-bit opcodes shows that the code is in the T32 instruction set. T32 is the default in this situation, because Armv8-M Mainline does not support A32 code.

For processors that support A32 and T32 code, you can explicitly mark the code as A32 or T32 by adding the GNU assembly .arm or .thumb directive, respectively, at the start of the source file.

#### Calling an assembly function from C/C++ code

It can be useful to write optimized functions in an assembly file and call them from C/C++ code. When doing so, ensure that the assembly function uses registers in compliance with the AAPCS.

The C example is a single C source file main.c, containing a call to the mystrcopy function to copy a string from one location to another:

```
const char *source = "String to copy.";
char dest[100];
extern void mystrcopy(char dest[100], const char *source);
int main(void) {
   mystrcopy(dest, source);
   return 0;
}
```

An extern function declaration has been added for the mystrcopy function. The return type and function parameters must be checked manually.

If you want to call the assembly function from a C++ source file, you must disable C++ name mangling by using extern "C" instead of extern. For the above example, use:

```
extern "C" void mystrcopy(char dest[100], const char *source);
```

#### Compiling and linking the C source file

To compile the above source file for an Armv8-M Mainline target:

```
armclang --target=arm-arm-none-eabi -c -march=armv8-m.main main.c
```

This command creates an object file, main.o.

To link the two object files main.o and mystrcopy.o and generate an executable image:

armlink main.o mystrcopy.o -o image.axf

This command creates an executable image file image.axf.

#### Related information

Mandatory armclang options on page 30 Summary of armclang command-line options Sections

### 1.9 Running bare-metal images

By default, Arm® Compiler for Embedded produces bare-metal images. Bare-metal images can run without an operating system. The images can run on a hardware target or on a software application that simulates the target, such as Fast Models or Fixed Virtual Platforms.

The linker creates information to initialize global and static objects (data) and uninitialized global and static objects (.bss). Bare-metal images initialize the data by copying and decompressing initialized data and set the .bss to zero.

See your Arm *Integrated Development Environment* (IDE) documentation for more information on configuring and running images:

- For Arm Development Studio, see the Arm Development Studio Getting Started Guide and Arm Development Studio User Guide.
- For Arm® Keil® MDK, see Installation in the Arm Keil Microcontroller Development Kit (MDK) Getting Started Guide.

By default, the C library in Arm Compiler for Embedded uses special functions to access the input and output interfaces on the host computer. These functions implement a feature called semihosting. Semihosting is useful when the input and output on the hardware is not available during the early stages of application development.

When you want your application to use the input and output interfaces on the hardware, you must retarget the required semihosting functions in the C library.

See your Arm IDE documentation for more information on configuring debugger settings:

- For Arm Debugger settings, see Configuring a connection to a bare-metal hardware target in the Arm Development Studio Getting Started Guide.
- For information on how to disable semihosting in Arm Keil MDK, see ARM: Application Builds Without Error, But Does Not Run.

#### Outputting debug messages from your application

The semihosting feature enables your bare-metal application, running on an Arm processor, to use the input and output interface on a host computer. This feature requires the use of a debugger that supports semihosting, for example Arm Debugger, on the host computer.

A bare-metal application that uses semihosting does not use the input and output interface of the development platform. When the input and output interfaces on the development platform are available, you must reimplement the necessary semihosting functions to use them.

For more information, see how to use the libraries in semihosting and nonsemihosting environments.

#### Related information

Arm Development Studio Getting Started Guide Arm Development Studio User Guide Semihosting for AArch32 and AArch64

## 1.10 Architectures supported by Arm Compiler for Embedded 6

Arm® Compiler for Embedded supports a number of different architecture profiles.



Some update releases and architecture extensions might not be fully supported in this release. Where these are described, the level of support is indicated. See Support level definitions.

Arm Compiler for Embedded supports the following architectures for bare-metal targets:

- Armv9-A and all update releases.
- Armv8-A and all update releases.
- Armv8-R.
- Armv8-M and all update releases.
- Armv7-A.
- Armv7-R.
- Armv7-M.
- Armv6-M.

When compiling code, the compiler must know which architecture to target in order to take advantage of features specific to that architecture.

To specify a target, you must supply the target execution state (AArch32 or AArch64), together with either a target architecture (for example Armv8-A) or a target processor (for example, the Cortex®-A53 processor).

To specify a target execution state (AArch64 or AArch32) with armclang, use the mandatory -- target command-line option:

--target=<arch>-<vendor>-<os>-<abi>

Supported targets include:

#### aarch64-arm-none-eabi

Generates A64 instructions for AArch64 state. Implies -march=armv8-a unless -march or -mcpu is specified.

#### arm-arm-none-eabi

Generates A32 and T32 instructions for AArch32 state. Must be used in conjunction with – march (to target an architecture) or –mcpu (to target a processor).

To generate generic code that runs on any processor with a particular architecture, use the -march option. Use the -march=list option to see all supported architectures.

To optimize your code for a particular processor, use the -mcpu option. Use the -mcpu=list option to see all supported processors.



The --target, -march, and -mcpu options are armclang options. For all of the other tools, such as armlink, use the --cpu option to specify target processors and architectures.

#### Related information

- --target (armclang)
- -march (armclang)
- -mcpu (armclang)
- --cpu (armlink)

**Arm Glossary** 

# 1.11 Using Arm Compiler for Embedded securely in a shared environment

Arm® Compiler for Embedded provides features and language support in common with other toolchains. Misuse of these common features and language support can provide access to arbitrary files, execute system commands, and reveal the contents of environment variables.

If deploying Arm Compiler for Embedded into environments where security is a concern, then Arm strongly recommends that you do all the following:

- Sandbox the tools to limit their access to only necessary files.
- Remove all non-essential environment variables.
- Prevent execution of other binaries.
- Segregate different users from each other.
- Limit execution time.

### 1.12 Providing source code to Arm support

When you encounter a problem that requires you to provide source code to Arm support, then you might want to create a minimal example that demonstrates the problem.

Preprocessing your source files with the armclang option -E might be useful when creating the minimal example as part of a support case. To help the investigation, try to send only the single image, object, source file, or function that is causing the issue, together with the command-line options used.

If your source code contains preprocessor macros, it might be necessary to use the compiler to preprocess the source before sharing it. That is, to take account of files added with #include, pass the file through the preprocessor as follows:

armclang <options> -E sourcefile.c > PPsourcefile.c

Where <options> are your normal compile options, such as -o2, -g, -I, -D, but without -c.

#### Related information

Common Arm Compiler for Embedded toolchain options on page 32 -E (armclang)

### 1.13 Build attributes

armclang or a standalone assembler annotate ELF object files with build attributes. armlink uses this data to determine the compatibility of the files that it links.



This topic includes descriptions of [COMMUNITY] features. See Support level definitions.



Arm® Compiler for Embedded supports build attributes only for AArch32.

Build attributes primarily model two kinds of compatibility:

- The compatibility of binary code with target hardware conforming to a revision of the Arm architecture.
- The procedure-call compatibility between functions conforming to variants of the ABI for the Arm Architecture.

Build attributes approximate your intentions for the compatibility of the relocatable file produced by the tool when compiling or assembling code. You express the intentions to the tool as configuration options such as -mcpu or -mno-unaligned-access.

When compiling C and C++ code, armclang is in control of code generation and can guarantee that the object file generated conforms to the intention. When using the assembler, you are in control of code generation. In some cases the assembler can check that the source code conforms to the intentions given on the command-line. For example, if the specified processor does not support a particular instruction, the assembler can give an error message that the instruction is not supported. However, some intentions cannot be easily checked by the assembler.

You can use the armclang integrated assembler with options that permit using unaligned data accesses or options that affect the passing of arguments. When using such options, you must ensure that the object file generated conforms to the intentions and purpose of the options:

- Compatibility can be given a mathematically precise definition using sets of demands placed on an execution environment.
  - For example, a program is compatible with a processor if, and only if, the set of instructions the program might try to execute is a subset of the instructions implemented by that processor.
- Target-related attributes describe the hardware-related demands a relocatable file places on an execution environment through being included in an executable file for that environment.
  - For example, target-related attributes record whether use of the Arm® Thumb® *Instruction Set Architecture* (ISA) is permitted, and at what architectural revision use is permitted. A pair of values for these attributes describes the set of Thumb instructions that code is permitted to execute and that the target processor must implement.
- Procedure call-related attributes describe features of the ABI contract that the ABI allows to vary. Features such as:
  - Whether floating-point parameters are passed in floating-point registers.
  - The size of wchar t.
  - Whether enumerated values are containerized according to their size.

You can also set intentions by using directives in the assembler source code. You can use the armclang [COMMUNITY] option -mdefault-build-attributes to add the default build

attribute directives to your assembley code. To see how armclang encodes the build attributes in the assembly code specify the -s option. For example, the -mno-unaligned-access sets the Tag CPU unaligned access attribute to 0:

```
armclang --target=arm-arm-none-eabi -march=armv8a -mno-unaligned-access -S -o main.s main.c
```

```
.text
.syntax unified
.eabi_attribute 67, "2.09" @ Tag_conformance
.eabi_attribute 6, 14 @ Tag_CPU_arch
.eabi_attribute 7, 65 @ Tag_CPU_arch_profile
.eabi_attribute 8, 1 @ Tag_ARM_ISA_use
.eabi_attribute 9, 2 @ Tag_THUMB_ISA_use
...
.eabi_attribute 34, 0 @ Tag_CPU_unaligned_access
...
```

If you have a specific language standard that you are targeting for assembler source code, we recommend that you specify the language standard on the command-line. You must specify the language standard because the assembler does not detect non-conformance between the assembler source code and the stated intentions.

Build attributes are encoded in a binary format. To decode the build attributes, use the fromelf option --decode\_build\_attributes. To see a human-readable form, use the --extract build attributes option.

#### Related information

Addenda to, and Errata in, the ABI for the Arm Architecture Summary of armclang command-line options -mdefault-build-attributes, -mno-default-build-attributes armclang Integrated Assembler --decode\_build\_attributes --extract build attributes

## 2. Using Common Compiler Options

There are many options that you can use to control how Arm® Compiler for Embedded generates code for your application. There are mandatory and commonly used optional command-line arguments, such as to control target selection, optimization, and debug view.

### 2.1 Mandatory armclang options

When using armclang, you must specify a target on the command-line. Depending on the target you use, you might also have to specify an architecture or processor.

#### Specifying a target

To specify a target, use the --target option. The following targets are available:

• To generate A64 instructions for AArch64 state, specify --target=aarch64-arm-none-eabi.



For AArch64, the default architecture is Arm®v8-A.

• To generate A32 and T32 instructions for AArch32 state, specify --target=arm-arm-none-eabi. To specify generation of either A32 or T32 instructions, use -marm or -mthumb respectively.



AArch32 has no defaults. You must always specify an architecture or processor.

#### Specifying an architecture

To generate code for a specific architecture, use the -march option. The supported architectures vary according to the selected target.

To see a list of all the supported architectures for the selected target, use -march=list.

#### Specifying a processor

To generate code for a specific processor, use the -mcpu option. The supported processors vary according to the selected target.

To see a list of all the supported processors for the selected target, use -mcpu=list.

It is also possible to enable or disable optional architecture features, by using the +[no]feature notation. For a list of the architecture features that your processor supports, see the processor product documentation. See the Arm Compiler for Embedded Reference Guide for a list of architecture features that Arm Compiler for Embedded supports.

Use +<feature> or +no<feature> to explicitly enable or disable an optional architecture feature.

Avoid specifying both the architecture (-march) and the processor (-mcpu) because specifying both has the potential to cause a conflict. The compiler infers the correct architecture from the processor.



- If you want to run code on one particular processor, specify the processor using -mcpu. Performance is optimized, but code is only guaranteed to run on that processor. If you specify a value for -mcpu, do not also specify a value for -march
- If you want your code to run on a range of processors from a particular architecture, specify the architecture using <code>-march</code>. The code runs on any processor implementation of the target architecture, but performance might be impacted. If you specify a value for <code>-march</code>, do not also specify a value for <code>-march</code>.

#### Specifying an optimization level

The default optimization level is -00, which does not apply any optimizations. Arm recommends that you always specify a suitable optimization level. For more information, see Selecting optimization options in the Arm Compiler for Embedded User Guide, and the -O option in the Arm Compiler for Embedded Reference Guide.

#### **Examples**

These examples compile and link the input file helloworld.c:

• To compile for the Armv8-A architecture in AArch64 state, use:

```
armclang --target=aarch64-arm-none-eabi -march=armv8-a helloworld.c
```

• To compile for the Armv8-R architecture in AArch32 state, use:

```
armclang --target=arm-arm-none-eabi -march=armv8-r helloworld.c
```

• To compile for the Armv8-M architecture mainline profile, use:

```
armclang --target=arm-arm-none-eabi -march=armv8-m.main helloworld.c
```

• To compile for a Cortex®-A53 processor in AArch64 state, use:

```
armclang --target=aarch64-arm-none-eabi -mcpu=cortex-a53 helloworld.c
```

To compile for a Cortex-A53 processor in AArch32 state, use:

```
armclang --target=arm-arm-none-eabi -mcpu=cortex-a53 helloworld.c
```

• To compile for a Cortex-M4 processor, use:

```
armclang --target=arm-arm-none-eabi -mcpu=cortex-m4 helloworld.c
```

• To compile for a Cortex-M33 processor, with DSP disabled, use:

```
\verb|armclang --target=arm-arm-none-eabi -mcpu=cortex-m33+nodsp helloworld.c|
```

• To target the AArch32 state of an Arm® Neoverse® N1 processor, use:

```
armclang --target=arm-arm-none-eabi -mcpu=neoverse-n1 helloworld.c
```

To target the AArch64 state of an Arm Neoverse E1 processor, use:

armclang --target=aarch64-arm-none-eabi -mcpu=neoverse-e1 helloworld.c

#### Related information

- --target (armclang)
- -march (armclang)
- -mcpu (armclang)
- -marm (armclang)
- -mthumb (armclang)

Summary of armclang command-line options

# 2.2 Common Arm Compiler for Embedded toolchain options

Lists the most commonly used command-line options for each of the tools in the Arm® Compiler for Embedded toolchain.

#### armclang common options

See the Arm Compiler for Embedded Reference Guide for more information about armclang command-line options.

Common armclang options include the following:

Table 2-1: armclang common options

| Option                    | Description                                                                                                                            |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| -C                        | Performs the compilation step, but not the link step.                                                                                  |
| -X                        | Specifies the language of the subsequent source files, -xc inputfile.s or -xc++ inputfile.s for example.                               |
| -std                      | Specifies the language standard to compile for, -std=c90 for example.                                                                  |
| target=arch-vendor-os-abi | Generates code for the selected Execution state (AArch32 or AArch64), for example target=aarch64-arm-none-eabi ortarget=arm-none-eabi. |
| -march=name               | Generates code for the specified architecture, for example -march=armv8-a or -march=armv7-a.                                           |
| -march=list               | Displays a list of all the supported architectures for the selected execution state.                                                   |

| Option        | Description                                                                                                                                                                                                                    |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -mcpu=name    | Generates code for the specified processor, for example -mcpu=cortex-a53, -mcpu=cortex-a57, or -mcpu=cortex-a15.                                                                                                               |
| -mcpu=list    | Displays a list of all the supported processors for the selected execution state.                                                                                                                                              |
| -marm         | Requests that the compiler targets the A32 instruction set, which consists of 32-bit wide instructions only. For example,target=arm-arm-none-eabi -march=armv7-a - marm. This option emphasizes performance.                   |
|               | The -marm option is not valid with M-profile or AArch64 targets:                                                                                                                                                               |
|               | • If you use the -marm option with an M-profile target architecture, the compiler generates an error and stops, and does not output any code.                                                                                  |
|               | • For AArch64 targets, the compiler ignores the -marm option and generates a warning.                                                                                                                                          |
| -mthumb       | Requests that the compiler targets the T32 instruction set, which consists of both 16-bit wide and 32-bit wide instructions. For example,target=arm-arm-none-eabi -march=armv8-a -mthumb. This option emphasizes code density. |
|               | The -mthumb option is not valid with AArch64 targets. The compiler ignores the -mthumb option and generates a warning if used with AArch64 targets.                                                                            |
| -mfloat-abi   | Specifies whether to use hardware instructions or software library functions for floating-point operations.                                                                                                                    |
| -mfpu         | Specifies the target FPU architecture.                                                                                                                                                                                         |
| -g (armclang) | Generates DWARF debug tables compatible with the DWARF 4 standard.                                                                                                                                                             |
| -e            | Executes only the preprocessor step.                                                                                                                                                                                           |
| -             | Adds the specified directories to the list of places that are searched to find included files.                                                                                                                                 |
| -o (armclang) | Specifies the name of the output file.                                                                                                                                                                                         |
| -Onum         | Specifies the level of performance optimization to use when compiling source files.                                                                                                                                            |
| -Os           | Balances code size against code speed.                                                                                                                                                                                         |
| -Oz           | Optimizes for code size.                                                                                                                                                                                                       |
| -S            | Outputs the disassembly of the machine code that the compiler generates.                                                                                                                                                       |
| -###          | Displays diagnostic output showing the options that would be used to invoke the compiler and linker. The compilation and link steps are not performed.                                                                         |

#### armlink common options

See the Arm Compiler for Embedded Reference Guide for more information about armlink command-line options.

Common armlink options include the following:

Table 2-2: armlink common options

| Option           | Description                                                                                         |
|------------------|-----------------------------------------------------------------------------------------------------|
| scatter=filename | Creates an image memory map using the scatter-loading description that the specified file contains. |
| entry            | Specifies the unique initial entry point of the image.                                              |

| Option                      | Description                                                                                                                                                                 |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| info (armlink)              | Displays information about linker operation. For example, info=sizes, unused, unusedsymbols displays information about all the following:                                   |
|                             | Code and data sizes for each input object and library member in the image.                                                                                                  |
|                             | Unused sections thatremove has removed from the code.                                                                                                                       |
|                             | Symbols that were removed with the unused sections.                                                                                                                         |
| list=filename               | Redirects diagnostics output from options includinginfo andmap to the specified file.                                                                                       |
| map                         | Displays a memory map containing the address and the size of each load region, execution region, and input section in the image, including linker-generated input sections. |
| symbols                     | Lists each local and global symbol that is used in the link step, and their values.                                                                                         |
| -o filename,output=filename | Specifies the name of the output file.                                                                                                                                      |
| keep=section_id             | Specifies input sections that unused section elimination must not remove.                                                                                                   |
| load_addr_map_info          | Includes the load addresses for execution regions and the input sections within them in the map file.                                                                       |

#### armar common options

See the Arm Compiler for Embedded Reference Guide for more information about armar command-line options.

Common armar options include the following:

Table 2-3: armar common options

| Option        | Description                                                                               |
|---------------|-------------------------------------------------------------------------------------------|
| debug_symbols | Includes debug symbols in the library.                                                    |
| -a pos_name   | Places new files in the library after the file <pos_name>.</pos_name>                     |
| -b pos_name   | Places new files in the library before the file <pos_name>.</pos_name>                    |
| -a file_list  | Deletes the specified files from the library.                                             |
| sizes         | Lists the Code, RO Data, RW Data, ZI Data, and Debug sizes of each member in the library. |
| -t            | Prints a table of contents for the library.                                               |

#### fromelf common options

See the Arm Compiler for Embedded Reference Guide for more information about fromelf command-line options.

Common fromelf options include the following:

Table 2-4: fromelf common options

| Option                   | Description                                                                                                                                                                                                                                                                   |  |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| elf                      | Selects ELF output mode.                                                                                                                                                                                                                                                      |  |
| text <options></options> | Displays image information in text format.                                                                                                                                                                                                                                    |  |
|                          | The optional <options> specify additional information to include in the image information. Valid <options> include -c to disassemble code, and -s to print the symbol and versioning tables. You can also use <options> without specifyingtext.</options></options></options> |  |

| Option | Description                                                                                                                                                                          |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | Displays information about specific topics, for exampleinfo=totals lists the Code, RO Data, RW Data, ZI Data, and Debug sizes for each input object and library member in the image. |

#### armasm common options

See the Arm Compiler for Embedded Reference Guide for more information about armasm command-line options.



Only use armasm to assemble legacy assembly code syntax. Use GNU syntax for new assembly files, and assemble with the armclang integrated assembler.

Common armasm options include the following:

Table 2-5: armasm common options

| Option      | Description                                                        |  |
|-------------|--------------------------------------------------------------------|--|
| cpu=name    | Sets the target processor.                                         |  |
| -g (armasm) | Generates DWARF debug tables compatible with the DWARF 3 standard. |  |
| fpu=name    | Selects the target floating-point unit (FPU) architecture.         |  |
| -o (armasm) | Specifies the name of the output file.                             |  |

## 2.3 Selecting source language options

armclang provides different levels of support for different source language standards. Arm® Compiler for Embedded infers the source language, for example C or C++, from the filename extension. You can use the -x and -std options to force Arm Compiler for Embedded to compile for a specific source language and source language standard.



This topic includes descriptions of [ALPHA] and [COMMUNITY] features. See Support level definitions.

#### Source language

By default Arm Compiler for Embedded treats files with .c extension as C source files. If you want to compile a .c file, for example file.c, as a C++ source file, use the -xc++ option:

armclang --target=aarch64-arm-none-eabi -march=armv8-a -xc++ file.c

By default Arm Compiler for Embedded treats files with .cpp extension as C++ source files. If you want to compile a .cpp file, for example file.cpp, as a C source file, use the -xc option:

```
armclang --target=aarch64-arm-none-eabi -march=armv8-a -xc file.cpp
```

The -x option only applies to input files that follow it on the command line.

#### Source language standard

Arm Compiler for Embedded supports Standard and GNU variants of source languages as shown in the following table:

Table 2-6: Supported C and C++ source language variants

| Standard C      | GNU C             | Standard C++ | GNU C++ |
|-----------------|-------------------|--------------|---------|
| c90             | gnu90             | c++98        | gnu++98 |
| c99             | gnu99             | c++03        | gnu++03 |
| c11 [COMMUNITY] | gnu11 [COMMUNITY] | c++11        | gnu++11 |
| -               | -                 | c++14        | gnu++14 |
| -               | -                 | c++17        | gnu++17 |



Some C and C++ language standards are supported as [COMMUNITY] features. See Support level definitions.



armclang always applies the rules for type auto-deduction for copy-list-initialization and direct-list-initialization from C++17, regardless of which C++ source language mode a program is compiled for. For example, the compiler always deduces the type of foo as int instead of std::initializer\_list<int> in the following code:

```
auto foo{ 1 };
```

The default language standard for C code is gnu11 [COMMUNITY]. The default language standard for C++ code is gnu++17. To specify a different source language standard, use the -std=<name> option.

#### Compatibility of C++ compilation units

We do not guarantee the compatibility of C++ compilation units compiled with different major or minor versions of Arm Compiler for Embedded and linked into a single image. Also, the default language standards used can differ between versions of Arm Compiler for Embedded.



We recommend that you always build your C++ code from source with a single version of the toolchain.

#### Creating and linking libraries

If you are creating libraries for third party use you should document which version of Arm Compiler for Embedded was used to build the libraries, so your users can ensure they are using the same version. If possible, consider providing multiple builds so your users can select one that matches the version of the toolchain they wish to use.

If you are linking your project against a pre-built library provided by a third party, ensure you use a version of the library built using the same version of the compiler toolchain you are using to build your project.

You can mix C++ with C code or C libraries.

Arm Compiler for Embedded supports various language extensions, including GCC extensions, which you can use in your source code. Some GCC extensions are only available when you specify one of the GCC C or C++ language variants. Other GCC extensions are available without specifying a language variant. Use the armclang option -wgnu to see if a GNU extension is used. For more information on language extensions, see the C Language Extensions in the Arm Compiler for Embedded Reference Guide.

Because Arm Compiler for Embedded uses the available language extensions by default, it does not adhere to the strict ISO standard. To compile to strict ISO standard for the source language, use the -wpedantic option. This option generates warnings where the source code violates the ISO standard. Arm Compiler for Embedded does not support strict adherence to C++98 or C++03.

If you do not use -wpedantic, Arm Compiler for Embedded uses the available language extensions without warning. However, where language variants produce different behavior, the behavior is that of the language variant that -std specifies.



Certain compiler optimizations can violate strict adherence to the ISO standard for the language. To identify when these violations happen, use the -wpedantic option.

The following example shows the use of a variable length array, which is a C99 feature. In this example, the function declares an array i, with variable length n.

```
#include <stdlib.h>

void function(int n) {
   int i[n];
}
```

Arm Compiler for Embedded does not warn when compiling the example for C99 with -Wpedantic:

```
armclang --target=aarch64-arm-none-eabi -march=armv8-a -c -std=c99 -Wpedantic file.c
```

Arm Compiler for Embedded does warn about variable length arrays when compiling the example for C90 with -wpedantic:

```
armclang --target=aarch64-arm-none-eabi -march=armv8-a -c -std=c90 -Wpedantic file.c
```

In this case, armclang gives the following warning:

```
file.c:4:8: warning: variable length arrays are a C99 feature [-Wvla-extension]
int i[n];
^
1 warning generated.
```

#### Exceptions to language standard support

Arm Compiler for Embedded 6 with 1ibc++ provides varying levels of support for different source language standards. The following table lists the exceptions to the support Arm Compiler for Embedded provides for each language standard:

Table 2-7: Exceptions to the support for the language standards

| oported.  provides C11 language functionality. However, Arm has performed no features and therefore these features are [COMMUNITY] features. Use of corted. C11 is the default language standard for C code. However, use of es is a community feature. Use the -std option to restrict the language e-Wc11-extensions option to warn about any use of C11-specific                                                                                                                                                 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| provides C11 language functionality. However, Arm has performed no features and therefore these features are [COMMUNITY] features. Use of ported. C11 is the default language standard for C code. However, use of se is a community feature. Use the -std option to restrict the language e-Wc11-extensions option to warn about any use of C11-specific                                                                                                                                                           |
| features and therefore these features are [COMMUNITY] features. Use of ported. C11 is the default language standard for C code. However, use of es is a community feature. Use the -std option to restrict the language e-Wc11-extensions option to warn about any use of C11-specific                                                                                                                                                                                                                              |
| std=c++98 is an alias for -std=c++03.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| upported except: tandard deviates from the C++03 standard. For example, where :insert() returns an iterator, as required by the C++11 standard, but requires it to return void. Information about how the C++11 standard ++03 standard is available in Annex "C Compatibility" of the C++11  library deviates from the C++03 standard library: _storage_iterator, the C++03 standard requires age_iterator class template to be inherited from or <std::output iterator="" tag,="" void="" void,="">.</std::output> |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

| Language standard | Exceptions to the support for the language standard                                                                                                                                           |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| C++11             | Concurrency constructs or other constructs that are enabled through the following standard library headers are [ALPHA] supported:                                                             |  |
|                   | <pre></pre>                                                                                                                                                                                   |  |
|                   | ° <chrono></chrono>                                                                                                                                                                           |  |
|                   | <pre>      <atomic> </atomic></pre>                                                                                                                                                           |  |
|                   | For more details, contact the Arm Support team.                                                                                                                                               |  |
|                   | The C++14 sized deallocation feature is supported with C++11 if the -fsized-deallocation command-line option is specified.                                                                    |  |
| C++14             | Concurrency constructs or other constructs that are enabled through the following standard library headers are [ALPHA] supported:                                                             |  |
|                   | <pre></pre>                                                                                                                                                                                   |  |
|                   | <pre>o <mutex></mutex></pre>                                                                                                                                                                  |  |
|                   | <pre></pre>                                                                                                                                                                                   |  |
|                   | <pre></pre>                                                                                                                                                                                   |  |
|                   | ∘ <future></future>                                                                                                                                                                           |  |
|                   | ° <chrono></chrono>                                                                                                                                                                           |  |
|                   | ° <atomic></atomic>                                                                                                                                                                           |  |
|                   | For more details, contact the Arm Support team.                                                                                                                                               |  |
|                   | The sized deallocation feature is supported by default for C++14. You can use the -fno-sized-deallocation command-line option to turn off sized deallocation.                                 |  |
| C++17             | The base Clang and libc++ components provide C++17 language functionality. However, some features are not supported. See Standard C++ library implementation definition for more information. |  |



gnu++17 is the default language standard for C++ code.

#### Garbage collection support

The Arm C++ library does not support section "Pointer safety" [util.dynamic.safety] of the C ++11, C++14, C++17, and C++20 standards. Specifically, the C++ standard library type std::pointer\_safety and following functions and function templates are unsupported:

- std::declare\_reachable()
- std::undeclare reachable()
- std::declare\_no\_pointers()
- std::undeclare no pointers()
- std::get pointer safety()

#### Additional information

See the Arm Compiler for Embedded Reference Guide for information about Arm-specific language extensions.

For more information about 1ibc++ support, see Standard C++ library implementation definition, in the Arm C and C++ Libraries and Floating-Point Support User Guide.

For [COMMMUNITY] supported language features, see the Clang Compiler User's Manual.

The LLVM Clang project provides the following additional information about language compatibility:

Language compatibility:

http://clang.llvm.org/compatibility.html

Language extensions:

http://clang.llvm.org/docs/LanguageExtensions.html

• C++ implementation status:

http://clang.llvm.org/cxx\_status.html

#### Arm Compiler for Embedded and undefined behavior

The C and C++ standards consider any code that uses non-portable, erroneous program or data constructs as undefined behavior. Arm provides no information or guarantees about the behavior of Arm Compiler for Embedded when presented with a program that exhibits undefined behavior. That includes whether the compiler attempts to diagnose the undefined behavior.

For more information about -fsanitize=undefined support, see -fsanitize, -fno-sanitize, in the Arm Compiler for Embedded Reference Guide.

#### Related information

Standard C++ library implementation definition Arm Compiler for Embedded Reference Guide -fsized-deallocation, -fno-sized-deallocation

# 2.4 Selecting optimization options

Arm® Compiler for Embedded performs several optimizations to reduce the code size and improve the performance of your application. There are different optimization levels that have different optimization goals. Therefore, optimizing for a certain goal has an impact on the other goals. Optimization levels are always a trade-off between these different goals.

Arm Compiler for Embedded provides various optimization levels to control the different optimization goals. The best optimization level for your application depends on your application and optimization goal.

| Optimization goal                                         | Useful optimization levels |
|-----------------------------------------------------------|----------------------------|
| Smaller code size                                         | -Oz,-Omin                  |
| Faster performance                                        | -02, -03, -Ofast, -Omax    |
| Good debug experience without code bloat                  | -01                        |
| Better correlation between source code and generated code | -00 (no optimization)      |
| Faster compile and build time                             | -00 (no optimization)      |
| Balanced code size reduction and fast performance         | -0s                        |

If you use a higher optimization level for performance, it has a higher impact on the other goals such as degraded debug experience, increased code size, and increased build time.

If your optimization goal is code size reduction, it has an impact on the other goals such as degraded debug experience, slower performance, and increased build time.

armclang provides a range of options to help you find a suitable approach for your requirements. Consider whether code size reduction or faster performance is the goal that matters most for your application, and then choose an option that matches your goal.

#### Optimization level -O0

-oo disables all optimizations. This optimization level is the default. Using -oo results in a faster compilation and build time, but produces slower code than the other optimization levels. Code size and stack usage are significantly higher at -oo than at other optimization levels. The generated code closely correlates to the source code, but significantly more code is generated, including dead code.

#### Optimization level -O1

-o1 enables the core optimizations in the compiler. This optimization level provides a good debug experience with better code quality than -o0. Also the stack usage is improved over -o0. Arm recommends this option for a good debug experience.

The differences when using -o1, as compared to -o0 are:

- Optimizations are enabled, which might reduce the accuracy, precision, or availability of debug information.
- Inlining is enabled, meaning backtraces might not give the stack of open function activations that you might expect from reading the source.
- If the result is not needed, a function with no side-effects might not be called in the expected place, or might be omitted.
- Values of variables might not be available within their scope after they are no longer used. For example, their stack location might be reused.

#### Optimization level -O2

-o2 is a higher optimization for performance compared to -o1. It adds few new optimizations, and changes the heuristics for optimizations compared to -o1. This level is the first optimization level at which the compiler might automatically generate vector instructions. It also degrades the debug experience, and might result in an increased code size compared to -o1.

The differences when using -o2 as compared to -o1 are:

- The threshold at which the compiler believes that it is profitable to inline a call site might increase.
- The amount of loop unrolling that is performed might increase.
- Vector instructions might be generated for simple loops and for correlated sequences of independent scalar operations.

The creation of vector instructions can be inhibited with the armclang command-line option -fno-vectorize.

#### Optimization level -O3

-o3 is a higher optimization for performance compared to -o2. This optimization level enables optimizations that require significant compile-time analysis and resources, and changes the heuristics for optimizations compared to -o2. -o3 instructs the compiler to optimize for the performance of generated code and disregard the size of the generated code, which might result in an increased code size. It also degrades the debug experience compared to -o2.

The differences when using -o3 as compared to -o2 are:

- The threshold at which the compiler believes that it is profitable to inline a call site increases.
- The amount of loop unrolling that is performed is increased.
- More aggressive instruction optimizations are enabled late in the compiler pipeline.

#### **Optimization level -Os**

-os aims to provide high performance without a significant increase in code size. Depending on your application, the performance provided by -os might be similar to -o2 or -o3.

-os provides code size reduction compared to -o3. It also degrades the debug experience compared to -o1.

The differences when using -os as compared to -o3 are:

- The threshold at which the compiler believes it is profitable to inline a call site is lowered.
- The amount of loop unrolling that is performed is significantly lowered.

#### Optimization level -Oz

-oz aims to provide reduced code size without using *Link-Time Optimization* (LTO). Arm recommends this option for best code size if LTO is not appropriate for your application. This optimization level degrades the debug experience compared to -o1.

The differences when using -oz as compared to -os are:

- The compiler optimizes for code size only and disregards performance optimizations, which might result in slower code.
- Function inlining is not disabled. There are instances where inlining might reduce code size overall, for example if a function is called only once. The inlining heuristics are tuned to inline only when code size is expected to decrease as a result.

- Optimizations that might increase code size, such as Loop unrolling and loop vectorization are disabled.
- Loops are generated as while loops instead of do-while loops.
- Outlining is enabled for AArch32 with M-profile and AArch64 targets only. The outliner searches for identical sequences of code and puts them in a function, then replaces each instance of the code sequence with calls to this function. Outlining reduces code size, but can increase execution time. You can override this using the -moutline, -mno-outline options.

#### Optimization level -Omin

-omin aims to provide smaller code size than -oz, by using a subset of LTO functionality. You might be able to achieve even smaller code size using -oz with LTO enabled.

The differences when using -omin as compared to -oz are:

- -omin enables a basic set of LTO aimed at removing unused code and data, while also trying to optimize global memory accesses.
- -omin enables virtual function elimination, which is a particular benefit to C++ users.

If you want to compile at -omin and use separate compile and link steps, then you must also include -omin on your armlink command line.



See Restrictions with Link-Time Optimization.

#### **Optimization level -Ofast**

-ofast performs optimizations from level -o3, including those optimizations performed with the armclang Option -ffast-math.

This level also performs other aggressive optimizations that might violate strict compliance with language standards.

This level degrades the debug experience, and might result in increased code size compared to -o3.

#### **Optimization level -Omax**

-omax performs maximum optimization, and specifically targets performance optimization. It enables all the optimizations from level -ofast, together with LTO.

At this optimization level, Arm Compiler for Embedded might violate strict compliance with language standards. Use this optimization level for the fastest performance.

This level degrades the debug experience, and might result in increased code size compared to - ofast.

If you want to compile at -omax and have separate compile and link steps, then you must also include -omax on your armlink command line.



See Restrictions with Link-Time Optimization.

#### Example: C source code

Create the file file.c containing the following C code:

```
int test()
{
   int x=10, y=20;
   int z;
   z=x+y;
   return 0;
}
```

The source file contains mostly dead code, such as int x=10 and z=x+y. In the following examples:

- At optimization level -00, the compiler performs no optimization, and therefore generates code for the dead code in the source file.
- At optimization level -01, the compiler does not generate code for the dead code in the source file.

#### Example: Code generation with -O0

Compile the C source file with the -oo optimization option:

```
armclang --target=arm-arm-none-eabi -march=armv7-a -00 -S file.c
```

The unoptimized output from armclang is:

```
.fnstart
.pad #12
         sp, sp, #12
r0, #10
sub
mov
          r0, [sp, #8]
r0, #20
str
mov.
          r0, [sp, #4]
str
          r0, [sp, #8]
r0, r0, #20
ldr
add
         r0, [sp]
r0, #0
str
mov
add
          sp, sp, #12
bx
```

#### Example: Code generation with -O1

Compile the C source file with the -o1 optimization option:

```
armclang --target=arm-arm-none-eabi -march=armv7-a -O1 -S file.c
```

The optimized output from armclang is:

```
test:
    .fnstart
    movs r0, #0
    bx lr
```

#### Related information

Optimizing for code size or performance on page 84
Optimizing loops on page 65
Optimizing across modules with Link-Time Optimization on page 86
-O

# 2.5 Building to aid debugging

During application development, you must debug the image that you build. The Arm® Compiler for Embedded tools have various features that provide good debug view and enable source-level debugging, such as setting breakpoints in C and C++ code. There are also some features you must avoid when building an image for debugging.

#### Available command-line options

To build an image for debugging, you must compile with the -g option. This option allows you to specify the DWARF format to use. The -g option is a synonym for -gdwarf-4. You can specify DWARF 2, DWARF 3, or DWARF 5 if necessary, for example:

```
armclang -gdwarf-3
```

When linking, there are several armlink options available to help improve the debug view:

- --debug. This option is the default.
- --no remove to retain all input sections in the final image even if they are unused.
- --bestdebug. When different input objects are compiled with different optimization levels, this option enables linking for the best debug illusion.

#### Effect of optimizations on the debug view

To build an application that gives the best debug view, it is better to use options that give the fewest optimizations. Arm recommends using optimization level -o1 for debugging. This option gives good code density with a satisfactory debug view.

Higher optimization levels perform progressively more optimizations with correspondingly poorer debug views.

The compiler attempts to automatically inline functions at all optimization levels except at -oo. However, the threshold at which the compiler decides to inline depends on the level. If you must use optimization levels higher than -oo, disable the automatic inlining with the armclang option - fno-inline-functions. The linker inlining is disabled by default.

#### Support for debugging overlaid programs

The linker provides various options to support overlay-aware debuggers:

- --emit debug overlay section
- --emit debug overlay relocs

These options permit an overlay-aware debugger to track which overlay is active.

#### Features to avoid when building an image for debugging

Avoid using the following in your source code:

- The \_\_attribute\_\_((always\_inline)) function attribute. Qualifying a function with this attribute forces the compiler to inline the function. If you also use the -fno-inline-functions option, the function is inlined.
- The \_\_declspec(noreturn) attribute and the \_\_attribute\_\_((noreturn)) function attribute. These attributes limit the ability of a debugger to display the call stack.

Avoid using the following features when building an image for debugging:

- Link-Time Optimization. This feature performs aggressive optimizations and can remove large chunks of code.
- The armlink option -- no debug.
- The armlink option --inline. This option changes the image in such a way that the debug information might not correspond to the source code.

### 2.6 Linking object files to produce an executable

The linker combines the contents of one or more object files with selected parts of any required object libraries to produce executable images, partially linked object files, or shared object files.

The command for invoking the linker is:

armlink <options> <input-file-list>

where:

#### <options>

are linker command-line options.

#### <input-file-list>

is a space-separated list of objects, libraries, or symbol definitions (symdefs) files.

For example, to link the object file hello world.o into an executable image hello world.axf:

armlink -o hello\_world.axf hello\_world.o

#### Compatibility of object files

Arm does not guarantee the compatibility of C++ compilation units compiled with different major or minor versions of Arm<sup>®</sup> Compiler for Embedded and linked into a single image. Therefore, Arm recommends that you always build your C++ code from source with a single version of the toolchain.

# 2.7 Linker options for mapping code and data to target memory

For an image to run correctly on a target, you must place the various parts of the image at the correct locations in memory. Linker command-line options are available to map the various parts of an image to target memory.

The options implement the scatter-loading mechanism that describes the memory layout for the image. The options that you use depend on the complexity of your image:

- For simple images, use the following memory map related options:
  - --ro\_base to specify the address of both the load and execution region containing the RO output section.
  - --rw base to specify the address of the execution region containing the RW output section.
  - --zi base to specify the address of the execution region containing the ZI output section.



For objects that include *eXecute-Only* (XO) sections, the linker provides the --xo\_base option to locate the XO sections. These sections are objects that are targeted at Arm®v6-M, Armv7-M, or Armv8-M architectures, or objects that are built with the armclang option -mthumb. However, XO is not supported on Armv6-M for any form of position independent code.

• For complex images, use a text format scatter-loading description file. This file is known as a scatter file, and you specify it with the --scatter option.



You cannot use the memory map related options with the --scatter option.

#### Examples

The following example shows how to place code and data using the memory map related options:

armlink --ro\_base=0x0 --rw\_base=0x400000 --zi\_base=0x405000 --first="init.o(init)"
init.o main.o



In this example, --first is also included to make sure that the initialization routine is executed first.

The following example shows a scatter file, scatter.scat, that defines an equivalent memory map:

```
LR1 0x0000 0x20000
{
    ER_RO 0x0
    {
        init.o (INIT, +FIRST)
        * (+RO)
    }
    ER_RW 0x400000
    {
        * (+RW)
    }
    ER_ZI 0x405000
    {
        * (+ZI)
    }
}
```

To link with this scatter file, use the following command:

```
armlink --scatter=scatter.scat init.o main.o
```

# 2.8 Passing options from the compiler to the linker

By default, when you run armclang the compiler automatically invokes the linker, armlink.

A number of armclang options control the behavior of the linker. These options are translated to equivalent armlink options.

Table 2-9: armclang linker control options

| armclang Option | armlink Option | Description                                                            |
|-----------------|----------------|------------------------------------------------------------------------|
| -е              | entry          | Specifies the unique initial entry point of the image.                 |
| -L              | userlibpath    | Specifies a list of paths that the linker searches for user libraries. |
| -1              | library        | Add the specified library to the list of searched libraries.           |
| -u              | undefined      | Prevents the removal of a specified symbol if it is undefined.         |

In addition, the -xlinker and -wl options let you pass options directly to the linker from the compiler command line. These options perform the same function, but use different syntaxes:

- The -xlinker option specifies a single option, a single argument, or a single option=argument pair. If you want to pass multiple options, use multiple -xlinker options.
- The -w1, option specifies a comma-separated list of options and arguments or option=argument pairs.

For example, the following are all equivalent because armlink treats the single option -- list=diag.txt and the two options --list diag.txt equivalently:

```
-Xlinker --list -Xlinker diag.txt -Xlinker --split
-Xlinker --list=diag.txt -Xlinker --split
-Wl,--list,diag.txt,--split
-Wl,--list=diag.txt,--split
```



The -### compiler option produces diagnostic output showing exactly how the compiler and linker are invoked, displaying the options for each tool. With the -### option, armclang only displays this diagnostic output. It does not compile source files or invoke armlink.

The following example shows how to use the <code>-xlinker</code> option to pass the <code>--split</code> option to the linker, splitting the default load region containing the RO and RW output sections into separate regions:

```
armclang hello.c --target=aarch64-arm-none-eabi -Xlinker --split
```

You can use fromelf --text to compare the differences in image content:

```
armclang hello.c --target=aarch64-arm-none-eabi -o hello_DEFAULT.axf armclang hello.c --target=aarch64-arm-none-eabi -o hello_SPLIT.axf -Xlinker --split fromelf --text hello_DEFAULT.axf > hello_DEFAULT.txt fromelf --text hello_SPLIT.axf > hello_SPLIT.txt
```

# 2.9 Controlling diagnostic messages

Arm® Compiler for Embedded provides diagnostic messages in the form of warnings and errors. You can use options to suppress these messages or enable them as either warnings or errors.

Arm Compiler for Embedded lists all the warnings and errors it encounters during the compiling and linking process.

#### Message format for armclang

armclang produces messages in the following format:

```
:<file>:<line>:<col>: <type>: <message>
```

#### <file>

The filename that contains the error or warning.

#### <line>

The line number that contains the error or warning.

#### <co1>

The column number that generated the message.

#### <type>

The type of the message, for example error or warning.

#### <message>

The message text. This text might end with a diagnostic flag of the form -w<flag>, for example -wvla-extension, to identify the error or warning. Only the messages that you can suppress have an associated flag. Errors that you cannot suppress do not have an associated flag.

An example warning diagnostic message is:

This warning message tells you:

- The file that contains the problem is called file.c.
- The problem is on line 8 of file.c, and starts at character 7.
- The warning is about the use of a variable length array i[n].
- The flag to identify, enable, or disable this diagnostic message is vla-extension.

The following are common options that control diagnostic output from armclang.

Table 2-10: Common diagnostic options

| Option                    | Description                                                                 |
|---------------------------|-----------------------------------------------------------------------------|
| -Werror                   | Turn all warnings into errors.                                              |
| -Werror= <flag></flag>    | Turn warning flag <flag> into an error.</flag>                              |
| -Wno-error= <flag></flag> | Leave warning flag <flag> as a warning even if -Werror is specified.</flag> |
| -W <flag></flag>          | Enable warning flag <flag>.</flag>                                          |
| -Wno- <flag></flag>       | Suppress warning flag <flag>.</flag>                                        |
| -w                        | Suppress all warnings. Note that this option is a lowercase w.              |
| -Weverything              | Enable all warnings.                                                        |
| -Wpedantic                | Generate warnings if code violates strict ISO C and ISO C++.                |
| -pedantic                 | Generate warnings if code violates strict ISO C and ISO C++.                |
| -pedantic-errors          | Generate errors if code violates strict ISO C and ISO C++.                  |

| Option | Description                             |
|--------|-----------------------------------------|
| Wgnu   | Generate warnings about GCC extensions. |

See Options to Control Error and Warning Messages in the Clang Compiler User's Manual for full details about controlling diagnostics with armclang and for possible values for <flag>.



The documentation at http://clang.llvm.org/docs is continually being updated, and might not be aligned with the Arm Compiler for Embedded version you are using. For older documents that might be a better match to your Arm Compiler for Embedded version, see https://releases.llvm.org.

#### Examples: Controlling diagnostic messages with armclang

Copy the following code example to file.c and compile it with Arm Compiler for Embedded to see example diagnostic messages.

```
#include <stdlib.h>
#include <stdio.h>

void function (int x) {
   int i;
   int y=i+x;

   printf("Result of %d plus %d is %d\n", i, x); /* Missing an input argument for the third %d */
   call(); /* This function has not been declared and is therefore an implicit declaration */
   return;
}
```

Compile file.c using:

```
armclang --target=aarch64-arm-none-eabi -march=armv8 -c file.c
```

By default, armclang checks the format of printf() statements to ensure that the number of % format specifiers matches the number of data arguments. By default, armclang also compiles for the gnull standard for .c files. This language standard does not allow implicit function declarations. Therefore, armclang generates the following diagnostic messages:

To suppress all warnings, use -w:

```
armclang --target=aarch64-arm-none-eabi -march=armv8-a -c file.c -w
```

To suppress only the -wformat warning, use -wno-format:

```
armclang --target=aarch64-arm-none-eabi -march=armv8-a -c file.c -Wno-format
```

To enable the -wformat message as an error, use -werror=format:

```
armclang --target=aarch64-arm-none-eabi -march=armv8-a -c file.c -Werror=format
```

Some diagnostic messages are suppressed by default. To see all diagnostic messages, use - Weverything:

```
armclang --target=aarch64-arm-none-eabi -march=armv8-a -c file.c -Weverything
```

#### Pragmas for controlling diagnostics with armclang

Pragmas within your source code can control the output of diagnostics from the armclang compiler.

See Controlling Diagnostics via Pragmas in the Clang Compiler User's Manual for full details about controlling diagnostics with armclang.

The following are some of the common options that control diagnostics:

#### #pragma clang diagnostic ignored "-W<name>"

Ignores the diagnostic message specified by <name>.

#### #pragma clang diagnostic warning "-W<name>"

Sets the diagnostic message specified by <name> to warning severity.

#### #pragma clang diagnostic error "-W<name>"

Sets the diagnostic message specified by <name> to error severity.

#### #pragma clang diagnostic fatal "-W<name>"

Sets the diagnostic message specified by <name> to fatal error severity.

#### #pragma clang diagnostic push

Saves the diagnostic state so that it can be restored.

#### #pragma clang diagnostic pop

Restores the last saved diagnostic state.

The compiler provides appropriate diagnostic names in the diagnostic output.



Alternatively, you can use the command-line option, -w<name>, to suppress or change the severity of messages, but the change applies for the entire compilation.

#### Example: Use of pragmas to selectively override a command-line option

file1.c:

```
#if file1
#endif file1 /* no warning when compiling with -Wextra-tokens */

#pragma clang diagnostic push
#pragma clang diagnostic warning "-Wextra-tokens"

#if file1
#endif file1 /* warning: extra tokens at end of #endif directive */

#pragma clang diagnostic pop
```

Compile this example with:

```
armclang --target=arm-arm-none-eabi -march=armv7-a -c file1.c -o file1.o -Wno-extratokens
```

The compiler only generates a warning for the second instance of #endif file1:

#### Message format for other tools

The other tools in the toolchain, such as armasm and armlink, produce messages in the following format:

```
type: prefix id suffix: message_text
```

#### <type>

One of the following types:

#### Internal fault

Internal faults indicate an internal problem with the tool. Contact your supplier with feedback.

#### Error

Errors indicate problems that cause the tool to stop.

#### Warning

Warnings indicate unusual conditions that might indicate a problem, but the tool continues.

#### Remark

Remarks indicate common, but sometimes unconventional, tool usage. These diagnostics are not displayed by default. The tool continues.

#### <prefix>

The tool that generated the message, one of:

- A armasm
- L armlink Or armar
- O-fromelf

#### <id>

A unique numeric message identifier.

#### <suffix>

The type of message, one of:

- E Error
- w Warning
- R Remark

#### <message\_text>

The text of the message.

For example, the following armlink error message:

```
Error: L6449E: While processing /home/scratch/a.out: I/O error writing file '/home/scratch/a.out': Permission denied
```

All the diagnostic messages that are in this format, and any additional information, are in the Arm Compiler for Embedded Errors and Warnings Reference Guide.

#### Options for controlling diagnostics with the other tools

Several different options control diagnostics with the armasm, armlink, armar, and fromelf tools:

#### --brief\_diagnostics

armasm only. Uses a shorter form of the diagnostic output. The original source line is not displayed and the error message text is not wrapped when it is too long to fit on a single line.

#### --diag error=<tag>[,<tag>]...

Sets the specified diagnostic messages to Error severity. Use --diag\_error=warning to treat all warnings as errors.

#### --diag remark=<tag>[,<tag>]...

Sets the specified diagnostic messages to Remark severity.

#### --diag\_style=arm|ide|gnu

Specifies the display style for diagnostic messages.

#### --diag\_suppress=<tag>[,<tag>]...

Suppresses the specified diagnostic messages. Use --diag\_suppress=error to suppress all errors that can be downgraded, or --diag\_suppress=warning to suppress all warnings.



Reducing the severity of diagnostic messages might prevent the tool from reporting important faults. Arm recommends that you do not reduce the severity of diagnostics unless you understand the impact on your software.

#### --diag warning=<tag>[,<tag>]...

Sets the specified diagnostic messages to Warning severity. Use --diag\_warning=error to set all errors that can be downgraded to warnings.

#### --errors=<filename>

Redirects the output of diagnostic messages to the specified file.

#### --remarks

armlink only. Enables the display of remark messages (including any messages redesignated to remark severity using --diag\_remark).

<tag> is the four-digit diagnostic number, <nnnn>, with the tool letter prefix, but without the letter suffix indicating the severity. A full list of tags with the associated suffixes is in the Arm Compiler for Embedded Errors and Warnings Reference Guide.

For example, to downgrade a warning message to Remark severity:

Create the file noend.s containing:

```
AREA ||.text||,CODE

x    EQU 42
    IF :LNOT: :DEF: sym
        ASSERT x == 42
    ENDIF
sym    EQU 1
    ;END   ; Commented out
```

Assemble the file with the following command:

#### 9 00000000

Set the specified diagnostic message to Remark severity:

```
$ armasm noend.s --cpu=8-A.32 --diag_remark=A1313
"noend.s", line 9: Missing END directive at end of file
```

#### Related information

-W (armclang)
The LLVM Compiler Infrastructure Project
Clang Compiler User's Manual

# 2.10 Selecting floating-point options

Arm® Compiler for Embedded supports floating-point arithmetic and floating-point data types in your source code or application.

Arm Compiler for Embedded supports floating-point arithmetic by using one of the following:

- Libraries that implement floating-point arithmetic in software.
- Hardware floating-point registers and instructions that are available on most Arm-based processors.

You can use various options that determine how Arm Compiler for Embedded generates code for floating-point arithmetic. Depending on your target, you might need to specify one or more of these options to generate floating-point code that correctly uses floating-point hardware or software libraries.

Table 2-11: Options for floating-point selection

| Option               | Description                                                                                                                 |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------|
| armclang -mfpu       | Specify the floating-point architecture to the compiler. This option is ignored with AArch64 targets.                       |
| armclang -mfloat-abi | Specify the floating-point linkage to the compiler.                                                                         |
| armclang -march      | Specify the target architecture to the compiler. This option automatically selects the default floating-point architecture. |
| armclang -mcpu       | Specify the target processor to the compiler. This option automatically selects the default floating-point architecture.    |
| armlinkfpu           | Specify the floating-point architecture to the linker.                                                                      |

To improve performance, the compiler can use floating-point registers instead of the stack. You can disable this feature with the [COMMUNITY] option -mno-implicit-float.

Avoid specifying both the architecture (-march) and the processor (-mcpu) because specifying both has the potential to cause a conflict. The compiler infers the correct architecture from the processor.



- If you want to run code on one particular processor, specify the processor using -mcpu. Performance is optimized, but code is only guaranteed to run on that processor. If you specify a value for -mcpu, do not also specify a value for -march.
- If you want your code to run on a range of processors from a particular architecture, specify the architecture using -march. The code runs on any processor implementation of the target architecture, but performance might be impacted. If you specify a value for -march, do not also specify a value for -mcpu.



The -mfpu option is ignored with AArch64 targets, for example aarch64-arm-none-eabi. Use the -mcpu option to override the default FPU for aarch64-arm-none-eabi targets. For example, to prevent the use of floating-point instructions or floating-point registers for the aarch64-arm-none-eabi target use the -mcpu=name +nofp+nosimd option. Subsequent use of floating-point data types in this mode is unsupported.

#### Benefits of using floating-point hardware versus software floating-point libraries

Code that uses floating-point hardware is more compact and faster than code that uses software libraries for floating-point arithmetic. But code that uses the floating-point hardware can only be run on processors that have the floating-point hardware. Code that uses software floating-point libraries can run on Arm-based processors that do not have floating-point hardware, for example the Cortex®-MO processor. Therefore, using software floating-point libraries makes the code more portable. You might also disable floating-point hardware to reduce power consumption.

#### Enabling and disabling the use of floating-point hardware

By default, Arm Compiler for Embedded uses the available floating-point hardware that is based on the target you specify for -mcpu or -march. However, you can force Arm Compiler for Embedded to disable the floating-point hardware. Disabling floating-point hardware forces Arm Compiler for Embedded to use software floating-point libraries, if available, to perform the floating-point arithmetic in your source code.

When compiling for AArch64:

- By default, Arm Compiler for Embedded uses floating-point hardware that is available on the target.
- To disable the use of floating-point arithmetic, use the +nofp extension on the -mcpu or -march options.

armclang --target=aarch64-arm-none-eabi -march=armv8-a+nofp

• Disabling floating-point arithmetic does not disable all the floating-point hardware because the floating-point hardware is also used for Advanced Single Instruction Multiple Data (SIMD)

arithmetic. To disable all Advanced SIMD and floating-point hardware, use the +nofp+nosimd extension on the -mcpu or -march options:

```
armclang --target=aarch64-arm-none-eabi -march=armv8-a+nofp+nosimd
```

See -march and -mcpu in the Arm Compiler For Embedded Reference Guide for more information.

When compiling for AArch32:

- By default, Arm Compiler for Embedded uses floating-point hardware that is available on the target, except for Armv6-M, which does not have any floating-point hardware.
- To disable the use of floating-point hardware instructions, use the -mfpu=none option.

```
armclang --target=arm-arm-none-eabi -march=armv8-a -mfpu=none
```

• On AArch32 targets, using -mfpu=none disables the hardware for both Advanced SIMD and floating-point arithmetic. You can use -mfpu to selectively enable certain hardware features. For example, if you want to use the hardware for Advanced SIMD operations on an Armv7 architecture-based processor, but not for floating-point arithmetic, then use -mfpu=neon.

```
armclang --target=arm-arm-none-eabi -march=armv7-a -mfpu=neon
```

• The Armv8.1-M architecture profile has optional support for the *M-profile Vector Extension* (MVE). -march and -mcpu support certain MVE floating-point combinations.

```
armclang --target=arm-arm-none-eabi -march=armv8.1-m.main+mve.fp
```

See -march, -mcpu, and -mfpu in the Arm Compiler For Embedded Reference Guide for more information.

#### Floating-point linkage

Floating-point linkage refers to how the floating-point arguments are passed to and returned from function calls.

For AArch64, you can use -mabi=<name> to specify the calling convention.

For AArch32, Arm Compiler for Embedded can use hardware linkage or software linkage. When using software linkage, Arm Compiler for Embedded passes and returns floating-point values in general-purpose registers. By default, Arm Compiler for Embedded uses software linkage. You can use the <code>-mfloat-abi</code> option to force hardware linkage or software linkage.

Table 2-12: Floating-point linkage for AArch32

| -mfloat-abi value | Linkage                                                                                                                         | Floating-point operations                                                                                           |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| hard              | Hardware linkage. Use floating-point registers. But if -mfpu=none is specified for AArch32, then use general-purpose registers. | Use hardware floating-point instructions. But if – mfpu=none is specified for AArch32, then use software libraries. |
| soft              | Software linkage. Use general-purpose registers.                                                                                | Use software libraries without floating-point hardware.                                                             |

| -mfloat-abi value                  | Linkage | Floating-point operations                                                                                           |
|------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------|
| softfp (This value is the default) |         | Use hardware floating-point instructions. But if – mfpu=none is specified for AArch32, then use software libraries. |

Code with hardware linkage can be faster than the same code with software linkage. However, code with software linkage can be more portable because it does not require the hardware floating-point registers. Hardware floating-point is not available on some architectures such as Armv6-M, or on processors where the floating-point hardware might be powered down for energy efficiency reasons.



In AArch32 state, if you specify -mfloat-abi=soft, then specifying the -mfpu option does not have an effect.

See the Arm Compiler For Embedded Reference Guide for more information on the -mfloat-abi option.



All objects to be linked together must have the same type of linkage. If you link object files that have hardware linkage with object files that have software linkage, then the image might have unpredictable behavior. When linking objects, specify the armlink option --fpu=<name> where <name> specifies the correct linkage type and floating-point hardware. This option enables the linker to provide diagnostic information if it detects different linkage types.

See the Arm Compiler For Embedded Reference Guide for more information on how the -fpu option specifies the linkage type and floating-point hardware.

#### Related information

- -mabi=<name> (armclang)
- -mcpu (armclang)
- -mfloat-abi (armclang)
- -mfpu (armclang)

Floating-point support

# 2.11 Compilation tools command-line option rules

You can use command-line options to control many aspects of the compilation tools' operation. There are rules that apply to each tool.

#### armclang option rules

armclang follows the same syntax rules as GCC. Some options are preceded by a single dash -, others by a double dash --. Some options require an = character between the option and the argument, others require a space character.

#### armasm, armar, armlink, and fromelf command-line syntax rules

The following rules apply, depending on the type of option:

#### Single-letter options

All single-letter options, including single-letter options with arguments, are preceded by a single dash –. You can use a space between the option and the argument, or the argument can immediately follow the option. For example:

```
armar -r -a obj1.o mylib.a obj2.o armar -r -aobj1.o mylib.a obj2.o
```

#### **Keyword options**

All keyword options, including keyword options with arguments, are preceded by a double dash --. An = or space character is required between the option and the argument. For example:

```
armlink myfile.o --cpu=list
armlink myfile.o --cpu list
```

#### Command-line syntax rules common to all tools

To compile files with names starting with a dash, use the POSIX option -- to specify that all subsequent arguments are treated as filenames, not as command options. For example, to link a file named -ifile 1, use:

```
armlink -- -ifile_1
```

In some Unix shells, you might have to include quotes when using arguments to some command-line options, for example:

```
armlink obj1.o --keep="s.o(vect)"
```

# 3. Writing Optimized Code

To make the best use of the optimization capabilities of Arm® Compiler for Embedded, there are various options, pragmas, attributes, and coding techniques that you can use.

# 3.1 Effect of the volatile keyword on compiler optimization

Use the volatile keyword when declaring variables that the compiler must not optimize. If you do not use the volatile keyword where it is needed, then the compiler might optimize accesses to the variable and generate unintended code or remove intended functionality.

#### What volatile means

The declaration of a variable as volatile tells the compiler that the variable can be modified at any time by another entity that is external to the implementation, for example:

- By the operating system.
- By hardware.

This declaration ensures that the compiler does not optimize any use of the variable on the assumption that this variable is unused or unmodified.

You can also use volatile to tell the compiler that a block containing inline assembly code has side-effects that the output, input, and clobber lists do not represent.



Arm® Compiler for Embedded does not guarantee that a single-copy atomic instruction is used to access a volatile variable that is larger than the natural architecture data size, even when one is available for the target processor. For more information, see Volatile variables and Atomicity in the Arm architecture in the following documents:

- Arm Architecture Reference Manual for A-profile architecture.
- ARM Architecture Reference Manual ARMv7-A and ARMv7-R edition.

#### When to use volatile

Use the volatile keyword for variables that might be modified from outside the scope where they are defined. Some examples are:

• If the program uses a global variable in some computation, the compiler generates code to load the value of the variable into a register to perform that computation. If the same global variable is subsequently used in another computation, the compiler might reuse the existing value in the register instead of generating another load. This reuse is because the optimizer assumes that non-volatile variables cannot be modified externally, and this assumption is not correct for memory-mapped peripherals. See Example: Infinite loop when not using the volatile keyword and Example: Infinite loop when using the volatile keyword.

- A variable might be used to implement a sleep or timer delay. If the variable appears unused, the compiler might remove the timer delay code, unless the variable is declared as volatile.
- In C++, an interrupt function might be defined in a class scope but is called by hardware asynchronously. A buffer\_full, is modified in an interrupt and is in a scope but must still be declared as volatile, for example:

```
class myclass
{
    public:
        int check_stream();
        void async_interrupt();
        private:
        bool buffer_full; // must be declared as volatile
};
int myclass::check_stream()
{
    int count = 0;
    while (!buffer_full)
    {
        count++;
    }
    return count;
}
void myclass::async_interrupt()
{
    buffer_full = !buffer_full;
}
```

#### In practice:

- We recommend that you declare the variables that you use to access memory-mapped peripherals as volatile. Even with the minimum optimization level -oo, there is no guarantee that a non-volatile variable is not going to be optimized.
- volatile is not a means of inter-thread communication or synchronization, and atomics must be used for this purpose instead. That is:
  - The Atomic qualifier and <stdatomic.h> functions in C.
  - The <atomic> library functions and templates in C++.
- Interrupt and signal handlers must use either atomics or variables of the type volatile sig\_atomic\_t, but not arbitrary volatile-qualified types, to synchronize with other threads of execution.

Also consider using volatile before any inline assembly code.

#### Potential problems when not using volatile

When a volatile variable is not declared as volatile, the compiler assumes that its value cannot be modified from outside the scope that it is defined in. Therefore, the compiler might perform unwanted optimizations. This problem can manifest itself in various ways:

- Code might become stuck in a loop while polling hardware.
- Optimization might result in the removal of code that implements deliberate timing delays.
- If your code contains the infinite loop for (;;);, the compiler optimization might remove the loop. For more information about optimizing infinite loops, see *Infinite loops* in Optimizing loops.

#### Forcing the use of a specific instruction to access memory

Specifying a variable as volatile does not guarantee that any particular machine instruction is used to access it. For example, the AXI peripheral port on Cortex®-R7 and Cortex-R8 is a 64-bit peripheral register. This register must be written to using a two-register stm instruction, and not by either an strp instruction or a pair of str instructions. There is no guarantee that the compiler selects the access method required by that register in response to a volatile modifier on the associated variable or pointer type.

If you are writing code that must access the AXI port, or any other memory-mapped location that requires a particular access strategy, then declaring the location as a volatile variable is not enough. You must also perform your accesses to the register using an \_\_asm\_\_ statement containing the load or store instructions you need. For example:

```
__asm__ volatile("stm %1,{%Q0,%R0}" : : "r"(val), "r"(ptr));
__asm__ volatile("ldm %1,{%Q0,%R0}" : "=r"(val) : "r"(ptr));
```

#### Example: Infinite loop when not using the volatile keyword

Create the file read stream.c for a nonvolatile version of a buffer loop:

```
int buffer_full;
int read_stream(void)
{
   int count = 0;
   while (!buffer_full)
   {
      count++;
   }
   return count;
}
```

The routine increments a counter in a loop until a status flag buffer\_full is set to true. The state of buffer full can change asynchronously with program flow.

This example does not declare the variable buffer full as volatile and is therefore wrong.

Compile the read stream.c file with:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -Os -S read_stream.c
```

The disassembly in read\_stream.s for the nonvolatile version of buffer loop contains:

```
read stream:
       movw
              r0, :lower16:buffer full
      movt r0, :upper16:buffer_full
            r1, [r0]
r0, #0
      ldr
      mvn
.LBB0 1:
      add
              r0, r0, #1
             r1, #0
       cmp
              .LBB0 1
                        ; infinite loop
       beq
              lr
       bx
```

In the disassembly of the nonvolatile example, the statement LDR r1, [r0] loads the value of buffer\_full into register r1 outside the loop labeled .LBB0\_1. Because buffer\_full is not declared as volatile, the compiler assumes that its value cannot be modified outside the program. Having already read the value of buffer\_full into r0, the compiler omits reloading the variable when optimizations are enabled, because its value cannot change. The result is the infinite loop labeled .LBB0\_1.

#### Example: Infinite loop when using the volatile keyword

Create the file read\_stream.c for a volatile version of a buffer loop:

```
volatile int buffer_full;
int read_stream(void)
{
   int count = 0;
   while (!buffer_full)
   {
      count++;
   }
   return count;
}
```

The routine increments a counter in a loop until a status flag buffer\_full is set to true. The state of buffer full can change asynchronously with program flow.

This example declares the variable <code>buffer\_full</code> as <code>volatile</code>.

Compile the read stream.c file with:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -Os -S read_stream.c
```

The disassembly in read stream.s for the volatile version of buffer loop contains:

```
read_stream:

movw r1, :lower16:buffer_full
mvn r0, #0
movt r1, :upper16:buffer_full

.LBB1_1:

ldr r2, [r1] ; buffer_full
add r0, r0, #1
cmp r2, #0
beq .LBB1_1
bx lr
```

In the disassembly of the volatile example, the compiler assumes that the value of <code>buffer\_full</code> can change outside the program and performs no optimization. Therefore, the value of <code>buffer\_full</code> is loaded into register <code>r2</code> inside the loop labeled <code>.lbbl\_l</code>. As a result, the assembly code that is generated for loop <code>.lbbl\_l</code> is correct.

#### Related information

Floating-point division by zero errors in C and C++ code on page 270 Volatile variables armclang inline assembler

Arm Cortex-R7 MPCore Technical Reference Manual
Arm Cortex-R8 MPCore Processor Technical Reference Manual

# 3.2 Optimizing loops

Loops can take a significant amount of time to complete depending on the number of iterations in the loop. The overhead of checking a condition for each iteration of the loop can degrade the performance of the loop.

#### Loop unrolling

You can reduce the impact of this overhead by unrolling some of the iterations, which in turn reduces the number of iterations for checking the condition. Use #pragma unroll (<n>) to unroll time-critical loops in your source code. However, unrolling loops has the disadvantage of increasing the code size. These pragmas are only effective at optimization -o2, -o3, -ofast, and -omax.

Table 3-1: Loop unrolling pragmas

| Pragma                               | Description                            |
|--------------------------------------|----------------------------------------|
| <pre>#pragma unroll (<n>)</n></pre>  | Unroll <n> iterations of the loop.</n> |
| <pre>#pragma unroll_completely</pre> | Unroll all the iterations of the loop. |



Manually unrolling loops in source code might hinder the automatic rerolling of loops and other loop optimizations by the compiler. Arm recommends that you use #pragma unroll instead of manually unrolling loops. See #pragma unroll[(n)], #pragma unroll\_completely in the Arm Compiler for Embedded Reference Guide for more information.

The following examples show code with loop unrolling and code without loop unrolling:

#### Bit counting loop without unrolling

Create the file file.c containing:

```
int countSetBits1(unsigned int n)
{
   int bits = 0;
   while (n != 0)
   {
      if (n & 1) bits++;
      n >>= 1;
   }
   return bits;
}
```

#### Compile with:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -02 -S file.c -o file.s
```

The disassembly in file.s contains:

```
countSetBits1:
    ...
    cmp r0, #0
    moveq r0, #0
    bxeq lr
.LBB0_1:
    mov r1, r0
    mov r0, #0
.LBB0_2:
    and r2, r1, #1
    lsrs r1, r1, #1
    add r0, r0, r2
    bne .LBB0_2
@ %bb.3:
    bx lr
@ =>This Inner Loop Header: Depth=1
```

#### Bit counting loop with unrolling

Copy the following into the file unroll.c:

```
int countSetBits2(unsigned int n)
{
   int bits = 0;
   #pragma unroll (4)
   while (n != 0)
   {
      if (n & 1) bits++;
      n >>= 1;
   }
   return bits;
}
```

#### Compile with:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -O2 -S unroll.c -o unroll.s
```

The disassembly in unroll.s contains:

```
countSetBits1:
    cmp r0, #0
   moveq r0, #0 bxeq lr
   bxeq
.LBB0 1:
   mov r1, r0
    mov r0, #0
b .LBB0_3 .LBB0 2:
                             @ in Loop: Header=BB0 3 Depth=1
    and r2, r2, #1
    lsrs r1, r1, #4 add r0, r0, r2
    bxeq
            lr
.LBB0_3:
                               @ =>This Inner Loop Header: Depth=1
    and r2, r1, #1 add r0, r0, r2
    lsrs r2, r1, #1
    beq .LBB0 5
@ %bb.4:
                                 in Loop: Header=BB0 3 Depth=1
    and r2, r2, #1
    add r0, r0, r2
    lsrs r2, r1, #2
```

```
andne r2, r2, #1
addne r0, r0, r2
lsrsne r2, r1, #3
bne .LBB0_2
.LBB0_5:
bx lr
```

In this example, the generated code is faster but larger in size.

Arm<sup>®</sup> Compiler for Embedded can unroll loops completely only if the number of iterations is known at compile time.

#### Loop vectorization

If your target has the Advanced *Single Instruction Multiple Data* (SIMD) unit, then Arm Compiler for Embedded can use the vectorizing engine to optimize vectorizable sections of the code. At optimization level -o1, you can enable vectorization using -fvectorize. At higher optimizations, -fvectorize is enabled by default and you can disable it using -fno-vectorize. See -fvectorize, -fno-vectorize in the *Arm Compiler for Embedded Reference Guide* for more information. When using -fvectorize with -o1, vectorization might be inhibited in the absence of other optimizations which might be present at -o2 or higher.

As an implementation becomes more complicated, the likelihood that the compiler can autovectorize the code decreases. For example, loops with the following characteristics are particularly difficult, or impossible, to vectorize:

- Loops with interdependencies between different loop iterations.
- Loops with break clauses.
- Loops with complex conditions.

The following examples show a loop that Advanced SIMD can vectorize, and a loop that cannot be vectorized easily:

#### Vectorizable by Advanced SIMD

Copy the following into the file vectorize.c:

```
typedef struct tBuffer {
    int a;
    int b;
    int c;
} tBuffer;
tBuffer buffer[8];

void DoubleBuffer1 (void)
{
    int i;
    for (i=0; i<8; i++)
    {
        buffer[i].a *= 2;
        buffer[i].b *= 2;
        buffer[i].c *= 2;
    }
}</pre>
```

Compile at optimization level o2 to enable auto-vectorization:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -02 -S vectorize.c -o vectorize.s
```

In vectorize.s, the vectorized assembly code contains the Advanced SIMD instructions, for example vld1, vshl, and vst1:

```
DoubleBuffer1:
...
movw r0, :lower16:buffer
movt r0, :upper16:buffer
vld1.64 {d16, d17}, [r0:128]
vshl.i32 q8, q8, #1
vst1.32 {d16, d17}, [r0:128]!
vld1.64 {d16, d17}, [r0:128]!
vshl.i32 q8, q8, #1
vst1.32 {d16, d17}, [r0:128]!
vld1.64 {d16, d17}, [r0:128]!
vld1.64 {d16, d17}, [r0:128]!
vld1.64 {d16, d17}, [r0:128]!
vshl.i32 q8, q8, #1
vst1.32 {d16, d17}, [r0:128]!
vld1.64 {d16, d17}, [r0:128]!
vld1.64 {d16, d17}, [r0:128]!
vshl.i32 q8, q8, #1
vst1.32 {d16, d17}, [r0:128]!
vld1.64 {d16, d17}, [r0:128]!
vld1.64 {d16, d17}, [r0:128]!
vshl.i32 q8, q8, #1
vst1.32 {d16, d17}, [r0:128]!
vshl.i32 q8, q8, #1
vst1.64 {d16, d17}, [r0:128]
vshl.i32 q8, q8, #1
vst1.64 {d16, d17}, [r0:128]
bx lr
```

#### Not vectorizable by Advanced SIMD

Copy the following into the file nonvectorize.c:

```
typedef struct tBuffer {
    int a;
    int b;
    int c;
} tBuffer;
tBuffer buffer[8];

void DoubleBuffer2 (void)
{
    int i;
    for (i=0; i<8; i++) {
        buffer[i].a *= 2;
        buffer[i].b *= 2;
        buffer[i].c *= 2;
        if (buffer[i].c > 64)
            break;
    }
}
```

Compile at optimization level o2 to enable auto-vectorization:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -02 -S nonvectorize.c -o nonvectorize.s
```

nonvectorize.s shows that the Advanced SIMD instructions are not generated when compiling the example with the non-vectorizable loop:

```
DoubleBuffer2:
    movw
             r12, :lower16:buffer
    movt
             r12, :upper16:buffer
    ldm r12, {r1, r2, r3}
    lsl r0, r3, #1
    cmp r3, #32
    lsl r2, r2, #1
str r0, [r12, #8]
    lsl r1, r1, #1
    stm r12, {r1, r2}
    bgt .LBB0 8
@ %bb.1:
    add r2, r12, #12
    ldm r2, {r0, r1, r2}
lsl r3, r2, #1
    lsl r1, r1, #1
    cmp r2, #32
    str r1, [r12, #16]
    lsl r0, r0, #1
    str r3, [r12, #20]
str r0, [r12, #12]
    bgt .LBB0 8
    add r2, r12, #72
    ldm r2, {r0, r1, r2}
    lsl r3, r2, #1
    lsl r1, r1, #1 cmp r2, #32
    str r1, [r12, #76]
    lsl r0, r0, #1
    str r3, [r12, #80]
str r0, [r12, #72]
    bxgt lr
.LBB0_7:
    add r2, r12, #84
    add r3, r12, #84
    ldm r2, {r0, r1, r2}
    lsl r1, r1, #1
    lsl r2, r2, #1
    lsl r0, r0, #1
    stm r3, {r0, r1, r2}
.LBB0 8:
    bx
```



Advanced SIMD, also known as Arm® Neon® technology, is a powerful vectorizing unit on Armv7-A and later Application profile architectures. It enables you to write highly optimized code. You can use intrinsics to directly use the Advanced SIMD capabilities from C or C++ code. The intrinsics and their data types are defined in arm\_neon.h. For more information on Advanced SIMD, see the Arm C Language Extensions ACLE Q1 2019, Cortex-A Series Programmer's Guide, and Arm Neon Programmer's Guide.

Using -fno-vectorize does not necessarily prevent the compiler from emitting Advanced SIMD instructions. The compiler or linker might still introduce Advanced SIMD instructions, such as when linking libraries that contain these instructions.

To prevent the compiler from emitting Advanced SIMD instructions for AArch64 targets, specify +nosimd using -march Or -mcpu:

```
armclang --target=aarch64-arm-none-eabi -march=armv8-a+nosimd -O2 -S file.c -o file.s
```

To prevent the compiler from emitting Advanced SIMD instructions for AArch32 targets, set the option <code>-mfpu</code> to the correct value that does not include Advanced SIMD. For example, set <code>-mfpu=fp-armv8</code>.

```
armclang --target=aarch32-arm-none-eabi -march=armv8-a -mfpu=fp-armv8 -02 -S file.c -o file.s
```

#### Loop termination in C code

If written without caution, the loop termination condition can cause significant overhead. Where possible:

- Use simple termination conditions.
- Write count-down-to-zero loops and test for equality against zero.
- Use counters of type unsigned int.

Following any or all of these guidelines, separately or in combination, is likely to result in better code.

The following sample implementations of a routine to calculate n! together show the loop termination overhead. The first implementation calculates n! using an incrementing loop, while the second routine calculates n! using a decrementing loop.

#### C code for incrementing loops, increment.c

```
int fact1(int n)
{
   int i, fact = 1;
   for (i = 1; i <= n; i++)
       fact *= i;
   return (fact);
}</pre>
```

Generate the disassembly using:

```
armclang --target=arm-arm-none-eabi -march=armv7-m -Os -S increment.c
```

The disassembly in increment.s for incrementing loops contains:

```
fact1:
    ...
    cmp    r0, #1
    itt    lt
    movlt    r0, #1
    bxlt    lr
.LBB0_1:
    mov    r1, r0
```

#### C code for decrementing loops, decrement.c

```
int fact2(int n)
{
    unsigned int i, fact = 1;
    for (i = n; i != 0; i--)
        fact *= i;
    return (fact);
}
```

Generate the disassembly using:

```
armclang --target=arm-arm-none-eabi -march=armv7-m -Os -S decrement.c
```

The disassembly in decrement.s for decrementing loops contains:

```
fact2:
   cbz r0, .LBB0_4 mov r1, r0
   movs
           r0, #1
    .p2align
.LBB0 2:
                                    @ =>This Inner Loop Header: Depth=1
           r0, r1, r0
   miils
         r1, #1
   subs
          .LBB0_2
lr
   bne
   bx
.LBB0 4:
          r0, #1
   movs
          lr
```

Comparing the disassemblies shows that the ADD and CMP instruction pair in the incrementing loop disassembly has been replaced with a single SUBS instruction in the decrementing loop disassembly. Because the SUBS instruction updates the status flags, including the Z flag, there is no requirement for an explicit CMP r1,r2 instruction.

Also, the variable  $\mathbf{n}$  does not have to be available for the lifetime of the loop, reducing the number of registers that have to be maintained. Having fewer registers to maintain eases register allocation. If the original termination condition involves a function call, each iteration of the loop might call the function, even if the value it returns remains constant. In this case, counting down to zero is even more important. For example:

```
for (...; i < get_limit(); ...);
```

The technique of initializing the loop counter to the number of iterations that are required, and then decrementing down to zero, also applies to while and do statements.

#### Infinite loops

armclang considers infinite loops with no side-effects to be undefined behavior, as stated in the C11 and C++11 standards. In certain situations armclang deletes or moves infinite loops that have no side-effects, resulting in a program that eventually terminates, or does not behave as expected.

To ensure that a loop executes for an infinite length of time, Arm recommends writing infinite loops containing an \_\_asm volatile statement. The volatile keyword tells the compiler to consider that the loop has potential side effects, and therefore prevents the loop from being removed by optimization. It is also good practice to try and put the processor in a low power state in such a loop, until an event or interrupt occurs. The following example shows an infinite loop that is specified as volatile, and includes an instruction to put the processor in a low power state until an event occurs:

```
void infinite_loop(void)
{
    while (1)
    {
        __asm volatile("wfe");
    }
}
```

The volatile keyword tells armclang not to delete or move the loop. The compiler considers the loop to have side-effects, and so it is not removed during optimization.

The WFE (Wait for Event) assembler instruction gives a hint to the processor. Writing your loop this way allows processors that implement the WFE instruction to enter a low power state until an event or interrupt occurs, so the loop does not consume power unnecessarily. You could also use WFI (Wait for Interrupt) to output code that includes the WFI instruction, which allows processors that implement WFI to wake on an interrupt signal rather than event signal.

For more details on WFE and WFI, see the relevant Instruction Set Architecture document for the processor you are compiling for.

#### Related information

Effect of the volatile keyword on compiler optimization on page 61

- -O (armclang)
- -S (armclang)

pragma unroll

-fvectorize (armclang)

# 3.3 Inlining functions

Arm® Compiler for Embedded automatically inlines functions if it decides that inlining the function gives better performance. This inlining does not significantly increase the code size. However, you can use compiler hints and options to influence or control whether a function is inlined or not.

**Table 3-2: Function inlining** 

| Inlining options, keywords, or attributes | Description                                                                                                                                                                                                                                                |  |  |
|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| inline                                    | Specify this keyword on a function definition or declaration as a hint to the compiler to favor inlining of the function. However, for each function call, the compiler still decides whether to inline the function. This keyword is equivalent toinline. |  |  |
| attribute((always_inline))                | ecify this function attribute on a function definition or declaration tell the compiler to always inline this function, with certain ceptions such as for recursive functions. This attribute overrides e-fno-inline-functions option.                     |  |  |
| attribute((noinline))                     | Specify this function attribute on a function definition or declaration to tell the compiler to not inline the function. This attribute is equivalent todeclspec(noinline).                                                                                |  |  |
| -fno-inline-functions                     | A compiler command-line option. Specify this option to the compiler to disable inlining. This option overrides theinline hint.                                                                                                                             |  |  |

 Arm Compiler for Embedded only inlines functions within the same compilation unit, unless you use Link-Time Optimization. For more information, see Optimizing across modules with Link-Time Optimization.



- C++ and C99 provide the inline language keyword. The effect of this inline language keyword is identical to the effect of using the \_\_inline\_\_ compiler keyword. However, the effect in C99 mode is different from the effect in C++ or other C that does not adhere to the C99 standard. For more information, see Inline functions in the Arm Compiler for Embedded Reference Guide.
- Function inlining normally happens at higher optimization levels, such as -02, except when you specify attribute ((always inline)).

#### **Examples of function inlining**

This example shows the effect of \_\_attribute\_\_((always\_inline)) and -fno-inline-functions in C99 mode, which is the default behavior for C files. Copy the following code to file.c.

```
int bar(int a)
{
    a=a*(a+1);
    return a;
}

__attribute__((always_inline)) static int row(int a)
{
    a=a*(a+1);
    return a;
}
int foo (int i)
```

```
{
    i=bar(i);
    i=i-2;
    i=bar(i);
    i++;
    i=row(i);
    i++;
    return i;
}
```

In the example code, functions bar and row are identical but function row is always inlined. Use the following compiler commands to compile for -02 with -fno-inline-functions and without -fno-inline-functions:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -S file.c -02 -o file_no_inline.s
-fno-inline-functions
```

```
armclang --target=arm-arm-none-eabi -march=armv8-a -S file.c -O2 -o file_with_inline.s
```

When compiling with -fno-inline-functions, the compiler does not inline the function bar. When compiling without -fno-inline-functions, the compiler inlines the function bar. However, the compiler always inlines the function row even though it is identical to function bar.

#### Effect of compiling with -fno-inline-functions

```
foo:
    ...
    .save {r11, lr}
    push {r11, lr}

    ...
    bl bar
    sub r0, r0, #2
    bl bar
    add r1, r0, #1
    add r0, r0, #2
    mul r0, r0, r1
    add r0, r0, #1
    pop {r11, pc}
    ...
```

#### Effect of compiling without -fno-inline-functions

```
foo:

add r1, r0, #1

mul r0, r1, r0

sub r1, r0, #2

sub r0, r0, #1

mul r0, r0, r1

add r1, r0, #1

add r0, r0, #2

mul r0, r0, r1

add r0, r0, #2

mul r0, r0, r1

add r0, r0, #1

bx lr

...
```

#### Related information

-fno-inline-functions (armclang)
\_\_inline keyword
\_\_attribute\_\_((always\_inline)) function attribute
 attribute ((no inline)) function attribute

## 3.4 Stack use in C and C++

C and C++ both use the stack intensively.

For example, the stack holds:

- The return address of functions.
- Registers that must be preserved, as determined by the *Procedure Call Standard for the Arm Architecture* (AAPCS) or the *Procedure Call Standard for the Arm 64-bit Architecture* (AAPCS64). For example, when register contents are saved on entry into subroutines.
- Local variables, including local arrays, structures, and unions.
- Classes in C++.

Some stack usage is not obvious, such as:

- If local integer or floating-point variables are spilled (that is, not allocated to a register), they are allocated stack memory.
- Structures are normally allocated to the stack. A space equivalent to sizeof(struct) padded to a multiple of <n> bytes is reserved on the stack, where <n> is 16 for AArch64 state, or 8 for AArch32 state. However, the compiler might try to allocate structures to registers instead.
- If the size of an array is known at compile time, the compiler allocates memory on the stack. Again, a space equivalent to sizeof(array) padded to a multiple of <n> bytes is reserved on the stack, where <n> is 16 for AArch64 state, or 8 for AArch32 state.



Memory for variable length arrays is allocated at runtime, on the heap.

- Several optimizations can introduce new temporary variables to hold intermediate results. The optimizations include CSE elimination, live range splitting, and structure splitting. The compiler tries to allocate these temporary variables to registers. If not, it spills them to the stack. For more information about what these optimizations do, see Overview of optimizations.
- Generally, code that is compiled for processors that only support 16-bit encoded T32 instructions makes more use of the stack than A64 code, A32 code, and code that is compiled for processors that support 32-bit encoded T32 instructions. This is because 16-bit encoded T32 instructions have only eight registers available for allocation, compared to fourteen for A32 code and 32-bit encoded T32 instructions.

• The AAPCS and AAPCS64 require that some function arguments are passed through the stack instead of the registers, depending on their type, size, and order.

Processors for embedded applications have limited memory and therefore the amount of space available on the stack is also limited. You can use Arm<sup>®</sup> Compiler for Embedded to determine how much stack space is used by the functions in your application code. The amount of stack that a function uses depends on factors such as the number and type of arguments to the function, local variables in the function, and the optimizations that the compiler performs.

#### Methods of estimating stack usage

Stack use is difficult to estimate because it is code dependent, and can vary between runs depending on the code path that the program takes on execution. However, it is possible to manually estimate the extent of stack utilization using the following methods:

- Compile with -g and link with --callgraph to produce a static callgraph. This callgraph shows information on all functions, including stack usage.
- Link with --info=stack or --info=summarystack to list the stack usage of all global symbols.
- Use a debugger to set a watchpoint on the last available location in the stack and see if the watchpoint is ever hit. Compile with the -g option to generate the necessary DWARF information.
- Use a debugger, and:
  - 1. Allocate space in memory for the stack that is much larger than you expect to require.
  - 2. Fill the stack space with copies of a known value, for example, OxDEADDEAD.
  - 3. Run your application, or a fixed portion of it. Aim to use as much of the stack space as possible in the test run. For example, try to execute the most deeply nested function calls and the worst case path that the static analysis finds. Try to generate interrupts where appropriate, so that they are included in the stack trace.
  - 4. After your application has finished executing, examine the stack space of memory to see how many of the known values have been overwritten. The space has garbage in the used part and the known values in the remainder.
  - 5. Count the number of garbage values and multiply by sizeof (value), to give their size, in bytes.

The result of the calculation shows how the size of the stack has grown, in bytes.

• Use a *Fixed Virtual Platform* (FVP) that corresponds to the target processor or architecture. With a map file, define a region of memory directly below your stack where access is forbidden. If the stack overflows into the forbidden region, a data abort occurs, which a debugger can trap.

#### Examining stack usage

It is good practice to examine the amount of stack that the functions in your application use. You can then consider rewriting your code to reduce stack usage.

To examine the stack usage in your application, use the linker option --info=stack. The following example code shows functions with different numbers of arguments:

\_attribute\_\_((noinline)) int fact(int n)

```
int f = 1;
while (n>0)
{
    f *= n--;
}
    return f;
}
int foo (int n)
{
    return fact(n);
}
int foo_mor (int a, int b, int c, int d)
{
    return fact(a);
}
int main (void)
{
    return foo(10) + foo_mor(10,11,12,13);
}
```

Copy the code example to file.c and compile it using the following command:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -c -g file.c -o file.o
```

Compiling with the -g option generates the DWARF frame information that armlink requires for estimating the stack use. Run armlink on the object file using --info=stack:

```
armlink file.o --info=stack
```

For the example code, armlink shows the amount of stack that the various functions use. Function foo mor has more arguments than function foo, and therefore uses more stack.

```
Stack Usage for fact 0xc bytes.
Stack Usage for foo 0x8 bytes.
Stack Usage for foo mor 0x10 bytes.
Stack Usage for main 0x8 bytes.
```

You can also examine stack usage using the linker option --callgraph:

```
armlink file.o --callgraph -o FileImage.axf
```

This command outputs a file called FileImage.htm which contains the stack usage information for the various functions in the application.

```
fact (ARM, 84 bytes, Stack size 12 bytes, file.o(.text))
[Stack]
Max Depth = 12
Call Chain = fact
[Called By]
>> foo_mor
```

```
foo (ARM, 36 bytes, Stack size 8 bytes, file.o(.text))
[Stack]
Max Depth = 20
Call Chain = foo >> fact
[Calls]
>> fact
[Called By]
>> main
foo mor (ARM, 76 bytes, Stack size 16 bytes, file.o(.text))
[Stack]
Max Depth = 28
Call Chain = foo mor >> fact
[Calls]
>> fact
[Called By]
>> main
main (ARM, 76 bytes, Stack size 8 bytes, file.o(.text))
[Stack]
Max Depth = 36
Call Chain = main >> foo mor >> fact
[Calls]
>> foo_mor
>> foo
[Called By]
>> __rt_entry_main (via BLX)
```

See --info and --callgraph for more information on these options.

#### Methods of reducing stack usage

In general, you can lower the stack requirements of your program by:

- Writing small functions that only require a few variables.
- Avoiding the use of large local structures or arrays.
- Avoiding recursion.
- Minimizing the number of variables that are in use at any given time at each point in a function.
- Using C block scope syntax and declaring variables only where they are required, so that distinct scopes can use the same memory.

# 3.5 Packing data structures

You can reduce the amount of memory that your application requires by packing data into structures. This is especially important if you need to store and access large arrays of data in embedded systems.

If individual data members in a structure are not packed, the compiler can add padding within the structure for faster access to individual members, based on the natural alignment of each member. Arm® Compiler for Embedded provides a pragma and attribute to pack the members in a structure or union without any padding.

Table 3-3: Packing members in a structure or union

| Pragma or attribute | Description                                                                                                                                                                                                                                                |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | For each member, if $$ bytes is less than the natural alignment of the member, then set the alignment to $$ bytes, otherwise the alignment is the natural alignment of the member. For more information see $\#$ pragma pack $(n)$ and $\_$ alignof $\_$ . |
| attribute((packed)) | This is equivalent to #pragma pack(1). However, the attribute can also be used on individual members in a structure or union.                                                                                                                              |

#### Packing the entire structure

To pack the entire structure or union, use \_\_attribute\_\_((packed)) or #pragma pack(n) to the declaration of the structure as shown in the code examples. The attribute and pragma apply to all the members of the structure or union. If the member is a structure, then the structure has an alignment of 1-byte, but the members of that structure continue to have their natural alignment.

When using #pragma pack(n), the alignment of the structure is the alignment of the largest member after applying #pragma pack(n) to the structure.

Each example declares two objects c and d. Copy each example into file.c and compile:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -c file.c -o file.o
```

For each example use linker option --info=sizes to examine the memory used in file.o.

```
armlink file.o --info=sizes
```

The linker output shows the total memory used by the two objects c and d. For example:

| Code | (inc. data) | RO Data | RW Data | ZI Data | Debug | Object Name   |
|------|-------------|---------|---------|---------|-------|---------------|
| 36   | 0           | 0       | 0       | 24      | 0     | str.o         |
| 36   | 0           | 16      | 0       | 24      | 0     | Object Totals |

#### Packing a 12-byte structure using natural alignment

The alignment of the structure is the natural alignment of the largest member. In this example, the largest member is an int.

```
struct stc
{
    char one;
    short two;
    char three;
    int four;
} c,d;

int main (void)
{
    c.one=1;
    return 0;
}
```

Figure 3-1: Structure without packing attribute or pragma



#### Packing an 8-byte structure using \_\_attribute\_\_((packed)) type attribute

The alignment of the structure is 1 byte:

```
struct __attribute__((packed)) stc
{
    char one;
    short two;
    char three;
    int four;
} c,d;

int main (void)
{
    c.one=1;
    return 0;
}
```

Figure 3-2: Structure with attribute packed



#### Packing an 8-byte structure using #pragma pack

The alignment of the structure is 1 byte:

```
#pragma pack (1)
struct stc
{
    char one;
    short two;
    char three;
    int four;
} c,d;

int main (void)
{
    c.one=1;
    return 0;
}
```

Figure 3-3: Structure with pragma pack with 1 byte alignment



### Packing a 10-byte structure using #pragma pack

The alignment of the structure is 2 bytes:

```
#pragma pack (2)
struct stc
{
```

```
char one;
    short two;
    char three;
    int four;
} c,d;

int main (void)
{
    c.one=1;
    return 0;
}
```

Figure 3-4: Structure with pragma pack with 2 byte alignment



#### Packing a 12-byte structure using #pragma pack

The alignment of the structure is 4 bytes:

```
#pragma pack (4)
struct stc
{
    char one;
    short two;
    char three;
    int four;
} c,d;

int main (void)
{
    c.one=1;
    return 0;
}
```

Figure 3-5: Structure with pragma pack with 4 byte alignment



#### Packing individual members in a structure

To pack individual members of a structure, use \_\_attribute\_\_((packed)) on the member. This aligns the member to a byte boundary and therefore reduces the amount of memory required by the structure as a whole. It does not affect the alignment of the other members. Therefore the alignment of the whole structure is equal to the alignment of the largest member without the \_\_attribute\_\_((packed)).

The alignment of the 10-byte structure is 2 bytes because the largest member without \_\_attribute\_\_((packed)) is short:

```
struct stc
{
    char one;
    short two;
    char three;
    int __attribute__((packed)) four;
} c,d;

int main (void)
{
    c.one=1;
    return 0;
}
```

Figure 3-6: Structure with attribute packed on individual member



#### Accessing packed members from a structure

If a member of a structure or union is packed and therefore does not have its natural alignment, then to access this member, you must use the structure or union that contains this member. You must not take the address of such a packed member to use as a pointer, because the pointer might be unaligned. Dereferencing such a pointer can be unsafe even when unaligned accesses are supported by the target, because certain instructions always require word-aligned addresses.



If you take the address of a packed member, in most cases, the compiler generates a warning.

```
struct __attribute__((packed)) bar {
```

```
char x;
short y;
};

short get_y(struct bar *s)
{
    // Correct usage: the compiler does not use unaligned accesses
    // unless they are allowed.
    return s->y;
}

short get2_y(struct bar *s)
{
    short *p = &s->y; // Incorrect usage: 'p' might be an unaligned pointer.
    return *p; // This code might cause an unaligned access.
}
```

#### Related information

```
pragma pack
__attribute__((packed)) type attribute
  attribute ((packed)) variable attribute
```

# 3.6 Optimizing for code size or performance

The compiler and associated tools use many techniques for optimizing your code. Some of these techniques improve the performance of your code, while other techniques reduce the size of your code.

Different optimizations often work against each other. That is, techniques for improving code performance might result in increased code size, and techniques for reducing code size might reduce performance. For example, the compiler can unroll small loops for higher performance, with the disadvantage of increased code size.

The default optimization level is -oo. At -oo, armclang does not perform optimization.

The following armclang options help you optimize for code performance:

#### -01, -02, or -03

Specify the level of optimization to be used when compiling source files. A higher number implies a higher level of optimization for performance.

#### -Ofast

Enables all the optimizations from -o3 together with other aggressive optimizations that might violate strict compliance with language standards.

#### -Omax

Enables all the optimizations from -ofast together with Link-Time Optimization (LTO).

The following armclang options help you optimize for code size:

#### -0s

Performs optimizations to reduce the code size at the expense of a possible increase in execution time. This option aims for a balanced code size reduction and fast performance.

#### -Oz

Optimizes for smaller code size.

#### -Omin

Minimum image size. Specifically targets minimizing code size. Enables all the optimizations from level -Oz, together with:

- LTO aimed at removing unused code and data, while also trying to optimize global memory accesses.
- Virtual function elimination, which is a particular benefit to C++ users.

For more information on optimization levels, see Selecting optimization options.



You can also set the optimization level for the linker with the armlink option --lto\_level. The optimization levels available for armlink are the same as the armclang optimization levels.

#### -fshort-enums

Allows the compiler to set the size of an enumeration type to the smallest data type that can hold all enumerator values.

#### -fshort-wchar

Sets the size of wchar t to 2 bytes.

#### -fno-exceptions

C++ only. Disables the generation of code that is required to support C++ exceptions.

#### -fno-rtti

C++ only. Disables the generation of code that is required to support Run-Time Type Information (RTTI) features.

#### -mthumb

In AArch32 state, A- and R-profile processors support both the A32 instruction set (formerly ARM), and the T32 instruction set (formerly Thumb®).

T32 offers significant code size improvements compared to A32, with comparable performance. Therefore, if you are compiling for AArch32 state for a target that supports both A32 and T32 instructions, consider compiling with -mthumb to reduce the size of your code.

The following armclang option helps you optimize for both code size and code performance:

#### -flto

Enables LTO, which enables the linker to make additional optimizations across multiple source files. See Optimizing across modules with Link-Time Optimization for more information.



If you want to use LTO when invoking armlink separately, you can use the armlink option --lto\_level to select the LTO optimization level that matches your optimization goal.

Also, choices you make during coding can affect optimization. For example:

- Optimizing loop termination conditions can improve both code size and performance. In particular, loops with counters that decrement to zero usually produce smaller, faster code than loops with incrementing counters.
- Manually unrolling loops by reducing the number of loop iterations, but increasing the amount of work that is done in each iteration, can improve performance at the expense of code size.
- Reducing debug information in objects and libraries reduces the size of your image.
- Using inline functions offers a trade-off between code size and performance.
- Using intrinsics can improve performance.

# 3.7 Methods of minimizing function parameter passing overhead

There are several ways in which you can minimize the overhead of passing parameters to functions.

#### For example:

- In AArch64 state, 8 integer and 8 floating-point arguments (16 in total) can be passed efficiently. In AArch32 state, ensure that functions take four or fewer arguments if each argument is a word or less in size.
- In C++, ensure that nonstatic member functions take fewer arguments than the efficient limit, because in AArch32 state the implicit this pointer argument is usually passed in R0.
- Ensure that a function does a significant amount of work if it requires more than the efficient limit of arguments. The work that the function does then outweighs the cost of passing the stacked arguments.
- Put related arguments in a structure, and pass a pointer to the structure in any function call. Pointing to a structure reduces the number of parameters and increases readability.
- For AArch32 state, minimize the number of long long parameters, because these use two argument registers that have to be aligned on an even register index.
- For AArch32 state, minimize the number of double parameters when using software floating-point.

# 3.8 Optimizing across modules with Link-Time Optimization

At link time, more optimization opportunities are available because source code from different modules can be optimized together.

By default, the compiler optimizes each source module independently, translating C or C++ source code into an ELF file containing object code. At link time, the linker combines all the ELF object files into an executable by resolving symbol references and relocations. Compiling each source file separately means that the compiler might miss some optimization opportunities, such as crossmodule inlining.

When Link-Time Optimization (LTO) is enabled, the compiler translates source code into an intermediate form called LLVM bitcode. At link time, the linker collects all files containing bitcode together and sends them to the link-time optimizer, liblto is provided as a library:

- libLTO.so on Linux.
- LTO.dll on Windows.

Collecting modules together means that the link-time optimizer can perform more optimizations because it has more information about the dependencies between modules. The link-time optimizer then sends a single ELF object file back to the linker. Finally, the linker combines all object and library code to create an executable.

Figure 3-7: Link-Time Optimization





In this figure, ELF Object containing Bitcode is an ELF file that does not contain normal code and data. Instead, it contains a section that is called .llvm.lto that holds LLVM bitcode. In Arm® Compiler for Embedded versions earlier than 6.21, the section is called .llvmbc.

Sections .llvm.lto and .llvmbc are reserved. You must not create a .llvm.lto or .llvmbc section with \_\_attribute\_\_((section("<name>"))), for example, \_\_attribute\_\_((section(".llvmbc"))).



LTO performs aggressive optimizations by analyzing the dependencies between bitcode format objects. Such aggressive optimizations can result in the removal of unused variables and functions in the source code.

### 3.8.1 Enabling Link-Time Optimization

You must enable Link-Time Optimization (LTO) in both armclang and armlink.

#### **Procedure**

1. At compilation time, use the armclang option -fito to produce ELF files suitable for LTO. These ELF files contain bitcode in a .llvm.lto section.



The armclang options -omax and -omin automatically enable the -fito option.

2. At link time, use the armlink option -- 1 to enable LTO for the specified bitcode files.



If you use the -fito option without the -c option, armclang automatically passes the --ito option to armlink.

#### **Example 3-1: Link-Time Optimization**

The examples described in Link-Time Optimization examples show how to perform LTO across all source files, or a subset of source files.

## 3.8.2 Restrictions with Link-Time Optimization

Link-Time Optimization (LTO) has a few restrictions in Arm® Compiler for Embedded 6. Future releases might have fewer restrictions and more features. The user interface to LTO might change in future releases.

#### Partial linking

The armlink option --partial only works with ELF files. If the linker detects a file containing bitcode, it gives an error message.

#### Scatter-loading

The output of the link-time optimizer is a single ELF object file that by default is given a temporary filename. This ELF object file contains sections and symbols just like any other ELF object file, and Input section selectors match the sections and symbols as normal.

Use the armlink option --lto\_intermediate\_filename to name the ELF object file output. You can reference this ELF file name in the scatter file.

Arm recommends that LTO is only performed on code and data that does not require precise placement in the scatter file. That is, placement with general Input section selectors such as \*(+RO) and .ANY(+RO) used to select sections that LTO generates. See Scatter file section or

object placement with Link-Time Optimization for an example of building an image using LTO and with a scatter file to place named sections.

It is not possible to match bitcode in .11vm.1to sections by name in a scatter file.



The scatter-loading interface is subject to change in future versions of Arm Compiler for Embedded 6.

#### **Executable and library compatibility**

The armclang executable and the libtro library must come from:

- The same Arm Compiler for Embedded 6 installation.
- The same version of the compiler.

Any use of liblto other than the library supplied with Arm Compiler for Embedded 6 is unsupported.

#### Other restrictions

- You cannot currently use LTO for building ROPI/RWPI images.
- Object files that LTO produces contain build attributes that are the default for the target architecture. If you use the armlink options --cpu or --fpu when LTO is enabled, armlink can incorrectly report that the attributes in the file that the link-time optimizer produces are incompatible with the provided attributes.



Build attribute compatibility checking is supported only for AArch32 state.

- LTO does not honor armclang options -fno-function-sections and -fno-data-sections. The output of the LTO code generator is the equivalent of the armclang options -ffunction-sections and -fdata-sections.
- LTO does not honor the armclang option -mexecute-only. If you use the armclang options -fito or -omax, then the compiler cannot generate execute-only code.
- LTO does not work correctly when two bitcode files are compiled for different targets.
- All bitcode objects and libraries must be compiled and linked with the same version of armclang. Therefore, any shared library built using LTO, including any code compiled using the -omax or -omin optimization options, can only be linked with objects using the same compiler version. If you attempt to link objects that were compiled with a different version, and if link-time optimization is used, then an error is generated.
- The linker cannot see references to symbols from inline assembly in bitcode files. If the symbols have not been referenced from elsewhere the linker reports an undefined reference error.

• LTO can interfere with the correct reporting of errors when using file-scope inline assembly. For more information, see File-scope inline assembly.

#### 3.8.3 Link-Time Optimization examples

These examples show how to perform *Link-Time Optimization* (LTO) across all source files, or a subset of source files.

#### Example: Optimizing all source files

The following example performs LTO across all source files:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -flto src1.c src2.c src3.c -o output.axf
```

This example does the following:

- 1. armclang compiles the C source files src1.c, src2.c, and src3.c to the ELF files src1.o, src2.o, and src3.o. These ELF files contain bitcode, and therefore fromelf cannot disassemble them
- 2. armclang automatically invokes armlink with the -- 1 to option.
- 3. armlink passes the bitcode files src1.o, src2.o, and src3.o to the link-time optimizer to produce a single optimized ELF object file.
- 4. armlink creates the executable output.axf from the ELF object file.



In this example, as armclang automatically calls armlink, the link-time optimizer has the same optimization level as armclang. As no optimization level is specified for armclang, it is the default optimization level -00, and --lto\_level=00.

#### Example: Optimizing a subset of source files

The following example performs LTO for a subset of source files.

```
armclang --target=arm-arm-none-eabi -march=armv8-a -c src1.c -o src1.o armclang --target=arm-arm-none-eabi -march=armv8-a -c -flto src2.c -o src2.o armclang --target=arm-arm-none-eabi -march=armv8-a -c -flto src3.c -o src3.o armlink --lto src1.o src2.o src3.o -o output.axf
```

This example does the following:

- 1. armclang compiles the C source file src1.c to the ELF object file src1.o.
- 2. armclang compiles the C source files src2.c and src3.c to the ELF files src2.o and src3.o. These FLF files contain bitcode.
- 3. armlink passes the bitcode files src2.o and src3.o to the link-time optimizer to produce a single optimized ELF object file.
- 4. armlink combines the ELF object file src1.o with the object file that the link-time optimizer produces to create the executable output.axf.



In this example, because armclang and armlink are called separately, they have independent optimization levels. As no optimization level is specified for armclang or armlink, armclang has the default optimization level -00 and the link-time optimizer has the default optimization level --lto\_level=02. You can call armclang and armlink with any combination of optimization levels.

#### 3.8.4 Removing unused code across multiple object files

Link-Time Optimization (LTO) might remove unused functions and data across multiple object files, particularly when there are no references to those functions and data. However, functions marked as no inline are not removed.

#### About this task

In this example:

- The function main() calls an externally defined function function(), and returns the value that function() returns. Because this function is externally defined, the compiler cannot inline or otherwise optimize it when compiling main.c, without using LTO.
- The file function.c contains the following functions:

#### function()

If the parameter a is nonzero, function() conditionally calls a function printit().

#### printit()

This function prints a message.

In this case, function() is called with the parameter a == 0, so printit() is not called at run time.

Example code that is used in the following procedure:

```
// main.c
extern int function(int a);
int main(void)
{
    return function(0);
}

// functions.c
#include <stdio.h>
int function(int a);
void printit(void);

/* function() conditionally calls printit()
    depending on the value of a
    */
int function(int a)
{
    if (a == 0)
    {
        return 0;
    }
    else
    {
}
```

```
printit();
  return 0;
}

void printit(void)
{
  printf("a is non-zero.\n");
}
```

#### **Procedure**

1. Build the example code with LTO disabled:

```
armclang --target=arm-arm-none-eabi -march=armv7-a -02 -c main.c -o main.o armclang --target=arm-arm-none-eabi -march=armv7-a -02 -c functions.c -o functions.o armlink main.o functions.o -o image_without_lto.axf fromelf --text -c -z image_without_lto.axf
```

The compiler cannot inline the call to function() because it is in a different object from main(). Therefore, the compiler must keep the conditional call to printit() within function(), because the compiler does not have any information about the value of the parameter a while functions.c is being compiled:

```
$a.0
function
    0x00008bd8:
                   e3500000
                                ..P.
                                         CMP
                                                   r0,#0
                  0a000004
    0x00008bdc:
                                         BEO
                                                  0x8c18; function + 28
    0x00008be0:
                  e92d4800
                                 .H-.
                                         PUSH
                                                  {r11,lr}
    0x00008be4:
                   e3080c6a
                                         MOV
                                                  r0,#0x8c6a
                                j...
    0x00008be8:
                   e3400000
                                         MOVT
                                                  r0,#0
                                 ..@.
    0x00008bec:
                   fafffd1f
                                         BLX
                                                  puts ; 0x8094
                                . . . .
    0x00008bf0:
                   e8bd4800
                                .н..
                                         POP
                                                  {r11,lr}
    0 \times 000008 \text{bf4}:
                   e3a00000
                                         MOV
                                                   r0,#0
                                 . . . .
    0x00008bf8:
                   e12fff1e
                                 ../.
                                         BX
                                                  lr
main
    0x00008bfc:
                   e3a00000
                                         MOV
                                                   r0,#0
                                . . . .
    0x00008c00:
                   eafffff4
                                         В
                                                   function; 0x8bfc
                                 . . . .
```

Also, printit() uses the Arm C library function printf(). In this example, printf() is optimized to puts() and inlined into function(). Therefore, the linker must include the relevant C library code to allow the puts() function to be used. Including the C library code results in a large amount of uncalled code being included in the image. The output from the fromelf utility shows the resulting overall image size:

```
** Object/Image Component Sizes
Code (inc. data) RO Data RW Data ZI Data
                                                Debug
                                                        Object Name
3166
           202
                       46
                                 16
                                          348
                                                 1824
                                                        image without lto.axf
3166
            202
                       46
                                 16
                                            0
                                                    0
                                                        ROM Totals for
image without lto.axf
```

2. Build the example code with LTO enabled:

```
armclang --target=arm-arm-none-eabi -march=armv7-a -02 -flto -c main.c -o main.o armclang --target=arm-arm-none-eabi -march=armv7-a -02 -flto -c functions.c -o functions.o
```

```
armlink --lto main.o functions.o -o image_with_lto.axf fromelf --text -c -z image_with_lto.axf
```

Although the compiler does not have any information about the call to function() from main() when compiling functions.c, at link time, it is known that:

- function() is only ever called once, with the parameter a == 0.
- printit() is never called.
- The Arm C library function puts () is never called.

Because LTO is enabled, this extra information is used to make the following optimizations:

- Inlining the call to function() into main().
- Removing the code to conditionally call printit() from function() entirely.
- Removing the C library code that allows use of the puts () function.

```
$a.0
main
    0x00008128: e3a00000 .... MOV r0,#0
    0x0000812c: e12fffle ../. BX lr
...
```

Also, this optimization means that the overall image size is much lower. The output from the frome1f utility shows the reduced image size:

```
** Object/Image Component Sizes

Code (inc. data) RO Data RW Data ZI Data Debug Object Name

332 24 16 0 96 504 image_with_lto.axf
332 24 16 0 0 ROM Totals for image_with_lto.axf
```

#### Related information

Optimizing for code size or performance on page 84

Optimizing across modules with Link-Time Optimization on page 86

How optimization affects the debug experience on page 101

-O (armclang)

# 3.9 Scatter file section or object placement with Link-Time Optimization

Turning on Link-Time Optimization (LTO) using either -omax or -flto means that at link time, all object files are merged into one. If a project is using a scatter file that places sections or objects in

specific regions, both the scatter file and the project source code must be modified to ensure the placement works with LTO.

In general:

- Scatter files with object names that are used in input selection patterns, such as foo.o(+RO) do not work with LTO.
- Scatter files with section names that are used in input selection patterns, where the section name corresponds to an inlined function, do not work.

In such circumstances, the linker might report a warning such as:

```
L6314W: No section matches pattern <module>(<section>).
```

To use scatter file section or object placement with LTO, the following changes must be made to a project:

- Compile all source files that are built with LTO enabled with -fno-inline-functions.
- Modify each source file that is built with LTO enabled to use #pragma clang section to place all functions in that source file into sections with a name unique to that source file.
- Modify the scatter file to use section names instead of object file names.

#### Example code

The following example code is used in the example sections, unless specified otherwise. In this code, all functions in foo.c must be placed in an execution region EXEC\_FOO, and all functions in bar.c must be placed in an execution region EXEC BAR:

#### variables.c:

```
const int foo_int = 42;
const int bar_int = 42;
```

#### foo.c:

```
#include <stdio.h>
extern const int foo_int;

void foo(void)
{
    printf("The answer from foo is: %d\n", foo_int);
}
```

#### bar.c:

```
#include <stdio.h>
extern const int bar_int;

void bar(void)
{
    printf("The answer from bar is: %d\n", bar_int);
}
```

#### main.c:

```
extern void foo(void);
extern void bar(void);
int main(void)
{
   foo();
   bar();
   return 0;
}
```

#### scatter.scat:

#### Example: Building without LTO enabled

Build the example code with:

```
armclang --target=arm-arm-none-eabi -march=armv7-a -02 -c variables.c -o variables.o armclang --target=arm-arm-none-eabi -march=armv7-a -02 -c foo.c -o foo.o armclang --target=arm-arm-none-eabi -march=armv7-a -02 -c bar.c -o bar.o armclang --target=arm-arm-none-eabi -march=armv7-a -02 -c main.c -o main.o armlink --scatter=scatter.scat variables.o foo.o bar.o main.o -o image.axf --map -- list=image.lst
```

The memory map from the listing file image.1st shows that EXEC\_FOO and EXEC\_BAR contain code from foo.c and bar.c respectively, as intended:

```
Execution Region EXEC FOO (Base: 0x00001000, Size: 0x000000028, Max: 0xffffffff,
ABSOLUTE)
                       Type Attr Idx E Section Name
Base Addr
           Size
                                                                  Object
0x00001000 0x00000028 Code
                            RO
                                         6
                                                                  foo.o
                                               .text.foo
Execution Region EXEC BAR (Base: 0x00001400, Size: 0x00000018, Max: 0xfffffffff,
ABSOLUTE)
Base Addr
           Size
                        Type Attr
                                       Idx E Section Name
                                                                  Object
0x00001400 0x00000018 Code
                                          10
                             RO
                                               .text.bar
                                                                  bar.o
```

#### Example: Building with LTO enabled

Build the example code with LTO enabled:

```
armclang --target=arm-arm-none-eabi -march=armv7-a -02 -c variables.c -o variables.o armclang --target=arm-arm-none-eabi -march=armv7-a -02 -flto -c foo.c -o foo.o armclang --target=arm-arm-none-eabi -march=armv7-a -02 -flto -c bar.c -o bar.o armclang --target=arm-arm-none-eabi -march=armv7-a -02 -flto -c main.c -o main.o armlink --scatter=scatter.scat variables.o foo.o bar.o main.o -o image.axf --lto --map --list=image.lst
```

In this example, compiling variables.c without -fito has no effect on the result of running the image. However, compiling the file without -fito is required when placing data with named sections.

The linker reports:

```
"scatter.scat", line 10 (column 16): Warning: L6314W: No section matches pattern foo.o(RO).
"scatter.scat", line 15 (column 16): Warning: L6314W: No section matches pattern bar.o(RO).
Finished: 0 information, 2 warning and 0 error messages
```

Also, the memory map from the listing file image.1st shows that EXEC FOO and EXEC BAR are empty:

```
Execution Region EXEC_FOO (Base: 0x00001000, Size: 0x00000000, Max: 0xffffffff, ABSOLUTE)

**** No section assigned to this execution region ****

Execution Region EXEC_BAR (Base: 0x00001000, Size: 0x00000000, Max: 0xffffffff, ABSOLUTE)

**** No section assigned to this execution region ****
```

These execution regions are empty because LTO has inlined all functions within foo.c and bar.c. Therefore, the functions are no longer available for placement with a scatter file.

#### Example: Building with LTO enabled and function inlining disabled

Next, try disabling function inlining using -fno-inline-functions. Build the example code with:

```
armclang --target=arm-arm-none-eabi -march=armv7-a -02 -c variables.c -o variables.o armclang --target=arm-arm-none-eabi -march=armv7-a -02 -flto -fno-inline-functions - c foo.c -o foo.o armclang --target=arm-arm-none-eabi -march=armv7-a -02 -flto -fno-inline-functions - c bar.c -o bar.o armclang --target=arm-arm-none-eabi -march=armv7-a -02 -flto -fno-inline-functions - c main.c -o main.o armlink --scatter=scatter.scat variables.o foo.o bar.o main.o -o image.axf --lto --map --list=image.lst
```

In this example, compiling variables.c without -fito has no effect on the result of running the image. However, compiling the file without -fito is required when placing data with named sections.

#### The linker still reports:

```
"scatter.scat", line 10 (column 16): Warning: L6314W: No section matches pattern foo.o(RO).
"scatter.scat", line 15 (column 16): Warning: L6314W: No section matches pattern bar.o(RO).
Finished: 0 information, 2 warning and 0 error messages.
```

The reason is that, even though function inlining is disabled, all code from main.c, foo.c, and bar.c is part of the same intermediate LTO object file. Therefore, at the final link stage within the LTO process, foo.o and bar.o do not exist as separate object files.

The memory map in the listing file image.1st shows that the code from foo.c and bar.c is now placed in the EXEC ANY execution region instead:

```
Execution Region EXEC ANY (Base: 0x00000000, Size: 0x000000f94, Max: 0xfffffffff,
ABSOLUTE)
Base Addr
            Size
                          Type
                                 Attr
                                           Idx
                                                  E Section Name
                                                                        Object
0x00000d90
            0x00000010
                                             441
                          Code
                                 RO
                                                    .text.bar
                                                                         lto-
llvm-68b687.o
0x00000da0
            0x00000020
                                             439
                          Code
                                 RO
                                                    .text.foo
                                                                        1 to-
llvm-68b687.o
0x00000dc0 0x0000014
                          Code
                                 RO
                                             443
                                                    .text.main
                                                                         lto-
llvm-68b687.o
```

In this example, 1to-11vm-68b687.0 is the LTO intermediate filename that the linker generates. However, this filename might be different when linking again.

Although you can change the LTO intermediate name using the armlink command-line option --lto\_intermediate\_filename, it does not help in this use case. Instead, you must use section names.

#### Example: Using section names for functions and data within a C language source file

The easiest way to specify section names for all functions or data within a C language source file is to use #pragma clang section. Alternatively, you can use \_\_attribute\_\_((section("<section>"))) for specific functions and data.

For this example, rewrite the example code in the files variables.c, foo.c, and bar.c as follows:

#### variables.c:

```
const int __attribute__((section("foo_rodata"))) foo_int = 42;
const int __attribute__((section("bar_rodata"))) bar_int = 42;
```

#### foo.c:

```
#include <stdio.h>
extern const int foo_int;

#pragma clang section text="foo_rotext"

void foo(void)
```

```
{
    printf("The answer is: %d", foo_int);
}
```

#### bar.c:

```
#include <stdio.h>
extern const int bar_int;

#pragma clang section text="bar_rotext"

void bar(void)
{
    printf("The answer is: %d", bar_int);
}
```

#pragma clang section text="foo\_rotext" specifies that code in foo.c is placed in the named section foo rotext for the code that is generated.

The \_\_attribute\_\_((section("foo\_rodata"))) variable attribute specifies that foo\_int in variables.c is to be placed in the named section foo\_rodata for the read-only data that is generated.

Similar names are specified in bar.c and variables.c for the code and data generated by that file. You can rewrite scatter.scat to place these section names as follows:

#### scatter.scat:

# Example: Building with LTO enabled, function inlining disabled, and using section names instead of object file names

Build the modified example with:

```
armclang --target=arm-arm-none-eabi -march=armv7-a -02 -c variables.c -o variables.o armclang --target=arm-arm-none-eabi -march=armv7-a -02 -flto -fno-inline-functions - c foo.c -o foo.o armclang --target=arm-arm-none-eabi -march=armv7-a -02 -flto -fno-inline-functions - c bar.c -o bar.o
```

```
armclang --target=arm-arm-none-eabi -march=armv7-a -02 -flto -fno-inline-functions -c main.c -o main.o armlink --scatter=scatter.scat variables.o foo.o bar.o main.o -o image.axf --lto --map --list=image.lst
```

Because we are placing the data in named sections with a scatter file, and that data is in a separate file from the code, then we have to build the variables.c file without -fito. See Scatter-loading in Restrictions with Link-Time Optimization for more information.

The linker does not report any warnings. Also, the memory map from the listing file image.1st shows that exec foo and exec bar contain the code from the expected sections:

```
Execution Region EXEC FOO (Base: 0x00001000, Size: 0x00000002c, Max: 0xfffffffff,
ABSOLUTE)
Base Addr
          Size
                                   Idx E Section Name
                      Type Attr
                                                              Object
0x00001000 0x00000028 Code RO 442 foo_rotext
                                                             1t.o-
11vm-5660c0.o
0x00001028 0x00000004 Data RO
                                     3 foo rodata
                                                             variables.o
Execution Region EXEC BAR (Base: 0x00001400, Size: 0x0000001c, Max: 0xfffffffff,
ABSOLUTE)
Base Addr Size
                     Type Attr
                                   Idx E Section Name
                                                              Object
0x00001400 0x00000018 Code RO
                                     444 bar rotext
                                                              1t.o-
11vm-5660c0.o
0x00001418 0x00000004 Data RO
                                        4 bar_rodata
                                                             variables.o
```

The key difference between this LTO approach and the non-LTO approach with object file names is that in this approach, the function names are not visible in the listing file. To verify that the sections foo\_rotext and bar\_rotext contain the functions from foo.c and bar.c respectively, examine the symbol table from the fromelf --text -s output:

```
fromelf --text -s image.axf -o image.txt
** Section #8 '.symtab' (SHT_SYMTAB)
Size : 7328 bytes (alignment 4)
   String table #9 '.strtab'
   Last local symbol no. 309
   Symbol table .symtab (457 symbols, 309 local)
     # Symbol Name
                                 Value Bind Sec Type Vis Size
   _____
                                 0x00001000 Lc
   304 foo
                                                   4 Code De
                                                                0x14
   305 bar
                                 0x00001400 Lc 5 Code De 0x14
                                 0x00001028 Gb 4 Data Hi
0x00001418 Gb 5 Data Hi
   454 foo int
   455 bar int
                                                               0x4
```

The addresses for these functions in the output from the fromelf utility correspond to the execution region addresses in the memory map from the listing file image.lst. The symbol table also confirms the location of the int constants sections foo\_rodata and bar\_rodata.

#### Other considerations

Other approaches you might want to consider:

- If you plan to build a project with LTO eventually, it might be better to use section names instead of object file names within scatter files using the method shown in this example. This approach is compatible both with and without LTO.
- If you disable LTO, it is better to also remove -fno-inline-functions, because doing so allows the compiler to perform inlining optimizations.
- If disabling function inlining entirely is not required, then use the attribute \_\_attribute\_\_((noinline)) on each function that is not to be inlined. This approach can help achieve a better balance between explicit code placement and cross-file function inlining optimizations.

#### Related information

Optimizing across modules with Link-Time Optimization on page 86

- -fno-inline-functions (armclang)
- -flto (armclang)
- -O (armclang)
- \_\_attribute\_\_((noinline)) function attribute
- \_\_attribute\_\_((section("name"))) function attribute
- \_\_attribute\_\_((section("name"))) variable attribute

#pragma clang section

- --Ito (armlink)
- -- Ito intermediate filename (armlink)

Scatter-loading Features

Scatter File Syntax

# 3.10 How optimization affects the debug experience

Higher optimization levels result in an increasingly degraded debug view because the mapping of object code to source code is not always clear. The compiler might perform optimizations that debug information cannot describe.

Therefore, there is a trade-off between optimizing code and the debug experience.

For good debug experience, Arm recommends -o1 rather than -o0. When using -o1, the compiler performs certain optimizations, but the structure of the generated code is still close to the source code.

For more information, see Selecting optimization options.

# 3.11 Literal pool options in armclang

armclang does not provide explicit controls for generating literal pools. Instead, armclang provides a mechanism that lets it share literals between functions that are not in the same section. armclang marks the literals so that armlink can merge them.

A literal pool is a block of memory embedded in the code to hold literal values. These values can be constants or long branch addresses.

armclang does not trade off literal pool sharing against unused section elimination. For example, you might have five functions in separate sections. You can keep the five functions in separate sections, so the linker can eliminate any that you did not use in your image. Therefore, the subset of the functions that are left in the link can still share their literals.

Also, armclang allows a global approach to literal-sharing. The linker can globally search for opportunities to share literals, even between functions from different parts of the code base that you might not have realised were using similar literals.

To make the best use of this feature, specify the armclang option -ffunction-sections, which is the default setting. The -ffunction-sections option does not affect the literal pool generation for a function. However, because the linker merging of literal pools only works on literal pools at the end of a section, -ffunction-sections gives the optimization more opportunities. The correct literal-merging behavior is visible only in the final image after linking, because the object files still contain the unmerged versions of the literals.

#### Options that affect literal pools

Although Arm® Compiler for Embedded 6 does not provide explicit literal pool generation options, the following are some examples of when literal pools get generated:

- -oz can generate literal pools instead of the Movw and MovT pair of instructions, for improved code size. However, Cortex®-MO does not support the Movw and MovT instructions, so it uses literal pools at all optimization levels.
- For processors that support M-profile architectures, such as Cortex-M3, you can use the armclang option -mexecute-only. Although this option disables literal pools and branch tables, the Arm libraries are built with literal pools. Therefore, libraries still use literal pools, even when you use the -mexecute-only option.

#### Related information

- -ffunction-sections, -fno-function-sections
- -mexecute-only
- -0

# 4. Writing Assembly Code

The Arm® Compiler for Embedded toolchain can assemble source code for both GNU syntax assembly language and armasm legacy assembly language.

The armasm legacy assembler is deprecated, and it has not been updated since Arm Compiler 6.10. Also, armasm does not support:

- Army8.4-A or later architectures.
- Certain backported options in Armv8.2-A and Armv8.3-A.
- Assembling sve instructions.
- Armv8.1-M or later architectures, including MVE.
- All versions of the Armv8-R architecture.

As a reminder, armasm always reports the deprecation warning A1950w. To suppress this message, specify the --diag\_suppress=1950 option.

# 4.1 Assembling GNU syntax and armasm assembly code

GNU and armasm are two different syntaxes for assembly language source code. They are similar, but have a number of differences. For example, GNU syntax identifies labels by the presence of a colon, while armasm syntax identifies them by their position at the start of a line.



The GNU Binutils - Using as documentation provides complete information about GNU syntax assembly code.

The Migration and Compatibility Guide contains detailed information about the differences between GNU syntax and armasm syntax assembly to help you migrate legacy assembly code.

The following examples show equivalent GNU syntax and armasm assembly code for incrementing a register in a loop.

#### **GNU** assembler syntax

```
// Simple GNU syntax example
//
// Iterate round a loop 10 times, adding 1 to a register each time.

.text
.file "file.S"
.section .text.main, "ax", @progbits
.p2align 2
.type main, @function
main:

MOV w5,#0x64 // W5 = 100
```

```
// W4 = 0
       MOV
                w4,#0
                test_loop
                              // branch to test loop
loop:
       ADD
                w5,w5,#1
                              // Add 1 to W5
       ADD
                w4,w4,#1
                              // Add 1 to W4
test loop:
                w4,#0xa
                              // if W4 < 10, branch back to loop
       CMP
       BLT
                loop
        .end
```

Use GNU syntax for newly created assembly files. Use the armclang integrated assembler to assemble GNU assembly language source code. Typically, you invoke the armclang assembler as follows:

```
armclang --target=aarch64-arm-none-eabi -c -o file.o file.S
```

#### armasm assembler syntax

```
; Simple armasm syntax example
; Iterate round a loop 10 times, adding 1 to a register each time.
       AREA ||.text||, CODE, READONLY, ALIGN=2
main PROC
                          ; W5 = 100
                w5,#0x64
       MOV
                             ; W4 = 0
       MOV
                w4,#0
       В
                test loop
                            ; branch to test loop
loop
       ADD
                w5,w5,#1
                             ; Add 1 to W5
       ADD
               w4,w4,#1
                             ; Add 1 to W4
test_loop
       CMP
                w4,#0xa
                             ; if W4 < 10, branch back to loop
                loop
       BLT
       ENDP
       END
```

You might have legacy assembly source files that use the armasm syntax. Use armasm to assemble legacy armasm syntax assembly code. Typically, you invoke the armasm assembler as follows:

```
armasm --cpu=8-A.64 -o file.o file.s
```

#### Related information

GNU Binutils - Using as

Migrating armasm syntax assembly code to GNU syntax

# 4.2 How to get a backtrace through assembler functions

To backtrace through a function, a debugger must know how to calculate the return address. The armclang option –g inserts this information when generating assembly from C and C++ source code. For GNU-syntax assembly source code, you must add the information directly.

To debug Arm code, an Arm-compatible debugger expects the .debug\_frame section to be present. Arm® Compiler for Embedded 6 exclusively uses .debug\_frame to keep the code size small. There is a similarly formatted section called .eh\_frame, used by the program itself for handling C++ exceptions. armclang does not include the .eh frame section unless it is necessary.

The armclang integrated assembler does not automatically generate this information. Therefore, you must add the information into your GNU-syntax assembly code using .cfi directives.

Adding .cfi directives for functions that return using the link register (LR) is easy. Using directives to describe the location of variables in registers and the stack is more difficult. Because most assembler functions do not use the stack, only a backtrace is required. Therefore, you need only use a subset of the .cfi directives for most cases:

- .cfi sections .debug frame
- .cfi\_startproc
- .cfi endproc

To see where the armclang integrated assembler inserts the .cfi directives, compile the following C code:

```
// test.c
int main(void)
{
   return 0;
}
```

Compile test.c with:

```
armclang --target=arm-arm-none-eabi -mcpu=cortex-a8 -g -02 -S -o test.s test.c
```

-g generates the .cfi directives. -o2 removes all use of the stack from main(). The armclang integrated assembler generates the following assembly:

```
.cfi_endproc
.cantunwind
.fnend
...
```

The function does not use the stack and returns using LR, so the .cfi\_startproc, .cfi\_endproc, and .cfi sections .debug frame directives are sufficient.

Functions that do not return using LR require more directives to tell the debugger that the return address is no longer in LR. For example:

```
mov r1, lr // r1 = lr mov lr, \#0 // use lr for something else. bx r1 // return using r1
```

Here, more directives are needed after the  $mov\ lr$ , #0 instruction. For the complete set of .cfi directives, see CFI directives.

#### Related information

Call Frame Information directives

# 4.3 Preprocessing assembly code

The C preprocessor must resolve assembly code that contains C preprocessor directives, for example #include or #define, before assembling.

By default, armclang uses the assembly code source file suffix to determine whether to run the C preprocessor:

- The .s (lowercase) suffix indicates assembly code that does not require preprocessing.
- The .s (uppercase) suffix indicates assembly code that requires preprocessing.

The -x option lets you override the default by specifying the language of the subsequent source files, rather than inferring the language from the file suffix. Specifically, -x assembler-with-cpp indicates that the assembly code contains C preprocessor directives and armclang must run the C preprocessor. The -x option only applies to input files that follow it on the command line.

Note

Do not confuse the .ifdef assembler directive with the preprocessor #ifdef directive:

- The preprocessor #ifdef directive checks for the presence of preprocessor macros. These macros are defined using the #define preprocessor directive or the armclang command-line option -p.
- The armclang integrated assembler .ifdef directive checks for code symbols. These symbols are defined using labels or the .set directive.

The preprocessor runs first and performs textual substitutions on the source code. This stage is when the #ifdef directive is processed. The source code is then passed onto the assembler, when the .ifdef directive is processed.

To preprocess an assembly code source file, do one of the following:

• Ensure that the assembly code filename has a .s suffix.

For example:

```
armclang --target=arm-arm-none-eabi -march=armv8-a test.S
```

• Use the -x assembler-with-cpp option to tell armclang that the assembly source file requires preprocessing. This option is useful when you have existing source files with the lowercase extension .s.

For example:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -x assembler-with-cpp test.s
```

If you want to preprocess assembly files that contain legacy armasm-syntax assembly code, then you must either:



- Use the .s filename suffix.
- Use separate steps for preprocessing and assembling.

For more information, see Command-line options for preprocessing assembly source code in the Migration and Compatibility Guide.

#### Related information

Command-line options for preprocessing assembly source code

- -E (armclang)
- -x (armclang)

# 5. Using Assembly and Intrinsics in C or C++ Code

All code for a single application can be written in the same source language. This source language is usually a high-level language such as C or C++ that is compiled to instructions for Arm® architectures. However, in some situations you might need lower-level control than that provided by C or C++.

#### For example:

- To access features that are not available from C or C++, such as interfacing directly with device hardware.
- To generate highly optimized code by using intrinsics or inline assembly to write sections of your code.

There are several ways to have low-level control over the generated code:

• Intrinsics are functions that the compiler provides. An intrinsic function has the appearance of a function call in C or C++, but compilation replaces the intrinsic by a specific sequence of low-level instructions.



Arm compilers recognize Arm intrinsics, but are not guaranteed to work with any third-party compiler toolchains.

- Inline assembly lets you write assembly instructions directly in your C/C++ code, without the overhead of a function call.
- Calling assembly functions from C/C++ lets you write standalone assembly code in a separate source file. This code is assembled separately to the C/C++ code, and then integrated at link time.

# 5.1 Using intrinsics

Compiler intrinsics are special functions with implementations that are known to the compiler. These intrinsics enable you to easily incorporate domain-specific operations in C and C++ source code without resorting to complex implementations in assembly language.

The C and C++ languages are suited to many tasks but they do not provide built-in support for specific areas of application, for example *Digital Signal Processing* (DSP).

In a given application domain, there is usually a range of domain-specific operations that have to be performed frequently. However, if specific hardware support is available, then these operations can often be implemented more efficiently using the hardware support rather than in C or C++.

Using compiler intrinsics, you can achieve more complete coverage of target architecture instructions than you might get from the instruction selection of the compiler.

An intrinsic function has the appearance of a function call in C or C++, but compilation replaces the intrinsic by a specific sequence of low-level instructions.

Using compiler intrinsics offers some performance benefits:

• The low-level instructions substituted for an intrinsic are either as efficient as, or more efficient than, corresponding implementations in C or C++. The substitution results in both reduced instruction and cycle counts. To implement the intrinsic, the compiler automatically generates the best sequence of instructions for the specified target architecture. For example, the \_\_qada intrinsic maps directly to the A32 assembly language instruction gadd:

```
QADD r0, r0, r1 ; Assuming r0 = a, r1 = b on entry
```

• More information is given to the compiler than the underlying C and C++ language is able to convey. This information enables the compiler to perform optimizations and to generate instruction sequences that it cannot otherwise perform.

These performance benefits can be significant for real-time processing applications. However, care is required because the use of intrinsics can decrease code portability.

Some intrinsics are necessary because the compiler does not otherwise recognize them. For many cases, C code without intrinsics might be more efficient, more portable, and easier for the compiler to optimize. When the compiler can create the instruction you require, C code without intrinsics might be the better alternative.

#### Example: C code that can be replaced with an intrinsic

A typical example is the saturating add of two 32-bit signed two's complement integers, commonly used in DSP programming. The following example shows one way of writing a C implementation:

1. Compile with, for example:

```
armclang --target=arm-arm-none-eabi -mcpu=cortex-m55 -S L_add.c ...
```

```
L_add:

adds r2, r1, r0
eor.w r3, r2, r0
eors r1, r0
cmp.w r3, #-1
mov r3, r2
mvn r12, #-2147483648
it le
eorle.w r3, r12, r0, asr #31
cmp r1, #0
csel r0, r2, r3, mi
bx lr

...
```

2. To use the gadd intrinsic, modify this example as follows:

```
#include <arm_acle.h> /* Include ACLE intrinsics */
int saturating_add(int a, int b)
{
    return __qadd(a, b); /* Saturated add of a and b */
}
```

3. Compile with:

```
armclang --target=arm-arm-none-eabi -mcpu=cortex-m55 -S saturating_add.c
```

This command generates the following assembly:

```
saturating_add:
...
qadd r0, r0, r1
bx lr
...
```

#### Example: C code that the compiler can convert to the required instruction

The previous example of the C implementation for a saturating add operation can be rewritten so that the compiler can create the required qadd instruction directly:

```
// qadd.c
#include <limits.h>
int qadd(int a, int b)
{
   long long c = (long long)a + b;
   if (c < INT_MIN) c = INT_MIN;
   if (c > INT_MAX) c = INT_MAX;
   return c;
}
```

Compile with, for example:

```
armclang -O3 --target=arm-arm-none-eabi -mcpu=cortex-m55 -S qadd.c
```

This command generates the following assembly:

```
...
qadd:
...
qadd r0, r0, r1
bx lr
...
```

#### Related information

Compiler-specific intrinsics ACLE support NEON Programmer's Guide

## 5.2 Custom Datapath Extension support

Arm C Language Extensions (ACLE) intrinsics for Custom Datapath Extension (CDE) are defined in the arm\_cde.h system header.

These intrinsics are documented in the *Custom Datapath Extension* section of the Arm C Language Extensions document.

#### Example

The following example shows how to use the ACLE intrinsics for CDE:

1. Create the foo.c file containing the following code:

```
#include <arm_cde.h>
uint32_t foo(uint32_t source_register)
{
    return __arm_cx2(0, source_register, 4);
}
```

In this file, the function foo() uses the  $_{arm_cx2}()$  ACLE intrinsic for CDE. This intrinsic generates a cx2 instruction.

A cx2 instruction is a Custom class 2 instruction that computes a value based on a source register, an immediate, optionally the original value of the destination register, and also writes the result to the destination register.

For example, the instruction cx2 p0, r0, r1, #2 sends the immediate 2 and the register R1 to the CDE coprocessor p0, and writes the result returned by p0 to the register R0.

The intrinsic is defined as follows:

```
uint32_t __arm_cx2(int coproc, uint32_t n, uint32_t imm);
```

Where:

- coproc is the CDE coprocessor number to use.
- n is the variable to send to the CDE coprocessor via the general-purpose source register operand.
- imm is the compile-time constant immediate value to use.

This intrinsic generates a variant of the cx2 instruction that does not use the destination register value to compute the result.

2. Compile foo.c with the command:

```
armclang --target=arm-arm-none-eabi -march=armv8.1-m.main+cdecp0 -01 -c foo.c -o foo.o
```

The compiler generates a cx2 instruction with the expected operands, and returns the result of the instruction in register RO.

3. Run the following fromelf command to examine the output:

```
fromelf --cpu=8.1-M.Main --coproc0=cde --text -c foo.o
```

#### Related information

- -march
- -mcpu
- --coprocN=value (fromelf)

ARM v8-M Supplement - CDE Reference Manual

## 5.3 Writing inline assembly code

The compiler provides an inline assembler that enables you to write assembly code in your C or C+ + source code, for example to access features of the target processor that are not available from C or C++.

The \_\_asm keyword can incorporate inline assembly code into a function using the GNU inline assembly syntax. For example:

```
#include <stdio.h>
```



The inline assembler does not support legacy assembly code written in armasm assembler syntax. See the Migration and Compatibility Guide for more information about migrating armasm syntax assembly code to GNU syntax.

Using inline assembly rather than writing a separate .s file has the following advantages:

- Shifts the burden of handling the procedure call standard (PCS) from the programmer to the compiler. This includes allocating the stack frame and preserving all necessary callee-saved registers.
- Inline assembly code gives the compiler more information about what the assembly code does.
- The compiler can inline the function that contains the assembly code into its callers.
- Inline assembly code can take immediate operands that depend on C-level constructs, such as the size of a structure or the byte offset of a particular structure field.

#### Structure of an inline assembly statement

The general form of an asm inline assembly statement is:

Use the volatile qualifier for assembler instructions that have processor side-effects, which the compiler might be unaware of. The volatile qualifier disables certain compiler optimizations, which might otherwise lead to the compiler removing the code block. The volatile qualifier is optional, but consider using it around your assembly code blocks to ensure the compiler does not remove them when compiling with -o1 or higher.

#### code

The assembly instruction, for example "ADD RO, R1, R2".

#### code\_template

A template for an assembly instruction, for example "ADD %[result], %[input\_i], %[input j]".

If you specify a code\_template rather than <code> then you must specify the outputs before specifying the optional inputs and clobber list.

#### outputs

A list of output operands, separated by commas. Each operand consists of a symbolic name in square brackets, a constraint string, and a C expression in parentheses. In this example, there is a single output operand: [result] "=r" (res). The list can be empty. For example:

```
__asm ("ADD R0, %[input_i], %[input_j]"
: /* This is an empty output operand list */
: [input_i] "r" (i), [input_j] "r" (j)
);
```

#### inputs

An optional list of input operands, separated by commas. Input operands use the same syntax as output operands. In this example, there are two input operands: [input\_i] "r" (i), [input j] "r" (j). The list can be empty.

#### clobber list

A comma-separated list of strings. Each string is the name of a register that the assembly code potentially modifies, but for which the final value is not important. To prevent the compiler from using a register for a template string in an inline assembly string, add the register to the clobber list.

For example, if a register holds a temporary value, include it in the clobber list. The compiler avoids using a register in this list as an input or output operand, or using it to store another value when the assembly code is executed.

The list can be empty. In addition to registers, the list can also contain special arguments:

#### "cc"

The instruction modifies the condition code flags.

#### "memory"

The instruction accesses unknown memory addresses.

The registers in clobber\_list must use lowercase letters rather than uppercase letters. An example instruction with a clobber\_list is:

```
__asm ("ADD R0, %[input_i], %[input_j]"
: /* This is an empty output operand list */
: [input_i] "r" (i), [input_j] "r" (j)
: "r5","r6","cc","memory" /*Use "r5" instead of "R5" */
);
```

#### Defining symbols and labels

You can use inline assembly to define symbols. For example:

```
__asm (".global __use_no_semihosting\n\t");
```

To define labels, use: after the label name. For example:

```
__asm ("my_label:\n\t");
```

#### Multiple instructions

You can write multiple instructions within the same  $\__{asm}$  statement. This example shows an interrupt handler written in one  $\__{asm}$  statement for an Arm®v8-M mainline architecture.

```
void HardFault_Handler(void)
{
    __asm (
    __TST LR, #0x40\n\t"
        "BEQ from_nonsecure\n\t"
        "from_secure:\n\t"
        "TST LR, #0x04\n\t"
        "ITE EQ\n\t"
        "MRSEQ R0, MSP\n\t"
        "MRSNE R0, PSP\n\t"
        "B hard_fault_handler_c\n\t"
        "from_nonsecure:\n\t"
        "MRS R0, CONTROL_NS\n\t"
        "TST R0, #2\n\t"
        "ITE EQ\n\t"
        "MRSPQ R0, MSP_NS\n\t"
        "MRSPQ R0, MSP_NS\n\t"
        "ITE BQ\n\t"
        "MRSPQ R0, MSP_NS\n\t"
        "MRSPQ R0, MSP_NS\n\t"
        "B hard_fault_handler_c\n\t"
        "B hard_fault_handler_c\n\t"
        );
}
```

Copy the above handler code to file.c and then you can compile it using:

```
armclang --target=arm-arm-none-eabi -march=armv8-m.main -S file.c -o file.s
```

#### Related information

armclang inline assembler Migrating armasm syntax assembly code to GNU syntax Semihosting for AArch32 and AArch64

## 5.4 Writing embedded assembly code

The compiler includes an integrated assembler that enables you to write assembly code and assemble that code without having to use an external assembler.

You can define embedded assembly functions in C or C++ code using \_\_attribute\_\_((naked)). For more information about the naked attribute, see the reference page in the Arm Compiler for Embedded Reference Guide.

#### Related information

Using the integrated assembler on page 21 Writing inline assembly code on page 112 armclang Integrated Assembler

## 5.5 Calling assembly functions from C and C++

Often, all the code for a single application is written in the same source language. This is usually a high-level language such as C or C++. That code is then compiled to Arm assembly code.

However, in some situations you might want to make function calls from C/C++ code to assembly code. For example:

- If you want to make use of existing assembly code, but the rest of your project is in C or C++.
- If you want to manually write critical functions directly in assembly code that can produce better optimized code than compiling C or C++ code.
- If you want to interface directly with device hardware and if this is easier in low-level assembly code than high-level C or C++.



For code portability, it is better to use intrinsics or inline assembly rather than writing and calling assembly functions.

To call an assembly function from C or C++:

1. In the assembly source, declare the code as a global function using .global and .type:

armclang requires that you explicitly specify the types of exported symbols using the .type directive. If the .type directive is not specified in the above example, the linker outputs warnings of the form:

Warning: L6437W: Relocation #RELA:1 in test.o(.text) with respect to myadd...

Warning: L6318W: test.o(.text) contains branch to a non-code symbol myadd.

2. In C code, declare the external function using extern:

```
#include <stdio.h>
extern int myadd(int a, int b);
int main()
{
  int a = 4;
  int b = 5;
  printf("Adding %d and %d results in %d\n", a, b, myadd(a, b));
  return (0);
}
```

In C++ code, use extern "c":

```
extern "C" int myadd(int a, int b);
```

3. Ensure that your assembly code complies with the *Procedure Call Standard for the Arm Architecture* (AAPCS).

The AAPCS describes a contract between caller functions and callee functions. For example, for integer or pointer types, it specifies that:

- Registers RO-R3 pass argument values to the callee function, with subsequent arguments passed on the stack.
- Register RO passes the result value back to the caller function.
- Caller functions must preserve RO-R3 and R12, because these registers are allowed to be corrupted by the callee function.
- Callee functions must preserve R4-R11 and LR, because these registers are not allowed to be corrupted by the callee function.

For more information, see the Application Binary Interface (ABI) documentation.

4. Compile both source files:

```
armclang --target=arm-arm-none-eabi -march=armv8-a main.c myadd.s
```

#### Related information

Procedure Call Standard for the Arm Architecture

Document ID: 100748\_6.23\_01\_en Issue 01 Using Assembly and Intrinsics in C or C++ Code

Procedure Call Standard for the Arm 64-bit Architecture

## 6. SVE Coding Considerations with Arm Compiler for Embedded 6

The Arm® Compiler for Embedded toolchain supports targets that implement the Scalable Vector Extension (SVE) for Armv8-A AArch64.

SVE is a SIMD instruction set for AArch64, that introduces the following architectural features for High Performance Computing (HPC):

- Scalable vector length.
- Per-lane predication.
- Gather-load and scatter-store.
- Fault-tolerant speculative vectorization.
- Horizontal and serialized vector operations.

This release of the Arm Compiler for Embedded toolchain lets you:

- Assemble source code containing SVE instructions.
- Disassemble ELF object files containing SVE instructions.
- Compile C and C++ code for SVE-enabled targets.
- Use intrinsics to write SVE instructions directly from C code.



The Arm Compiler for Embedded toolchain only supports bare-metal applications. For SVE compilation for Linux, use Arm Compiler for Linux. For more information, see Arm Compiler for Linux.



Arm Compiler for Embedded supports auto-vectorization for SVE, but does not include SVE-optimized libraries. Suitable SVE-optimized libraries are supplied with Arm Compiler for Linux. For more information, see Arm Compiler for Linux.

## 6.1 Assembling SVE code

Use armclang with a suitable SVE-enabled target to assemble code containing SVE instructions.

The SVE architectural extension to the Arm®v8-A architecture (armv8-a+sve) provides SVE instructions. Many of these SVE instructions make use of the p and z register classes.

The following example shows a simple assembly program that includes SVE instructions.

```
// example1.s
    .global main
main:
           x0, 0x90000000
   mov
   mov
           x8, xzr
                                        //SVE instruction
    ptrue p0.s
           z0.s, p0/m, #5.00000000
    fcpy
                                        //SVE instruction
           w10, wzr, #0x400
   orr
    st1w
           z0.s, p0, [x0, x8, lsl #2] //SVE instruction
                                        //SVE instruction
           x8
    incw
    whilelt p0.s, x8, x10
                                        //SVE instruction
           loop
                                        //SVE instruction
    b.any
    mov
           w0, wzr
    ret
```

To assemble this source file into a binary object file, use armclang with an SVE-enabled target:

```
\verb|armclang -c --target=| \verb|aarch| 64-arm-none-eabi -march=| armv| 8-a+sve example 1.s -o examp
```

The command-line options in this example are:

-с

Instructs the compiler to perform the compilation step, but not the link step.

#### --target=aarch64-arm-none-eabi

Instructs the compiler to generate A64 instructions for AArch64 state.



SVE is not supported with AArch32 state, so the --target=aarch64-arm-none-eabi option is mandatory.

#### -march=armv8-a+sve

Specifies that the compiler targets the Armv8-A architecture profile with the SVE target feature enabled.

The default for AArch64 is -march=armv8-a, that is the Armv8-A architecture profile without the SVE extension. You must explicitly specify +sve to assemble SVE instructions.

Armv8-A and later architectures support the SVE extension. For example, -march=armv8.1-a +sve.

#### example1.s

Input assembly language file.

#### -o example1.o

Output ELF object file.

#### Related information

Disassembling SVE object files on page 121

#### Arm Compiler for Embedded Reference Guide

- -c (armclang)
- -o (armclang)
- -march (armclang)
- --target (armclang)

## 6.2 Disassembling SVE object files

Use the fromelf tool without specifying --cpu to display the details and contents of an ELF-format binary file. This includes disassembly of the code sections of an object containing SVE instructions.

#### About this task

To disassemble an ELF-format object file containing SVE instructions, use fromelf with the -c option.

#### **Procedure**

- 1. Use the C file matmul\_f64\_sve.c from the example in Running a binary in an AEMv8-A Base Fixed Virtual Platform (FVP).
- 2. Compile and use fromelf to view the disassembly:

```
armclang -c -O3 --target=aarch64-arm-none-eabi -march=armv8-a+sve -o matmul_f64_sve.o matmul_f64_sve.c fromelf -c matmul_f64_sve.o
```

The disassembly is as follows:

```
** Section #3 '.text.matmul_f64_sve' (SHT_PROGBITS) [SHF_ALLOC + SHF_EXECINSTR] Size : 432 bytes (alignment 4)
    Address: 0x00000000
    $x.0
    matmul f64 sve
        0 \times \overline{0}000000000:
                         fc1a0fea
                                                STR
                                                           d10, [sp, #-0x60]!
        0x00000004:
                         a90457f6
                                       .W..
                                                STP
                                                           x22, x21, [sp, #0x40]
                                                           x21,x0
        0x00000008:
                         aa0003f5
                                                MOV
        0x000000c:
                                                CNTD
                          04e0e3f6
                                                           x22
                                       . . . .
         0x0000010:
                          90000000
                                                ADRP
                                                           x0, {pc} ; 0x10
                                       . . . .
         0x00000190:
                                                           \{pc\}-0x38 ; 0x158
                         54fffe43
                                       C..T
                                                B.CC
         0x00000194:
                         a9454ff4
                                                           x20, x19, [sp, #0x50]
                                       .OE.
                                                LDP
                         a94457f6
         0x00000198:
                                        .WD.
                                                LDP
                                                           x22, x21, [sp, #0x40]
         0x0000019c:
                         a9435ff8
                                        ._C.
                                                          x24, x23, [sp, #0x30]
                                                LDP
        0x000001a0:
                         a94267fe
                                       .gB.
                                                LDP
                                                           x30, x25, [sp, #0x20]
         0x000001a4:
                          6d4123e9
                                                LDP
                                                           d9, d8, [sp, #0x10]
                                       .#Am
                          fc4607ea
                                                           d10,[sp],#0x60
        0x000001a8:
                                        ..F.
                                                LDR
        0x000001ac:
                         d65f03c0
                                        . ._.
                                                RET
```

#### Related information

Assembling SVE code on page 119

# 6.3 Running a binary in an AEMv8-A Base Fixed Virtual Platform (FVP)

Describes how to compile a program with Arm® Compiler for Embedded and then run the resulting binary using the AEMvA Base Fixed Virtual Platform (FVP). The examples use various SVE intrinsics.

#### Running the FVP

The command to execute a compiled binary through the FVP is fairly complex, but there are only a few elements that can be edited.

The following example shows a complete command-line invocation of the FVP. Most of the lines are required for correct program execution and do not need to be modified. \$VECLEN, \$CMDLINE, and \$BINARY are parameters that can be edited.

```
$FVP_BASE/FVP_Base_AEMvA \
--plugin $FVP_BASE/ScalableVectorExtension.so \
-C SVE.ScalableVectorExtension.veclen=$VECLEN \
--quiet \
--stat \
-C cluster0.NUM_CORES=1 \
-C bp.secure_memory=0 \
-C bp.refcounter.non_arch_start_at_default=1 \
-C cluster0.cpu0.semihosting-use_stderr=1 \
-C bp.vis.disable_visualisation=1 \
-C cluster0.cpu0.semihosting-cmd_line="$CMDLINE" \
-a cluster0.cpu0=$BINARY
```

#### Where:

#### \$FVP BASE

Specifies the path to the FVP.

#### \$VECLEN

Defines the SVE vector width, in units of 64-bit (8 byte) blocks. The maximum value is 32, which corresponds to the architectural maximum SVE vector width of 2048 bits (256 bytes).

The SVE architecture only supports vector lengths in 128-bit (16 byte increments), so all values of \$veclen must be even. For example, a value of 8 signifies a 512-bit vector width.

#### --quiet

Specifies that the FVP emits reduced output. For example, if --quiet is omitted, simulation is started and simulation is terminating messages are output to signify the start and end of program execution.

#### --stat

Specifies that the FVP writes a short summary of program execution to standard output following termination (even if --quiet is specified).

This output is of the form:

```
--- FVP_Base_AEMvA statistics: -----
```

```
      Simulated time
      : 0.039700s

      User time
      : 2.234375s

      System time
      : 0.000000s

      Wall time
      : 2.233020s

      Performance index
      : 0.02

      FVP_Base_AEMvA.cluster0.cpu0
      : 1.78 MIPS ( 3980000 Inst)
```

#### \$CMDLINE

Specifies the command line to pass to your program. This command line is typically of the form "./<binary name> <arg1> <arg2>".

#### \$BINARY

Specifies the path to the compiled binary that the FVP is to load and execute.

#### A sample application

The following sample application, matmul\_f64\_sve.c, is derived from the matmul\_f64 example provided in SVE Programming Examples, and uses the sventd, svdup\_f64, svld1, svld1rq, and svmla lane SVE intrinsics:

```
#include <stdint.h>
#include <stdio.h>
#include <stdlib.h>
#include <inttypes.h>
#include <math.h>
#include <time.h>
#include <arm sve.h>
typedef double float64 t;
#define A 128
#define B 128
#define C 128
void matmul_f64_sve( uint64_t M, uint64_t K, uint64_t N,
     float64_t * inLeft, float64_t * inRight, float64_t * out) {
    uint64_t x, y, z;
svbool_t p64_all = svptrue_b64();
     uint64 t vl = svcntd();
    uint64_t offsetIN_1, offsetIN_2, offsetIN_3;
uint64_t offsetOUT_1, offsetOUT_2, offsetOUT_3;
    float64_t *ptrIN_left;
float64_t *ptrIN_right;
float64_t *ptrOUT;
     svfloat64_t acc0, acc1, acc2, acc3;
svfloat64_t inR_0, inR_1;
     svfloat64 t inL 0, inL 1, inL 2, inL 3;
     offsetIN 1 = K;
    offsetIN_2 = 2*K;
offsetIN_3 = 3*K;
     offsetOUT_1 = N;
     offsetOUT_2 = 2*N; offsetOUT_3 = 3*N;
     for (x=0; x<M; x+=4)
         ptrOUT = &out[x*N];
          for (y=0; y<N; y+=v1) {
              acc0 = svdup_f64(0.0);
               acc1 = svdup f64(0.0);
```

```
acc2 = svdup f64(0.0);
             acc3 = svdup f64(0.0);
             ptrIN left = &inLeft[x*K];
             ptrIN right = &inRight[y];
             for (z=0; z<K; z+=2)
                 inR 0 = svld1(p64_all, ptrIN_right);
                 inR 1 = svld1(p64 all, &ptrIN right[offsetOUT 1]);
                 inL 0 = svld1rq(p64 all, ptrIN left);
                 inL_1 = svld1rq(p64_all, &ptrIN_left[offsetIN_1]);
                 inL_2 = svld1rq(p64_all, &ptrIN_left[offsetIN_2]);
                 inL 3 = svld1rq(p64 all, &ptrIN left[offsetIN 3]);
                 acc0 = svmla_lane(acc0, inR_0, inL_0, 0);
                 acc0 = svmla lane(acc0, inR 1, inL 0, 1);
                 acc1 = svmla lane(acc1, inR 0, inL 1, 0);
                 acc1 = svmla lane(acc1, inR 1, inL 1, 1);
                 acc2 = svmla_lane(acc2, inR_0, inL_2, 0);
                 acc2 = svmla lane(acc2, inR 1, inL 2, 1);
                 acc3 = svmla_lane(acc3, inR_0, inL_3, 0);
                 acc3 = svmla lane(acc3, inR 1, inL 3, 1);
                 ptrIN_right += 2*N;
                 ptrIN left += 2;
             svst1(p64_all, ptrOUT, acc0);
             svst1(p64_all, &ptrOUT[offsetOUT_1], acc1);
svst1(p64_all, &ptrOUT[offsetOUT_2], acc2);
svst1(p64_all, &ptrOUT[offsetOUT_3], acc3);
             ptrOUT += vl;
}
// Disable all SVE traps by setting CPTR_EL3.EZ bit [8] and clearing CPTR_EL3.TFP
bit [10]
void disable sve traps (void)
      asm(
    "MRS x0, CPTR_EL3\n"
    "BIC x0, x0, #(1<<10)\n"
"ORR x0, x0, #(1<<8)\n"
    "MSR CPTR_EL3, x0\n"
    "ISB\n"
    );
}
int main(int argc, char* argv[]) {
    float64 t inLeft[A*B];
    float64 t inRight[B*C];
    float64 t out[A*C] = {0};
    printf("\nSVE Matrix Multiply Float64 example\n");
    disable sve traps();
    srand((unsigned int)time(0));
    for (int64 t x = 0; x < (A * B); ++x)
         inLeft[x] = ((double)(rand() % 2000000) / 100.f) - 10000.0;
    for(int64_t x = 0; x < (B * C); ++x)
```

```
{
    inRight[x] = ((double)(rand() % 2000000) / 100.f) - 10000.0;
}

matmul_f64_sve(A, B, C, inLeft, inRight, out);
return 0;
}
```



The arm sve.h header file is not supported for big-endian targets.



The disable\_sve\_traps() function is required on hardware to configure the EZ and TFP bits in CPTR\_EL3 by default to trap execution of SVE or SVE2 instructions. For more details, see CPTR\_EL3, Architectural Feature Trap Register (EL3).

For FVP models, you can either use the disable\_sve\_traps() function or specify the -c sve.scalablevectorExtension.enable\_at\_reset=true parameter.

To compile this application and create an executable binary:

```
armclang -03 -Xlinker "--ro_base=0x80000000" --target=aarch64-arm-none-eabi -march=armv8-a+sve -o matmul_f64_sve.axf matmul_f64_sve.c
```

#### Running the sample application on an FVP

To execute an application using an FVP, it is useful to construct a shell script as follows:

```
#!/bin/bash
 fvp-run.sh
  Usage: fvp-run.sh [veclen] [binary]
     Executes the specified binary in the FVP, with no command-line
     arguments. The SVE register width is [veclen] x 64 bits. Only
     even values of veclen are valid.
 Set the FVP BASE environment variable to point to the FVP directory.
# Set the ARMLMD_LICENSE_FILE environment variable to reference a license
  file or license server with entitlement for the FVP.
VECLEN=$1
CMDLINE=$2
$FVP BASE/FVP Base AEMvA \
   --plugin $\overline{F}VP B\overline{A}SE/ScalableVectorExtension.so
   -C SVE.ScalableVectorExtension.veclen=$VECLEN \
   --quiet \
   --stat \
   -C cluster0.NUM CORES=1 \
   -C bp.secure memory=0 \
   -C bp.refcounter.non arch start at default=1 \
   -C cluster0.cpu0.semThostIng-use_stderr=1 \
-C bp.vis.disable_visualisation=1 \
   -C cluster0.cpu0.semihosting-cmd line="$CMDLINE" \
```

```
-a cluster0.cpu0=$CMDLINE
```

This script loads and executes the compiled binary with the FVP, and outputs the following information:

```
terminal 0: Listening for serial connection on port 5000
terminal_1: Listening for serial connection on port 5001 terminal_2: Listening for serial connection on port 5002
terminal 3: Listening for serial connection on port 5003
SVE Matrix Multiply Float64 example
Info: /OSCI/SystemC: Simulation stopped by user.
 -- FVP Base AEMvA statistics: ----
                                            : 0.040400s
Simulated time
User time
                                            : 0.312500s
                                            : 0.000000s
System time
Wall time
                                            : 0.315253s
Performance index
                                            : 0.13
FVP Base AEMvA.cluster0.cpu0
                                            : 12.93 MIPS ( 4040115 Inst)
```

The statistics values might be different from those shown here.

#### Related information

Arm Compiler for Embedded Reference Guide
-o (armclang)
armclang -Xlinker option
armclang -Olevel option
-march (armclang)
--target (armclang)

# 6.4 Embedding SVE assembly code directly into C and C++ code

The inline assembly mechanism lets you vectorize parts of a function by hand without having to write the entire function in assembly code.



This information assumes that you are familiar with details of the SVE Architecture, including vector-width agnostic registers, predication, and WHILE operations.

The following sections describe information relating to SVE. For general information about writing inline assembly code, see Writing inline assembly code.

#### **Outputs**

Each entry in outputs has one of the following forms:

```
[name] "=&register-class" (destination)
[name] "=register-class" (destination)
```

The first form has the register class preceded by =&. This form specifies that the assembly instructions might read from one of the inputs (specified in the inputs section of the  $\_asm$  statement) after writing to the output.

The second form has the register class preceded by =. This form specifies that the assembly instructions never read from inputs in this way. Using the second form is an optimization. It allows the compiler to allocate the same register to the output as it allocates to one of the inputs.

Both forms specify that the assembly instructions produce an output that is stored in the C object specified by destination. This can be any scalar value that is valid for the left-hand side of a C assignment. The register-class field specifies the type of register that the assembly instructions require. It can be one of:

r

The register for this output when used within the assembly instructions is a general-purpose register (x0-x30)

w

The register for this output when used within the assembly instructions is a SIMD and floating-point register (v0-v31).

It is not possible at present for outputs to contain an SVE vector or predicate value. All uses of SVE registers must be internal to the inline assembly block.

It is the responsibility of the compiler to allocate a suitable output register and to copy that register into the destination after the \_\_asm statement is executed. The assembly instructions within the instructions section of the \_\_asm statement can use one of the following forms to refer to the output value:

#### %[name]

Refers to an r-class output as x < n > or a w-class output as v < n >.

#### %w[name]

Refers to an r-class output as w<n>.

#### %s[name]

Refers to a w-class output as s<N>.

#### %d[name]

Refers to a w-class output as d<n>.

In all cases <n> represents the number of the register that the compiler has allocated to the output. The use of these forms means that it is not necessary for the programmer to anticipate precisely which register is selected by the compiler. The following example creates a function that returns

the value 10. It shows how the programmer is able to use the <code>%w[res]</code> form to describe the movement of a constant into the output register without knowing which register is used.

```
int f()
{
  int result;
    __asm("movz %w[res], #10" : [res] "=r" (result));
  return result;
}
```

In optimized output the compiler picks the return register (0) for res, resulting in the following assembly code:

```
movz w0, #10 ret
```

#### Inputs

Within an asm statement, each entry in the inputs section has the form:

```
[<name>] "<operand-type>" (<value>)
```

This construct specifies that the \_\_asm statement uses the scalar C expression value as an input, referred to within the assembly instructions as name. The <operand-type> field specifies how the input value is handled within the assembly instructions. It can be one of the following:

r

The input is to be placed in a general-purpose register (x0-x30).

w

The input is to be placed in a SIMD and floating-point register (v0-v31).

#### [<output-name>]

The input is to be placed in the same register as output coperand-type>. In this case the [<name>] part of the input specification is redundant and can be omitted. The assembly instructions can use the forms described in Outputs to refer to both the input and the output. That is, %[<name>], %w[<name>], %s[<name>], and %d[<name>].

i

The input is an integer constant and is used as an immediate operand. The assembly instructions use  $\{(name)\}$  in place of immediate operand (#N), where (N) is the numerical value of (name).

In the first two cases, it is the responsibility of the compiler to allocate a suitable register and to ensure that it contains <value> on entry to the assembly instructions. The assembly instructions must refer to these registers using the same syntax as for the outputs. That is, %[<name>], %w[<name>], %s[<name>], and %d[<name>].

It is not possible at present for inputs to contain an SVE vector or predicate value. All uses of SVE registers must be internal to instructions.

This example shows an \_\_asm directive with the same effect as the previous example, except that an i-form input is used to specify the constant to be assigned to the result.

```
int f()
{
   int result;
   _asm("movz %w[res], %[value]" : [res] "=r" (result) : [value] "i" (10));
   return result;
}
```

#### Side effects

Many asm statements have effects other than reading from inputs and writing to outputs. This is particularly true of \_\_asm statements that implement vectorized loops, since most such loops read from or write to memory. The <clobber\_list> section of an \_\_asm statement tells the compiler what these additional effects are. Each entry must be one of the following:

#### "memory"

The \_\_asm statement reads from or writes to memory. This is necessary even if inputs contain pointers to the affected memory.

#### "cc"

The asm statement modifies the condition-code flags.

#### "x<N>"

The asm statement modifies general-purpose register <N>.

#### "v<N>"

The asm statement modifies SIMD and floating-point register < N>.

#### "z<N>"

The \_\_asm statement modifies SVE vector register <n>. Since SVE vector registers extend the SIMD and floating-point registers, this is equivalent to writing "v<n>".

#### "p<N>"

The asm statement modifies SVE predicate register <N>.

#### Use of volatile

Sometimes an \_\_asm statement might have dependencies and side effects that cannot be captured by the \_\_asm statement syntax. For example, suppose there are three separate \_\_asm statements (not three lines within a single \_\_asm statement), that do the following:

- The first sets the floating-point rounding mode.
- The second executes on the assumption that the rounding mode set by the first statement is in effect.
- The third statement restores the original floating-point rounding mode.

It is important that these statements are executed in order, but the <code>\_\_asm</code> statement syntax provides no direct method for representing the dependency between them. Instead, each statement must add the keyword <code>volatile</code> after <code>\_\_asm</code>. This prevents the compiler from removing the <code>\_\_asm</code> statement as dead code, even if the <code>\_\_asm</code> statement does not modify memory and if

its results appear to be unused. The compiler always executes \_\_asm volatile statements in their original order.

For example:

```
__asm volatile ("msr fpcr, %[flags]" :: [flags] "r" (new_fpcr_value));
```



An \_asm volatile statement must still have a valid side effects list. For example, an \_asm volatile statement that modifies memory must still include "memory" in the side-effects section.

#### Labels

The compiler might output a given \_\_asm statement more than once, either as a result of optimizing the function that contains the \_\_asm statement or as a result of inlining that function into some of its callers. Therefore, \_\_asm statements must not define named labels like .loop, since if the \_\_asm statement is written more than once, the output contains more than one definition of label .loop. Instead, the assembler provides a concept of relative labels. Each relative label is simply a number and is defined in the same way as a normal label. For example, relative label 1 is defined by:

```
1:
```

The assembly code can contain many definitions of the same relative label. Code that refers to a relative label must add the letter  $\mathfrak{t}$  (forward) to refer the next definition or the letter  $\mathfrak{b}$  (backward) to refer to the previous definition. A typical assembly loop with a pre-loop test would therefore have the following structure:

```
...pre-loop test...
b.none 2f

1:
...loop...
b.any 1b

2:
```

This structure allows the compiler output to contain many copies of this code without creating any ambiguity.

#### Examples

The following example shows a simple function that performs a fused multiply-add operation ( $x=a\cdot b$  +c) across four passed-in arrays of a size specified by <n>:

An \_asm statement that exploits SVE instructions to achieve equivalent behavior might look like the following:

```
void f(double *x, double *a, double *b, double *c, unsigned long n)
  unsigned long i;
     asm ("whilelo p0.d, %[i], %[n]
                                                                    n\
                                                                    \n\
                                                                    \n
           ld1d z0.d, p0/z, [%[a], %[i], 1s1 #3]
           ldld zl.d, po/z, [%[b], %[i], 1sl #3]
ldld zl.d, po/z, [%[b], %[i], 1sl #3]
ldld zl.d, po/z, [%[c], %[i], 1sl #3]
fmla zl.d, po/m, zl.d, zl.d
stld zl.d, po, [%[x], %[i], 1sl #3]
uqincd %[i]
                                                                    n
                                                                    \n\
                                                                    n \
                                                                    n\
                                                                    \n\
           whilelo p0.d, %[i], %[n]
           b.any 1b"
      [i] "=&r" (i)
       "[i]" (0),
       [x] "r"
       [a] "r" (a),
       [b] "r" (b),
        [c] "r" (c),
       [n] "r" (n)
      "memory", "cc", "p0", "z0", "z1", "z2");
```



Keeping the restrict qualifiers would be valid but would have no effect.

The input specifier "[i]" (0) indicates that the assembly statements take an input 0 in the same register as output [i]. In other words, the initial value of [i] must be zero. The use of = in the specification of [i] indicates that [i] cannot be allocated to the same register as [x], [a], [b], [c], or [n] (because the assembly instructions use those inputs after writing to [i]).

In this example, the C variable  $\underline{\mathtt{i}}$  is not used after the  $\underline{\mathtt{asm}}$  statement. In effect the  $\underline{\mathtt{asm}}$  statement is simply reserving a register that it can use as scratch space. Including "memory" in the side effects list indicates that the  $\underline{\mathtt{asm}}$  statement reads from and writes to memory. The compiler must therefore keep the  $\underline{\mathtt{asm}}$  statement even though  $\underline{\mathtt{i}}$  is not used.

## 6.5 Using SVE and SVE2 intrinsics directly in your C code

Intrinsics are C or C++ pseudo-function calls that the compiler replaces with the appropriate SIMD instructions. These intrinsics let you use the data types and operations available in the SIMD implementation, while allowing the compiler to handle instruction scheduling and register allocation.

These intrinsics are defined in the Arm C Language Extensions specification.

#### Introduction

The Arm C Language Extensions (ACLE) for SVE provide a set of types and accessors for SVE vectors and predicates, and a function interface for all relevant SVE and SVE2 instructions.

The function interface is more general than the underlying architecture, so not every function maps directly to an architectural instruction. The intention is to provide a regular interface and leave the compiler to pick the best mapping to SVE or SVE2 instructions.

The Arm C Language Extensions specification has a detailed description of this interface, and must be used as the primary reference. This section introduces a selection of features to help you get started with the ACLE for SVE.

#### Header file inclusion

Translation units that use the ACLE must first include arm\_sve.h, guarded by \_\_arm\_feature\_sve:

```
#ifdef __ARM_FEATURE_SVE
#include <arm_sve.h>
#endif /* __ARM_FEATURE_SVE */
```

All functions and types that are defined in the header file have the prefix sv, to reduce the chance of collisions with other extensions.



The arm sve.h header file is not supported for big-endian targets.

#### **SVE** vector types

arm\_sve.h defines the following C types to represent values in SVE vector registers. Each type describes the type of the elements within the vector:

```
svint8_t svuint8_t
svint16_t svuint16_t svfloat16_t
svint32_t svuint32_t svfloat32_t
svint64_t svuint64_t svfloat64_t
```

For example, swint64\_t represents a vector of 64-bit signed integers, and swfloat16\_t represents a vector of half-precision floating-point numbers.

#### SVE predicate type

The extension also defines a single sizeless predicate type svbool\_t, which has enough bits to control an operation on a vector of bytes.

The main use of predicates is to select elements in a vector. When the elements in the vector have N bytes, only the low bit in each sequence of N predicate bits is significant, as shown in the following table:

Table 6-1: Element selection by predicate type svbool\_t

| Vector type | Element selected by each svbool_t bit |   |   |   |   |   |   |   |   |  |
|-------------|---------------------------------------|---|---|---|---|---|---|---|---|--|
| svint8_t    | 0                                     | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 |  |
| svint16_t   | 0                                     |   | 1 |   | 2 |   | 3 |   | 4 |  |
| svint32_t   | 0                                     |   |   |   | 1 |   |   |   | 2 |  |
| svint64_t   | 0                                     |   |   |   |   |   |   |   | 1 |  |

#### Limitations on how SVE ACLE types can be used

SVE is a vector-length agnostic architecture, allowing an implementation to choose a vector length of any multiple of 128 bits, up to a maximum of 2048 bits. Therefore, the size of SVE ACLE types is unknown at compile time, which limits how these types can be used.

Common situations where SVE types might be used include:

- As the type of an object with automatic storage duration.
- As a function parameter or return type.
- As the type in a (type) <value> compound literal.
- As the target of a pointer or reference type.
- As a template type argument.

Because of their unknown size at compile time, SVE types must not be used:

- To declare or define a static or thread-local storage variable.
- As the type of an array element.
- As the operand to a new expression.
- As the type of object that is deleted by a delete expression.
- As the argument to size of and Alignof.
- With pointer arithmetic on pointers to SVE objects (this affects the +, -, ++, and -- operators).
- As members of unions, structures and classes.
- In standard library containers like std::vector.

For a comprehensive list of valid usage, refer to the Arm C Language Extensions specification.

#### Calling SVE ACLE functions

SVE ACLE functions have the form:

```
sv<base>[_<disambiguator>][_<type0>][_<type1>]...[_<predication>]
```

Where the function is built using the following:

#### <base>

For most functions, this name is the lowercase name of the SVE instruction. Sometimes, letters indicating the type or size of data being operated on are omitted, where it can be implied from the argument types.

Unsigned extending loads add a  $\mathfrak{u}$  to indicate that the data is zero extended, to more explicitly differentiate them from their signed equivalent.

#### <disambiguator>

This field distinguishes between different forms of a function, for example:

- To distinguish between addressing modes
- To distinguish forms that take a scalar rather than a vector as the final argument.

#### <type0> <type1> ...

A list of types for vectors and predicates, starting with the return type then with each argument type. For example, \_s8, \_u32, and \_f32, which represent signed 8-bit integer, an unsigned 32-bit integer and single-precision 32-bit float types, respectively.

Predicate types are represented by, for example, \_b8 and \_b16, for predicates suitable for 8-bit and 16-bit types respectively. A predicate type suitable for all element types is represented by \_b. Where a type is not needed to disambiguate between variants of a base function, it is omitted.

#### <predication>

This suffix describes the inactive elements in the result of a predicated operation. It can be one of the following:

- z Zero predication: Set all inactive elements of the result to zero.
- m Merge predication: copy all inactive elements from the first vector argument.
- x 'Don't care' predication. Use this form when you do not care about the inactive elements. The compiler is then free to choose between zeroing, merging, or unpredicated forms to give the best code quality, but gives no guarantee of what data is left in inactive elements.

#### Addressing modes

Load, store, prefetch, and ADR functions have arguments that describe the memory area being addressed. The first addressing argument is the base - either a single pointer to an element type, or a 32-bit or 64-bit vector of addresses. The second argument, when present, offsets the base (or bases) by some number of bytes, elements, or vectors. This offset argument can be an immediate constant value, a scalar argument, or a vector of offsets.

Not every combination of the addressing modes exists. The following table gives examples of some common addressing mode disambiguators, and describes how to interpret the address arguments:

Table 6-2: Common addressing mode disambiguators

| Disambiguator | Interpretation                                              |  |  |
|---------------|-------------------------------------------------------------|--|--|
| _u32base      | The base argument is a vector of unsigned 32-bit addresses. |  |  |
| _u64base      | The base argument is a vector of unsigned 64-bit addresses. |  |  |

| Disambiguator | Interpretation                                                                                                           |
|---------------|--------------------------------------------------------------------------------------------------------------------------|
| _s32offset    | The offset argument is a vector of byte offsets. These offsets are signed or unsigned 32-bit or 64-bit numbers.          |
| _s64offset    |                                                                                                                          |
| _u32offset    |                                                                                                                          |
| _u64offset    |                                                                                                                          |
| _s32index     | The offset argument is a vector of element-sized indices. These indices are signed or unsigned 32-bit or 64-bit numbers. |
| _s64index     |                                                                                                                          |
| _u32index     |                                                                                                                          |
| _u64index     |                                                                                                                          |
| _offset       | The offset argument is a scalar, and must be treated as a byte offset.                                                   |
| _index        | The offset argument is a scalar, and must be treated as an index into an array of elements.                              |
| _vnum         | The offset argument is a scalar, and must be treated an index into an array of SVE vectors.                              |

In the following example, the address of element i is &base[indices[i]].

```
svuint32_t svld1_gather_[s32]index[_u32]
    (svbool_t pg, const uint32_t *base, svint32_t indices)
```

#### Operations involving vectors and scalars

All arithmetic functions that take two vector inputs have an alternative form that takes a vector and a scalar. Conceptually, this scalar is duplicated across a vector, and that vector is used as the second vector argument.

Similarly, arithmetic functions that take three vector inputs have an alternative form that takes two vectors and one scalar.

To differentiate these forms, the disambiguator n is added to the form that takes a scalar.

#### Short forms

Sometimes, it is possible to omit part of the full name, and still uniquely identify the correct form of a function, by inspecting the argument types. Where omitting part of the full name is possible, these simplified forms are provided as aliases to their fully named equivalents, and are used for preference in the rest of this document.

In the Arm C Language Extensions specification, the portion that can be removed is enclosed in square brackets. For example  $svclz[\_s16]_m$  has the full name  $svclz\_s16_m$ , and an overloaded alias,  $svclz_m$ .

#### **SVE2** intrinsics

SVE2 builds on SVE to add data-processing instructions that bring the benefits of scalable long vectors to a wider class of applications. To enable only the base SVE2 instructions, use the +sve2

option with the armclang options -march or -mcpu. To enable additional optional SVE2 instructions, use the following armclang options:

- +sve2-aes to enable scalable vector forms of AESD, AESE, AESIMC, AESMC, PMULLB, and PMULLT instructions.
- +sve2-bitperm to enable the BDEP, BEXT, and BGRP instructions.
- +sve2-sha3 to enable scalable vector forms of the RAX1 instruction.
- +sve2-sm4 to enable scalable vector forms of sm4E and sm4EKEY instructions.

You can use one or more of these options. Each option also implies +sve2. For example, +sve2-aes +sve2-bitperm+sve2-sha3+sve2-sm4 enables all base and optional instructions. For clarity, you can include +sve2 if necessary.

See -march and -mcpu in the Arm Compiler for Embedded Reference Guide for more information.

#### Example - Naïve step-1 daxpy

daxpy is a subroutine of the Basic Linear Algebra Subroutines (BLAS) that operates on two arrays of double-precision floating-point numbers. A slice is taken of each of these arrays. For each element in these slices, an element (x) in the first array is multiplied by a constant (a), then added to the element (y) from the second array. The result is stored back to the second array at the same index.

This example presents a step-1 daxpy implementation, where the indices of  $\mathbf{x}$  and  $\mathbf{y}$  start at 0 and increment by 1 for each iteration. A C code implementation might look like the following:

```
void daxpy_1_1(int64_t n, double da, double *dx, double *dy)
{
   for (int64_t i = 0; i < n; ++i) {
       dy[i] = dx[i] * da + dy[i];
   }
}</pre>
```

Here is an ACLE equivalent:

```
void daxpy_1_1(int64_t n, double da, double *dx, double *dy)
{
    int64_t i = 0;
    svbool_t pg = svwhilelt_b64(i, n);
    do {
        svfloat64_t dx_vec = svldl(pg, &dx[i]);
        svfloat64_t dy_vec = svldl(pg, &dy[i]);
        svstl(pg, &dy[i], svmla_x(pg, dy_vec, dx_vec, da));
        i += svcntd();
        pg = svwhilelt_b64(i, n);
    }
    while (svptest_any(svptrue_b64(), pg));
}
```

#### **Example notes**

[1] - Initialize a predicate register to control the loop.  $\_b64$  specifies a predicate for 64-bit elements. Conceptually, this operation creates an integer vector starting at  $\pm$  and incrementing by 1 in each subsequent lane. The predicate lane is active if this value is less

than n. Therefore, this loop is safe, if inefficient, even if  $n \le 0$ . The same operation is used at the bottom of the loop, to update the predicate for the next iteration.

- [2] Load some values into an SVE vector, which is guarded by the loop predicate. Lanes where this predicate is false do not perform any load (and so do not generate a fault), and set the result value to 0.0. The number of lanes that are loaded depends on the vector width, which is only known at runtime.
- [3] Perform a floating-point multiply-add operation, and pass the result to a store. The  $\underline{x}$  on the MLA indicates we do not care about the result for inactive lanes. This gives the compiler maximum flexibility in choosing the most efficient instruction. The result of this operation is stored at address &dy[i], guarded by the loop predicate. Lanes where the predicate is false are not stored, and the value in memory retains its prior value.
- [4] Increment i by the number of double-precision lanes in the vector.
- [5] ptest returns true if any lane of the (newly updated) predicate is active, which causes control to return to the start of the while loop if there is any work left to do.

Ideal assembler output:

#### Example - Naïve general daxpy

This example presents a general daxpy implementation, where the indices of x and y start at 0 and are then incremented by unknown (but loop-invariant) strides each iteration.

```
void daxpy(int64_t n, double da, double *dx, int64_t incx,
             double *dy, int64_t incy)
  svint64 t incx vec = svindex s64(0, incx);
                                                                                                 // [1]
  svint64_t incy_vec = svindex_s64(0, incy);
int64 t i = 0;
                                                                                                    [1]
  svbool_t pg = svwhilelt_b64(i, n);
                                                                                                 // [2]
       svfloat64_t dx_vec = svld1_gather_index(pg, dx, incx_vec);
svfloat64_t dy_vec = svld1_gather_index(pg, dy, incy_vec);
                                                                                                     [3]
       svst1_scatter_index(pg, dy, incy_vec, svmla_x(pg, dy_vec, dx vec, da));
                                                                                                     [4]
       dx += incx * svcntd();
dy += incy * svcntd();
                                                                                                     [5]
[5]
       i += svcntd();
                                                                                                     [6]
       pg = svwhilelt_b64(i, n);
                                                                                                  // [7]
  while (svptest any(svptrue b64(), pg));
```

}

#### **Example notes**

- [1] For each of x and y, initialize a vector of indices, starting at 0 for the first lane and incrementing by incx and incy respectively in each subsequent lane.
- [2] Initialize or update the loop predicate.
- [3] Load a vector's worth of values, which are guarded by the loop predicate. Lanes where this predicate is false do not perform any load (and so do not generate a fault), and set the result value to 0.0. This time, a base + vector-of-indices gather load, is used to load the required non-consecutive values.
- [4] Perform a floating-point multiply-add operation, and pass the result to a store. This time, the base + vector-of-indices scatter store is used to store each result in the correct index of the dy[] array.
- [5] Instead of using  $\pm$  to calculate the load address, increment the base pointer, by multiplying the vector length by the stride.
- [6] Increment i by the number of double-precision lanes in the vector.
- [7] Test the loop predicate to work out whether there is any more work to do, and loop back if appropriate.

## 7. Alignment support in Arm Compiler for Embedded 6

Arm® Compiler for Embedded 6 provides control over some aspects of alignment through options, keywords, and attributes.

When a processor accesses instructions and data, the access is either aligned or unaligned. An access is aligned if the address is a multiple of the element size. Otherwise, the access is unaligned. The element size depends on the processor architecture and the data type, such as char and int. For types such as structures, the alignment might be more complicated depending on the type of each structure member.

We can consider alignment as two distinct aspects, instruction alignment and data access alignment.

#### Instruction alignment

Instructions in the Arm architecture are aligned as follows:

- A32 and A64 instructions are word-aligned.
- T32 and ThumbEE instructions are halfword-aligned.
- Java bytecodes are byte-aligned.

Instruction alignment is defined as a power of 2. That is, an address a is  $2^n$  byte aligned only if it is a multiple of  $2^n$ .

Any attempt to fetch an instruction from a misaligned location results in a PC alignment fault.

#### Data access alignment

When the memory address of a data item is a multiple of the element size, then the data has natural alignment. A processor accesses memory most efficiently when the data has natural alignment. Sometimes, it might be necessary to insert padding to ensure the natural alignment of data.

For a variable x with a basic type of size n bytes, such as int, then x is aligned only if x is placed at an n-byte aligned address. However, the size of more complex types does not contribute to the alignment in the same way as basic data types.

For a complex data type, such as a structure, the alignment is that of the member with the biggest alignment. Also, if all members in a structure are aligned, then the structure is aligned.

The following table shows the natural alignment requirement for some basic data types:

Table 7-1: Armv8 AArch32 alignment requirements of load and store instructions

| Туре | Size in bytes (bits) | Natural alignment requirement           |
|------|----------------------|-----------------------------------------|
| char | 1 (8)                | Address divisible by 1 - Always aligned |

| Туре  | Size in bytes (bits) | Natural alignment requirement           |
|-------|----------------------|-----------------------------------------|
| int   | 4 (32)               | Address divisible by 4                  |
| long  | 8 (64)               | Address divisible by 8                  |
| short | 2 (16)               | Address divisible by 2 - Even addresses |

In practice, data might not always be aligned. You can override the natural alignment of a variable in your source code with attributes or keywords, such as the \_\_attribute\_\_((aligned)) variable attribute. Overriding the alignment can ultimately cause the compiler to generate code with unaligned accesses through attributes such as \_\_attribute\_\_((packed)) or using unsafe cast alignment. However, unaligned accesses might cause alignment faults. Your code might or might not execute without fault depending on:

- Whether the processor supports unaligned accesses.
- Whether the instruction generated supports unaligned accesses. For example, LDRD does
  not support unaligned accesses and generates a run-time exception if it attempts to access
  unaligned data.

If natural alignment is the most efficient way that a processor can access data, why change it? Using a custom alignment can significantly improve performance or save memory, especially with structures.

Arm architectures support two types of memory:

#### Normal memory

Normal memory is regular memory for code, data, heap, and stack. This memory has the following properties:

- It can contain executable code.
- It can be cached.
- It can be reordered.
- Speculative load is allowed.
- The memory can be buffered.
- Unaligned access might be supported based on other settings such as the SCTLR.A bit in AArch32 state or the SCTLR\_ELx.nAA bit in AArch64 state.

#### **Device memory**

Device memory is a memory-mapped I/O register region. This memory has the following properties:

- It is never cached.
- It is not executable.
- No instruction fetch occurs.
- No speculative data access occurs.
- Writes can be buffered.
- All accesses must be aligned.

Any unaligned access to Device memory generates an Alignment fault.

For more information on Normal and Device memory and restrictions for each supported architecture, see:

- ARMv6-M Architecture Reference Manual.
- ARM Architecture Reference Manual ARMv7-A and ARMv7-R edition.
- ARMv7-M Architecture Reference Manual.
- Arm Architecture Reference Manual for A-profile architecture, for Armv8-A and Armv9-A architectures.
- Armv8-M Architecture Reference Manual.

#### Alignment, architectures, and performance

Different Arm architectures might or might not support aligned accesses.

For example, Arm® Cortex®-M0 does not support unaligned accesses. Therefore, if some instructions complete a transaction of a piece of data that does not lie on a word boundary, then the processor throws an Alignment fault at the execution level.

Some processors support architectures such as Armv7 that allow for unaligned accesses. Therefore, if some instructions load data from memory, and this data does not lie on a word boundary, the processor still completes the translation. However, these unaligned accesses have a cost.

For example, data might begin at an address that is not divisable by 4, such as at address 0x1001. In this case, the processor must first access the data at address 0x1000 and then apply an algorithm to access the required data value at byte 0x1001. This operation takes time and lowers performance. Therefore, having all data addresses aligned is more efficient. Data that spans page boundaries and caching can also increase the number of transactions, and degrade performance as a result.

## 7.1 Aligned and unaligned accesses

A memory access is aligned when the data being accessed is  $\tt n$  bytes long and the datum address is  $\tt n$ -byte aligned. That is, the address used in the memory access is divisible by the size of the data being fetched.

Access alignment relates to the lower level on the software stack, rather than being present at the source-code level. Access alignment concerns memory transactions that are performed at an instruction level that might be part of a more complex piece of data.

For example, an attempt to fetch a complex type from memory, such as a struct at C level that contains char and short types might occur in multiple load instructions. The alignment of accesses is dictated by checking whether each load instruction is aligned. A load is aligned when the address of the load after applying offsets is divisible by the size of the load being fetched. That is, checking whether the natural word boundaries are honored.

Table 7-2: Access alignment for variants of load instructions

| Load variant | Size of load                        | The access is aligned if:             | Supports unaligned access [1]        |
|--------------|-------------------------------------|---------------------------------------|--------------------------------------|
| LDR          | Word size (4 bytes, 32 bits)        | The final address is a multiple of 4. | Yes                                  |
| LDRSH        | Half word size (2 bytes, 16 bits)   | The final address is a multiple of 2. | Yes                                  |
| LDRB         | Byte size (1 byte, 8 bits)          | The final address is a multiple of 1. | Yes                                  |
|              |                                     | The access is always aligned.         |                                      |
| LDRD         | Double word size (8 bytes, 64 bits) | The final address is a multiple of 8. | No - Generates a run-time exception. |

#### Table note

[1] Assumes that the processor supports unaligned accesses.

Arm®v7 and later architectures must support unaligned data accesses for some load and store instructions.

Table 7-3: Armv8 AArch32 alignment requirements of load and store instructions

| Instructions                                                                             | Alignment check                   | Result if check fails when SCTLR.A or HSCTLR.A is 0 | Result if check fails when SCTLR.A or HSCTLR.A is 1 |
|------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------------------------------|-----------------------------------------------------|
| LDRB, LDREXB, LDRBT, LDRSB,<br>LDRSBT, STRB, STREXB, STRBT,<br>TBB                       | None                              | -                                                   | -                                                   |
| LDRH, LDRHT, LDRSH, LDRSHT, STRH, STRHT, TBH                                             | Halfword                          | Unaligned access                                    | Alignment fault                                     |
| LDREXH, STREXH, LDAH, STLH,<br>LDAEXH, STLEXH                                            | Halfword                          | Alignment fault                                     | Alignment fault                                     |
| LDR, LDRT, STR, STRT PUSH, encodings T3 and A2 only                                      | Word                              | Unaligned access                                    | Alignment fault                                     |
| POP, encodings T3 and A2 only                                                            |                                   |                                                     |                                                     |
| LDREX, STREX, LDA, STL,<br>LDAEX, STLEX                                                  | Word                              | Alignment fault                                     | Alignment fault                                     |
| LDREXD, STREXD, LDAEXD, STLEXD                                                           | Doubleword                        | Alignment fault                                     | Alignment fault                                     |
| All forms of LDM and STM, LDRD, RFE, SRS, STRD                                           | Word                              | Alignment fault                                     | Alignment fault                                     |
| LDC, STC                                                                                 | Word                              | Alignment fault                                     | Alignment fault                                     |
| VLDM, VLDR, VPOP, VPUSH, VSTM, VSTR                                                      | Word                              | Alignment fault                                     | Alignment fault                                     |
| VLD1, VLD2, VLD3, VLD4, VST1, VST2, VST3, VST4, all with standard alignment              | Element size                      | Unaligned access                                    | Alignment fault                                     |
| VLD1, VLD2, VLD3, VLD4, VST1, VST2, VST3, VST4, all with : <align> specified [1]</align> | As specified by : <align></align> | Alignment fault                                     | Alignment fault                                     |

#### Table note

[1] The : character is the preferred separator, but @<align> is also supported.

Table 7-4: Armv7 alignment requirements of load and store instructions

| Instructions                                                                             | Alignment check                   | Result if check fails when SCTLR.A is 0 | Result if check fails when SCTLR.A is 1 |
|------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------------------|-----------------------------------------|
| LDRB, LDREXB, LDRBT, LDRSB,<br>LDRSBT, STRB, STREXB, STRBT,<br>SWPB, TBB                 | None                              | -                                       | -                                       |
| LDRH, LDRHT, LDRSH, LDRSHT, STRH, STRHT, TBH                                             | Halfword                          | Unaligned access                        | Alignment fault                         |
| LDREXH, STREXH                                                                           | Halfword                          | Alignment fault                         | Alignment fault                         |
| LDR, LDRT, STR, STRT                                                                     | Word                              | Unaligned access                        | Alignment fault                         |
| PUSH, encodings T3 and A2 only                                                           |                                   |                                         |                                         |
| POP, encodings T3 and A2 only                                                            |                                   |                                         |                                         |
| LDREX, STREX                                                                             | Word                              | Alignment fault                         | Alignment fault                         |
| LDREXD, STREXD                                                                           | Doubleword                        | Alignment fault                         | Alignment fault                         |
| All forms of LDM and STM, LDRD, RFE, SRS, STRD, SWP                                      | Word                              | Alignment fault                         | Alignment fault                         |
| PUSH, except for encodings T3 and A2                                                     |                                   |                                         |                                         |
| POP, except for encodings T3 and A2                                                      |                                   |                                         |                                         |
| LDC, LDC2, STC, STC2                                                                     | Word                              | Alignment fault                         | Alignment fault                         |
| VLDM, VLDR, VPOP, VPUSH, VSTM, VSTR                                                      | Word                              | Alignment fault                         | Alignment fault                         |
| VLD1, VLD2, VLD3, VLD4, VST1,<br>VST2, VST3, VST4, all with<br>standard alignment [1]    | Element size                      | Unaligned access                        | Alignment fault                         |
| VLD1, VLD2, VLD3, VLD4, VST1, VST2, VST3, VST4, all with : <align> specified [2]</align> | As specified by : <align></align> | Alignment fault                         | Alignment fault                         |

#### **Table notes**

- [1] These element and structure load and store instructions are only in the Advanced SIMD Extension to the A32 and T32 instruction sets.
- [2] The : character is the preferred separator, but @<align> is also supported.

## 7.2 Unaligned access support in Arm Compiler for Embedded

The Arm®v6 architecture, with the exception of Armv6-M, introduced the first hardware support for unaligned accesses. Cortex®-A and Cortex-R processors can deal with unaligned accesses in hardware, removing the need for software routines.

Support for unaligned accesses is limited to a subset of load and store instructions:

- LDRB, LDRSB, and STRB.
- LDRH, LDRSH, and STRH.
- LDR and STR.

Instructions that do not support unaligned accesses include:

- LDM and STM.
- LDRD and STRD.

Also, unaligned accesses are only allowed to regions marked as Normal memory type. To enable unaligned access support, set the SCTLR.A bit in the system control coprocessor. Attempts to perform unaligned accesses when not allowed cause an Alignment fault, which is taken as a Data Abort exception. See Unaligned data access for more information.

#### How hardware supports unaligned accesses

In many cases, a processor cannot generate an unaligned access on its interfaces to the memory system. This situation applies to caches, *Tightly Coupled Memories* (TCMs), and the system bus. In these cases, the processor generates a series of accesses to implement the unaligned access. This method is similar to the software routines used for earlier processors.

For example:

```
MOV r1, #0x8001
LDR r0, [r1]
```

Most modern Arm processors have 64-bit or 128-bit interfaces. In this example, a processor typically reads the 64-bit or 128-bit block containing bytes 0x8001, 0x8002, 0x8003, and 0x8004. The processor discards the other bytes.

For another example:

```
MOV r1, #0x81FC
LDR r0, [r1]
```

The four bytes of this load span both a 64-bit and 128-bit boundary. Therefore, with either interface width, the processor has to perform two reads.

In both of these examples, it is possible to see that unaligned accesses require more work by the hardware. While more efficient than the software routines required by previous processors, it is still less efficient than aligned accesses.

#### Pointer alignment in C

When compiling C, variables are by default architecturally aligned. A global of type int or uint32\_t is 4-byte aligned in memory. Similarly, a pointer of type int\* is expected to contain a 4-byte aligned address.

Where this is not the case, or might not be the case, the variable or pointer must be marked with the <u>\_\_unaligned</u> keyword. This keyword is a warning to the compiler that the variable or pointer is potentially unaligned. That is, it reduces the expected alignment of the pointer to 1-byte. For more information, see <u>\_\_unaligned</u>.

For a structure layout, you must use the <u>\_\_attribute\_\_(packed)</u>) variable or type attribute to ensure the smallest possible alignment of structure members. For more information, see:

- \_\_attribute\_\_((packed)) type attribute.
- \_\_attribute\_\_((packed)) variable attribute.

#### **Compiler assumptions**

When compiling for an Armv7-A or Armv7-R processor, Arm Compiler for Embedded assumes that it can use unaligned accesses.

The -mno-unaligned-access option tells the compiler not to knowingly generate unaligned accesses. What is the significance of knowingly?

As mentioned in the previous section, a pointer must contain an address with correct alignment for the type:

- uint32 t\* requires 4-byte alignment.
- uint16 t\* requires 2-byte alignment.
- uint8 t\* requires 1-byte alignment.

For structures, the alignment is that of the most aligned member.

The compiler generates code on the assumption that a pointer is correctly aligned. It does not add code to perform run-time checks. A pointer might contain an incorrectly aligned address for many reasons. A common cause is casting, for example:

```
uint8_t tmp;
uint32_t* pMyPointer = (uint32_t*)(&tmp);
```

This code takes the address of a uint8\_t variable, then casts that address as a uint32\_t pointer. The compiler still assumes that pMyPointer is correctly aligned for a uint32\_t pointer. The compiler might then unknowingly generate code that results in an unaligned access.

You can avoid this situation with the unaligned qualifier, for example:

```
uint8 t tmp;
 unaligned uint32 t* pMyPointer = ( unaligned uint32 t*) (&tmp);
```

#### **Code Generation**

When unaligned accesses are permitted, the compiler continues to use instructions that support unaligned accesses for accesses through unaligned pointers. For example LDR and STR instructions. However, it does not use instructions that do not support unaligned accesses, such as LDM.

When unaligned accesses are not permitted, because you specified the compiler option -mnounaligned-access, the compiler accesses unaligned data by performing a number of aligned accesses. Usually, this access is done by calling a library function such as aeabi uread4().

#### Device Memory

Address regions that access peripherals rather than memory must be marked as Device memory. Depending on the processor, this memory might be configured in the Memory Protection Unit (MPU) or the Memory Management Unit (MMU). Unaligned accesses are not permitted to these regions even when unaligned access support is enabled. If an unaligned access is attempted, the processor generates an Alignment fault.

The compiler does not have any information about which address ranges are Device memory. Therefore, it is your responsibility to ensure the alignment of accesses to devices. In practice, peripheral registers are usually at aligned addresses. It is also usual to access peripheral registers through volatile variables or pointers. Use of volatile restricts the compiler to accessing the data with the size of access specified where possible. For more information on the restrictions imposed on volatile types, see the Volatile Data Types section of the Procedure Call Standard for the Arm Architecture.

It is also necessary to avoid using C library functions such as memcpy () to access Device memory, because there is no guarantee of the type of accesses these functions use. If it is necessary to copy a buffer of memory to a Device memory, you must provide a suitable copying routine and call this routine instead of memcpy().

For more information, see Device and Strongly-ordered memory.

#### Performance

If code frequently accesses unaligned data, there might be a performance advantage to enabling unaligned accesses. However, the extent of this advantage depends on many factors. Even though this support allows a single instruction to access unaligned data, it often requires multiple bus accesses to occur. Therefore, the bus transactions performed by an unaligned access might be similar to those performed by the multiple instructions used when unaligned access support is disabled. The code without unaligned access support has to perform various shift and logical operations. However, on a multi-issue processor the execution time of these operations might be hidden by executing them in parallel with the memory accesses. There is also a function call overhead when using functions such as aeabi uread4(), though branch prediction might reduce the impact of using these functions.

#### Related information

-munaligned-access, -mno-unaligned-access
\_\_unaligned
Volatile variables
How can I debug an Arm AArch64 Alignment Abort?
memcpy and memset unaligned access and alignment fault

## 7.3 Alignment at the source code and compilation level

On modern processors, how a compiler places data in the final binary depends on alignment considerations to generate optimized code.

How a C compiler places basic C data types in memory is not arbitrary. Data does not normally start at arbitrary byte addresses in memory. Rather, each type except char has an alignment requirement:

- A single-byte char can start on any byte address.
- A 2-byte short must start on an even address.
- A 4-byte int or float must start on an address divisible by 4.
- An 8-byte long or double must start on an address divisible by 8.

Whether the data is signed or unsigned makes no difference.

That is, basic C types on a standard *Instruction Set Architecture* (ISA) are self-aligned. Pointers, whether 32-bit (4-byte) or 64-bit (8-byte) are also self-aligned.

Self-alignment makes access faster because it facilitates generating single-instruction fetches and puts of the typed data. However, without alignment constraints, the code might perform two or more accesses that span machine-word boundaries. Characters are a special case and they are equally expensive whereever they live inside a single machine word. That is why they do not have a preferred alignment.

To ensure natural alignment, it might be necessary to insert some padding between structure elements or after the last element of a structure.

#### Example: Padding between structure elements

This example shows how you can reduce padding by modifying your source code.

The example is available in Example of padding between structure elements.

## 7.4 Example of padding between structure elements

This example shows how you can reduce padding by modifying your source code.

For more information, see Alignment at the source code and compilation level.

#### Example: Remove padding by modifying the structure layout in source code

You might have the following structure:

```
typedef struct
{
   char a;
   int b;
   char c
   short d;
} my_struct_t;
```

After compiling, the layout in memory is determined by the int type, because that has the highest alignment. For example:



For this example and the following examples, the most important part of the address is the last two hexadecimal values. Therefore, ?????? means any address where the data might be placed by the compiler.

| Address    | Byte 0 | Byte 1  | Byte 2  | Byte 3  |
|------------|--------|---------|---------|---------|
| 0x??????00 |        |         |         |         |
| 0x??????04 | char a | padding | padding | padding |
| 0x??????08 | int b  | int b   | int b   | int b   |
| 0x??????0c | char c | padding | short d | short d |
| 0x??????10 |        |         |         |         |

However, by changing the layout of the structure in the source code, you can assist the compilation and reduce or remove the padding. For this example, change the struct to:

```
typedef struct
{
   char a;
   char c
   short d;
   int b;
} my_struct_t;
```

Placing the int after the short removes the padding:

| Address    | Byte 0 | Byte 1 | Byte 2  | Byte 3  |
|------------|--------|--------|---------|---------|
| 0x??????00 |        |        |         |         |
| 0x??????04 | char a | char c | short d | short d |

| Address    | Byte 0 | Byte 1 | Byte 2 | Byte 3 |
|------------|--------|--------|--------|--------|
| 0x??????08 | int b  | int b  | int b  | int b  |
| 0x??????0c |        |        |        |        |
| 0x??????10 |        |        |        |        |

#### Example: A struct that cannot have padding removed

You might have the following structure:

```
typedef struct
{
   char a;
   short d;
   int b;
} my_struct_t;
```

After compiling, the layout in memory is, for example:

| Address    | Byte 0 | Byte 1  | Byte 2  | Byte 3  |
|------------|--------|---------|---------|---------|
| 0x??????00 |        |         |         |         |
| 0x??????04 | char a | padding | short d | short d |
| 0x??????08 | int b  | int b   | int b   | int b   |
| 0x??????0c |        |         |         |         |
| 0x??????10 |        |         |         |         |

As a consequence, not only is the data aligned in memory, but all accesses and all generated instructions are aligned.

#### **Example: Alignment of instructions**

Create the file main.c containing the following C code:

```
#include <stdio.h>
struct my_struct
{
    char a;
    short b;
    int c;
};
struct my_struct f;
int main(void)
{
    printf("%d\n", f.a + f.b + f.c);
    return 0;
}
```

To compile the program, enter:

```
armclang --target=arm-arm-none-eabi -mcpu=cortex-m3 -01 -Wcast-align -c main.c -o main.o
```

To view the disassembly and symbol table with fromelf, enter:

```
fromelf -cdef -s main.o
```

The output shows:

```
main
    0x00000000:
                   b580
                                       PUSH
                                                {r7,lr}
r0,#:LOWER16: f
                   f2400000
    0x00000002:
                                       MOVW
                               @...
    0x00000006:
                   f2c00000
                                       MOVT
                                                r0,#:UPPER16: f
                               . . . .
    0x0000000a:
                   7801
                                       LDRB
                               . X
                                               r1,[r0,#0]
    0x000000c:
                   f9b02002
                               . . .
                                       LDRSH
                                                r2, [r0, #2]
                                                r0,[r0,#4]
    0x00000010:
                   6840
                               @h
                                      LDR
    0x00000012:
                  4411
                               .D
                                      ADD
                                                r1, r1, r2
    0x0000014:
                   4401
                               .D
                                       ADD
                                                r1,r1,r0
    0x00000016:
                   a002
                                                r0, {pc}+0xa; 0x20
                                       ADR
                               . .
                                                  2printf
    0x0000018:
                   f7fffffe
                                       BL
    0x0000001c:
                                                <u>r0</u>,#0
                   2000
                                       MOVS
    0x0000001e:
                   bd80
                                       POP
                                                {r7,pc}
  # Symbol Name
                                Value
                                       Bind Sec Type Vis Size
                                0x00000000
  7 f
                                             Gb
                                                   7 Data Hi
                                                                 0x8
```

After working out the initial value for register r0, it is possible to conclude that the various fetching operations in this example represent aligned accesses.

However, if space is a constraint you can force the compiler to overlook the alignment requirements to save space. Arm® Compiler for Embedded 6 provides this feature with the \_\_attribute\_\_((packed)) type attribute. For more information, see \_\_attribute\_\_((packed)) type attribute.

Modify the struct in main.c as follows:

```
#include <stdio.h>
struct __attribute__((packed)) my_struct
{
    char a;
    short b;
    int c;
};
```

The layout in memory is now:

| Address    | Byte 0 | Byte 1  | Byte 2  | Byte 3 |
|------------|--------|---------|---------|--------|
| 0x??????00 |        |         |         |        |
| 0x??????04 | char a | short d | short d | int b  |
| 0x??????08 | int b  | int b   | int b   |        |
| 0x??????0c |        |         |         |        |
| 0x??????10 |        |         |         |        |

View the contents of the object file using the frome1f command:

```
main
   0x00000000:
                b580
                                 PUSH
                                         {r7,lr}
                               PUSH
MOVW
MOVT
                f2400000
   0x00000002:
                          @...
                                         r0, #:LOWER16: f
   0x00000006:
                f2c00000
                         . . . .
                                        r0,#:UPPER16: f
                                LDRB
   0x0000000a:
                7801
                          . X
                                        r1,[r0,#0]
                f9b02001
                                 LDRSH
   0x000000c:
                                         r2,[r0,#1]
                          . . .
                               LDR
   0x00000010:
                f8d00003
                                        r0,[r0,#3]
   0x0000014:
                          . D
                4411
                                ADD
                                        r1, r1, r2
                          .D
   0x00000016:
                4401
                                 ADD
                                         r1, r1, r0
                                ADR
   0x00000018:
                          . .
                a002
                                         r0, \{pc\} + 0xc ; 0x24
   0x0000001a:
                f7fffffe
                               BL
                                           2printf
                          . . . .
                2000
                                MOVS
                                         r0,#0
   0x0000001e:
                          .
   0x00000020:
                bd80
                                 POP
                                         {r7,pc}
                          . .
   0x00000022:
                bf00
                                NOP
 # Symbol Name
                                    Bind Sec Type Vis Size
                           Value
______
                           0x0000000
                                     Gb
                                            7 Data Hi
                                                        0x7
```

You can see that the size of f has changed to 7 bytes rather than 8 in the unpacked version.

Also, assuming that rO contains an aligned address, then:

- LDRB r1, [r0, #0] is an aligned access when fetching the char.
- LDRSH r2, [r0, #1] is an unaligned access when fetching the short.
- LDR r0, [r0, #3] is an unaligned address when fetching the int.

Although this example shows that f is unaligned in memory, you can force the compiler to perform aligned accesses to the elements of f using the command-line option -mno-unaligned-access.

Compile main.c again with -mno-unaligned-access:

```
armclang --target=arm-arm-none-eabi -mcpu=cortex-m3 -01 -Wcast-align -mno-unaligned-access -c main.c -o main.o
```

View the contents of the object file using the fromelf command:

```
main
    0x00000000:
                b580
                                       PUSH
                                                {r7,lr}
                              @...
    0x00000002:
                  f2400000
                                       MOVW
                                                r0, #:LOWER16: f
    0x0000006:
                   f2c00000
                                       MOVT
                                                r0,#:UPPER16: f
                              . . . .
                  f9901002
    0x0000000a:
                                       LDRSB
                                               r1,[r0,#2]
                              Cx
    0x0000000e:
                                      LDRB
                   7843
                                               r3,[r0,#1]
    0x0000010:
                   7802
                                       LDRB
                                               r2,[r0,#0]
                              . X
    0x00000012:
                   f890c004
                                      LDRB
                                               r12,[r0,#4]
                               . . . .
                              C..!
                   ea432101
    0x00000016:
                                      ORR
                                               r1,r3,r1,LSL #8
    0x0000001a:
                               ...?
                   f8103f03
                                       LDRB
                                               r3,[r0,#3]!
    0x0000001e:
                   4411
                                       ADD
                                                r1, r1, r2
                               .D
    0x00000020:
                   7882
                                      LDRB
                                               r2,[r0,#2]
                               . X
                                       LDRB
    0x00000022:
                   78c0
                                               r0,[r0,#3]
                               . X
    0x00000024:
                   ea43230c
                               C..#
                                       ORR
                                                r3, r3, r12, LSL #8
    0x00000028:
                   ea422000
                               В..
                                                r0, r2, r0, LSL #8
                                       ORR
                               C..@
    0x0000002c:
                                       ORR
                  ea434000
                                               r0,r3,r0,LSL #16
```

```
0 \times 00000030:
                                                 ADD
                                                           r1, r1, r0
         0x00000032:
                          a002
                                                           r0, \{pc\} + 0xa ; 0x3c
                                                 ADR
                                        . .
                          f7fffffe
         0x00000034:
                                                 BL
                                                              2printf
         0x0000038:
                          2000
                                                 MOVS
                                                           \overline{r0},#0
         0x0000003a:
                          bd80
                                                 POP
                                                           {r7,pc}
      # Symbol Name
                                         Value
                                                     Bind Sec Type Vis Size
                                         0x00000000
                                                       Gb
                                                              7 Data Hi
                                                                               0 \times 7
. . .
```

You can see that f is still 7 bytes and is unaligned.

However all the accesses performed are aligned, which is possible to see because they are all byte accesses (LDRB and LDRSB).

Therefore, the code occupies the same space but relies on aligned accesses. Although the aligned accesses are useful for performance reasons, other factors that are out of the control of the compiler might degrade the performance. For example, accesses across page boundaries and caching.

## 7.5 Alignment and unsafe casting

For some cases, such as unsafe casting, the armclang option -mno-unaligned-access might not have the effect you expect.

For example, unsafe casting is when you initialize a variable of one data type, and then cast it to another data type with a bigger alignment requirement.

If you add the -mno-unaligned-access option during compilation, unaligned accesses still happen at the assembly level.

#### Example: Casting a char pointer to an int pointer

This example shows the result of casting a char pointer to an int pointer.

The example is available in Example of casting a char pointer to an int pointer.

#### Related information

- -munaligned-access, -mno-unaligned-access
- --unaligned access, --no unaligned access

## 7.6 Example of casting a char pointer to an int pointer

This example shows the result of casting a char pointer to an int pointer.

For more information, see Alignment and unsafe casting.

#### Example: Unsafe casting of a char pointer to an int pointer

Create the file unsafe cast.c containing the following C code:

```
#include <stdio.h>
char *c = (char *)0xc001;
int main(void)
{
   int *x = (int *)c;
   printf("%x\n", x[0]);
   return 0;
}
```

To compile the program, enter:

```
armclang --target=arm-arm-none-eabi -mcpu=cortex-m3 -01 -c unsafe_cast.c -o unsafe_cast.o
```

To view the disassembly, enter:

```
fromelf -cdef -s unsafe_cast.o
```

The output shows:

```
main
   0x00000000:
                                      PUSH {r7,lr}
MOVW r0,#:LOWER16: c
                 b580
                 f2400000 @...
   0x00000002:
    0x00000006:
                  f2c00000 ....
                                      MOVT
                                               r0,#:UPPER16: c
    0x0000000a:
                   6800
                              .h
                                      LDR
                                               r0,[r0,#0]
                                      LDR
ADR
                              .h
    0x0000000c:
                  6801
                                               r1,[r0,#0]
    0x0000000e:
                  a002
                                               r0, {pc}+0xa; 0x18
                              . .
                                               \frac{2printf}{r0, #0}
    0x0000010:
                   f7fffffe
                                      BL
                              . . . .
    0x00000014:
                   2000
                                      MOVS
    0x00000016:
                   bd80
                                      POP
                                               {r7,pc}
```

This example shows the following:

- The MOVW and MOVT instructions load rO with the address of c.
- LDR r0, [r0, #0] then loads the contents of c into r0, which from the source code is 0xc001.
- LDR r1, [r0, #0] loads the contents of address 0xc001 into r1.

The last LDR instruction is an unaligned access because it fetches a 4-byte integer starting at address 0xc001 which means that the word boundaries are crossed:

| Address | Byte 0 | Byte 1 | Byte 2 | Byte 3 |
|---------|--------|--------|--------|--------|
| 0xc000  |        | С      | С      | С      |
| 0xc004  | С      |        |        |        |

Compiling unsafe\_cast.c with -mno-unaligned-access still generates the same assembly.

You can detect unsafe casts with the -wcast-align compiler option, for example:

To abort the compilation when this situation occurs, use the -werror=cast-align compiler option, for example:

Although we initially have unaligned accesses, the code can still run on a processor that allows unaligned accesses. However, some instructions such as LDRD only allow for aligned accesses. Therefore, providing an unaligned address to LDRD causes a fault. In most cases, the compiler ensures that LDRD instructions always work with aligned addresses. The only situation where it does not follows from unsafe pointer casting.

#### **Example: Unsafe pointer casting**

Create the file init pointers.c containing the following C code:

```
#include <stdio.h>
char *c = (char *)0xc001;
void init_pointers(void)
{
    *c = 0xaa;
}

int main(void)
{
    int *x = (int *)c;
    init_pointers();
    printf("%x, %x\n", x[0], x[1]);
    return 0;
}
```

To compile the program, enter:

```
armclang --target=arm-arm-none-eabi -mcpu=cortex-m3 -01 -c init_pointers.c -o
init_pointers.o
```

To view the disassembly, enter:

```
fromelf -cdef -s init_pointers.o
```

#### The output shows:

```
main
    0x00000000:
                   b580
                                         PUSH
                                                   {r7,lr}
                    f2400000
                                                   r0, #:LOWER16: c
    0x00000002:
                                 @...
                                         MOVW
    0x00000006:
                   f2c00000
                                         MOVT
                                                   r0, #:UPPER16: c
                                 . . . .
    0x0000000a:
                    6800
                                 .h
                                         T<sub>1</sub>DR
                                                   r0,[r0,#0]
    0x000000c:
                    21aa
                                 .!
                                         MOVS
                                                   r1,#0xaa
                                 ·p
    0x0000000e:
                    7001
                                         STRB
                                                   r1,[r0,#0]
                    e9d01200
    0x00000010:
                                         LDRD
                                                   r1, r2, [r0, #0]
                                 . . . .
    0x00000014:
                                                   r0, \{pc\} + 0xc ; 0x20
                    a002
                                         ADR
                                 . .
    0x00000016:
                    f7fffffe
                                                     _2printf
                                         BT.
    0x0000001a:
                    2000
                                         MOVS
                                                   r0,#0
    0x0000001c:
                    bd80
                                         POP
                                                   {r7,pc}
    0x0000001e:
                    bf00
                                         NOP
```

You can still use the -wcast-align and -werror=cast-align compiler options to detect these situations.

## 7.7 Instruction alignment of functions and loops

Alignment of functions and loops is commonly used in program performance optimization.



This topic includes descriptions of [COMMUNITY] features. See Support level definitions.

The following example shows a simple loop in assembly code:

```
.globl ASMDELAY
ASMDELAY:
subs r0,r0,#1
bne ASMDELAY
bx lr
```

To simulate different parameters of loop alignment, you can insert padding on top of the code. However, the performance difference depends on the padding that you insert.

In application code that you are developing, it is harder to quantify and qualify the effects of the alignment on performance. The microarchitecture and cache interactions with your application can influence the effects.

For example, a bigger alignment boosts execution performance in general. However, loops usually rely on the repeated code. Therefore, if the alignment is too big, the code might occupy more memory than necessary and might not fit in cache. This situation hinders the performance. Quantifying this trade-off is difficult, because making alignment decisions is difficult.

In general, you can try to set loop and function alignment to coincide to cache line size.

Processor caches transfer data from and to main memory in chunks called cache lines. A typical size for the cache line size is 64 bytes. Using an alignment larger than 64 bytes means crossing cache line boundaries that result in more fetches.

However, a larger cache line size could mean that data has enough space to be properly aligned, and in general, executing the code would be faster.

Alternatively, a smaller alignment than the cache line size might produce faster code because it increases the use of the cache. However, to fit in these space boundaries it might also mean that data must be unaligned, therefore, lowering performance.

The following [COMMUNITY] command-line options allow you to regulate the alignment of functions and loops with:

- -falign-functions.
- -falign-loops.

For more information about these options, see the Clang command line argument reference.

## 7.8 Alignment and linking

Arm® Compiler for Embedded 6 supports the armlink alignment option --no\_unaligned\_access. This option checks whether all files being linked are compiled with the -mno-unaligned-access option.

#### Example: Linking with the --no unaligned access option

Create the file main.c containing the following C code:

```
#include <stdio.h>
#include "struct_packed.c"

struct my_struct f;

int main(void)
{
    printf("%d\n", f.a + f.b + f.c);
    return 0;
}
```

Create the file struct\_packed.c containing the code:

```
struct __attribute__((packed)) my_struct
{
   char a;
   short b;
   int c;
};
```

#### To compile the files, enter:

```
armclang -mcpu=cortex-m3 --target=arm-arm-none-eabi -01 main.c -c -o main.o armclang -mcpu=cortex-m3 --target=arm-arm-none-eabi -01 -mno-unaligned-access struct_packed.c -c -o struct_packed.o
```

To link the object files, enter:

```
armlink --no_unaligned_access main.o struct_packed.o -o alignment_link_example.axf
```

The link generates the following error:

```
Error: L6366E: main.o attributes are not compatible with the provided attributes.

Object main.o contains Build Attributes that are incompatible with the provided attributes.

Tag_CPU_unaligned_access = The producer was permitted to generate architecture v6-style unaligned data accesses (=1)

Finished: 2 information, 0 warning and 1 error messages.
```

If you add the -mno-unaligned-access option when compiling main.c, this error is not generated.

#### Related information

-munaligned-access, -mno-unaligned-access --unaligned access, --no unaligned access

## 8. Building for different target architectures

Arm® Compiler for Embedded allows you to build applications for various targets. You can build an application for a specific architecture or processor, and for specific features that are supported by the architecture or processor.

# 8.1 How to build for an Armv8-R AArch64 target without hardware floating-point support

This task shows you how to build an application for an Arm®v8-R AArch64 target without hardware floating-point support.

#### About this task

To build an application for an Armv8-R AArch64 target without hardware floating-point support, you must:

- Compile with an -march or -mcpu option for Armv8-R AArch64 that specifies the +nofp feature. For example, either -march=armv8-r+nofp or -mcpu=cortex-r82+nofp.
- Compile with -mabi=aapcs-soft.
- Link with --cpu=8-R.64 --fpu=SoftVFP.



If your application includes assembly code, assembling with +nofp reports an error if your assembly code contains floating-point instructions. Therefore, we recommend that you assemble with both +nofp and -mabi=aapcs-soft.

#### **Procedure**

1. Create the file main.c containing the following C code:

```
#include <stdio.h>
#include <math.h>

__attribute___((noinline)) void test_nofp(float a, float b)

{
    printf("%1.1f + %1.1f = %1.f\n", a, b, a + b);
    printf("floorf(%1.1f) = %1.f\n", a, floorf(a));
    printf("floorf(%1.1f) = %1.f\n", b, floorf(b));
}

int main(void)
{
    puts("Hello, world!");
    test_nofp(2.7f, -2.3f);
    return 0;
}
```

2. Compile and link with the following command:

```
armclang --target=aarch64-arm-none-eabi -march=armv8-r+nofp -mabi=aapcs-soft -O1 -W1,--cpu=8-R.64 -W1,--fpu=SoftVFP main.c -o aarch64-r.axf
```

3. Run the image on a suitable target. The image displays:

```
Hello, world!

2.7 + -2.3 = 0.4

floorf(2.7) = 2.0

floorf(-2.3) = -3.0
```

4. Run fromelf to display the disassembly:

```
fromelf --disassemble aarch64-r.axf
```

In the disassembly, you can see that no floating-point is used because:

- There are no FP registers for the test\_nofp() function or main() function.
- There are no FP registers for the floorf() library function.

#### Related information

- -mabi (armclang)
- -march (armclang)
- -mcpu (armclang)
- --target
- --cpu
- --fpu
- --disassemble

## 9. Mapping Code and Data to the Target

There are various options in Arm® Compiler for Embedded to control how code, data and other sections of the image are mapped to specific locations on the target.

## 9.1 What the linker does to create an image

The linker takes object files that a compiler or assembler produces and combines them into an executable image. The linker also uses a memory description to assign the input code and data from the object files to the required addresses in the image.

You can specify object files directly on the command line or specify a user library containing object files. The linker:

- Resolves symbolic references between the input object files.
- Extracts object modules from libraries to resolve otherwise unresolved symbolic references.
- Removes unused sections.
- Eliminates duplicate common groups and common code, data, and debug sections.
- Sorts input sections according to their attributes and names, and merges sections with similar attributes and names into contiguous chunks.
- Organizes object fragments into memory regions according to the grouping and placement information that is provided in a memory description.
- Assigns addresses to relocatable values.
- Generates either a partial object if requested, for input to another link step, or an executable image.

The linker has a built-in memory description that it uses by default. However, you can override this default memory description with command-line options or with a scatter file. The method that you use depends how much you want to control the placement of the various output sections in the image:

- Allow the linker to automatically place the output sections using the default memory map for the specified linking model. armlink uses default locations for the RO, RW, eXecute-Only (XO), and ZI output sections.
- Use the memory map related command-line options to specify the locations of the RO, RW, XO, and ZI output sections.
- Use a scatter file if you want to have the most control over where the linker places various parts of your image. For example, you can place individual functions at specific addresses or certain data structures at peripheral addresses.



XO sections are supported only for images that are targeted at Arm®v6-M, Armv7-M, or Armv8-M architectures.

#### 9.1.1 What you can control with a scatter file

A scatter file gives you the ability to control where the linker places different parts of your image for your particular target.

You can control:

- The location and size of various memory regions that are mapped to ROM, RAM, and FLASH.
- The location of individual functions and variables, and code from the Arm standard C and C++ libraries.
- The placement of sections that contain individual functions or variables, or code from the Arm standard C and C++ libraries.
- The priority ordering of memory areas for placing unassigned sections, to ensure that they get filled in a particular order.
- The location and size of empty regions of memory, such as memory to use for stack and heap.

If the location of some code or data lies outside all the regions that are specified in your scatter file, the linker attempts to create a load and execution region to contain that code or data.



Multiple code and data sections cannot occupy the same area of memory, unless you place them in separate overlay regions.

## 9.1.2 Interaction of OVERLAY and PROTECTED attributes with armlink merge options

The overlay and protected scatter-loading attributes modify the behavior of the armlink options --merge and --merge\_litpools.

The following table describes how the OVERLAY and PROTECTED scatter-loading attributes affect the armlink options --merge and --merge\_litpools. The terms const string and const value have the following meanings:

#### const string

A string literal from an ELF section with the SHF MERGE and SHF STRINGS flags.

#### const value

A constant defined in a constant pool where the constant pool is in the same section as the code that uses it.

| armlink command option | No attribute                               | OVERLAY attribute                                                                                                                                                                                | PROTECTED attribute                                                                                            |
|------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| merge                  | Merges all const strings.                  | Prevents merging across regions marked OVERLAY with other regions.                                                                                                                               | Prevents merging across regions marked PROTECTED with other regions.                                           |
|                        |                                            | const strings within a region are merged.                                                                                                                                                        | const strings within a region are merged.                                                                      |
| no_merge               | Disables the merging of all const strings. | Disables the merging of all const strings.                                                                                                                                                       | Disables the merging of all const strings.                                                                     |
| merge_litpools         | Merges all const values.                   | Prevents merging across regions marked OVERLAY. A const in an OVERLAY can be merged into a region that is not marked with either OVERLAY or PROTECTED.  const values within a region are merged. | Prevents merging across regions marked PROTECTED with other regions.  const values within a region are merged. |
| no_merge_litpools      | Disables the merging of all const values.  | Disables the merging of all const values.                                                                                                                                                        | Disables the merging of all const values.                                                                      |

#### Related information

- --merge, --no\_merge
- --merge litpools, --no merge litpools

Merging identical constants

Load region attributes

Execution region attributes

## 9.2 Support for position independent code

Position Independent Code (PIC) permits an executable to be loaded at an address that is different from the static link time address.

PIC is either required or useful for a number of cases, including:

- Address space randomization.
- Shared libraries.
- Loadable modules.
- Flash/ROM construction from independent components.

#### **Properties of PIC**

There are a number of ways of implementing PIC, each with its own set of trade-offs.

#### Relocation required

Relocation, sometimes called rebasing, is where position independence can only be achieved by applying alterations to the program identified by relocations. In most models, the relocations are applied to the read/write part of the program, by an external program such

as a program loader, and applied once at load time. However, it is possible to bundle a loader into the program so that the program can relocate itself.

PI models requiring relocation by an external program are more flexible than those without, but they require you to build a more complex loader.

#### Online or offline position independence

The majority of PI applications are relocated at run-time when the application loads. In many cases the ELF file and its data structures are used by the run-time loader. It is also possible to construct a product out of components such as a hypervisor and guest operating systems. When building a flash image, it can help to construct the image from components that can be relocated when building the image, even if the addresses are fixed at run-time.

#### **Shared Library Support or not**

Supporting shared libraries presents some extra complexity. The library has its own code and data separate from the program, and its address might not be known to the program at static link time.

#### Fixed offset between code and data

A common implementation strategy, particularly when there is a *Memory Management Unit* (MMU) available, is to place the data for a program at a fixed offset away from the code. This strategy permits access to the data PC-relative with no relocations. This strategy might not work for Cortex®-M processors, because each instantiation of the program requires the code and data to be copied into RAM.

#### Data accessed through an offset from a static base

An alternative implementation strategy is also supported, particularly when there is no MMU available. In this strategy, place all the data in a contiguous block of memory and reserve a register, R9, as the static base. All data is accessed through offsets from the static base. This strategy does not require any relationship between code and data address, so code can be in flash and data can be at any point in RAM. The limitation of this strategy is that every program and shared library has its own static base, so implementing shared libraries with their own static data is more complicated.

For more information, see the Procedure Call Standard for the Arm Architecture.

#### PI code options in Arm Compiler for Embedded 6

Arm® Compiler for Embedded 6 supports a number of Position Independent Code (PIC) options.

#### System V PIC and PIE

The PIC model is most often used on a platform OS where the ELF file is paged into memory and executed directly. The *read-only* (RO) part of the program is free from relocation, but the *read/write* (RW) part must be relocated. To achieve this distinction, the RO part only contains PC-relative offsets, and the RW part is a fixed distance away from the RO part. Therefore, the static linker can resolve the PC-relative offsets. Because the RO part of the program cannot use any absolute addresses, any time an absolute address is needed it must be redirected by way of the RW part. This redirection is performed by using a *Global Offset Table* (GOT) which is constructed at link time. Calling out to functions in other modules is achieved by a linkergenerated *Procedure Linkage Table* (PLT). Each PLT entry is a trampoline to load the address of the imported function from a RW part of the GOT sometimes called the .got.plt.

The following diagram shows a typical PIC memory layout:

Figure 9-1: Position Independent Code layout



For a more thorough explanation of PIC, see Position Independent Code (PIC) in shared libraries. Although the examples are in X86\_64, the general principle is the same.

When a dynamic relocation can be resolved without needing a symbol lookup, then the relocation can be expressed as R\_<ARCH>\_RELATIVE. For example, a relocation to a non-preemptable definition in the same module. To resolve an R\_<ARCH>\_RELATIVE relocation, a loader only needs to add the displacement between the static link address and the address the program is being loaded at. This displacement is the same for all relative relocations.

Figure 9-2: Position Independent Code relative relocations



#### Use in bare-metal systems

Code compiled with PIC must be linked into a suitable ELF file that maintains a fixed offset between code and data. armlink provides two ways to do this, --sysv and --bare-metal-pie:

- The --sysv option is intended for a sophisticated ELF loader that is able to resolve dynamic relocations. The details of writing such a loader are outside the scope of this document. For more information, see the section *Program Loading and Dynamic Linking* in the System V ABI for the Arm 64-bit Architecture (AArch64).
- The --bare-metal-pie option is limited to single position independent executables, but only needs a simple loader. See Bare-metal Position Independent Executables.

For systems without a MMU, the code and data must be copied into a contiguous free block of memory, maintaining the fixed offset from code to data. It is not possible to run code from flash and to have data in RAM.

A bare-metal *Position Independent Executable* (PIE) is an Arm Compiler for Embedded 6 only option that uses PIC addressing in the compiler. The linker constructs a self-relocating executable with the code a fixed offset from the data. This is essentially an implementation of static-pie in armclang.

Figure 9-3: Bare-metal PIE



Bare-metal PIE can support C++ because the relocations are fixed up by the loader. The main drawback is that the RO part and RW part have to be a fixed distance apart. This fixed separation can make it more difficult to deploy in single address space environments. The armlink option --bare\_metal\_pie is available to support the bare-metal PIE linking model.

#### Available armclang command-line options

- -fbare-metal-pie
- -fpic, -fno-pic
- -fsysv, -fno-sysv
- -shared

#### Available armlink command-line options

- --bare\_metal\_pie
- --bare\_metal\_sysv
- --fpic

- --shared
- --SYSV

#### Read-Only Position Independent and Read/Write Position Independent

Read-Only Position Independent (ROPI) and Read/Write Position Independent (RWPI) code are separate options. Therefore, the following combinations are possible:

|         | no ROPI                                             | ROPI                                                |
|---------|-----------------------------------------------------|-----------------------------------------------------|
| no RWPI | RO and RW data is accessed at an absolute address   | RO data access is PC-relative                       |
|         |                                                     | RW data is accessed at an absolute address          |
| RWPI    | RO data is accessed at an absolute address          | RO data access is PC-relative                       |
|         | RW data access is relative to a static base address | RW data access is relative to a static base address |

In practice, the options are often used together because either all PI or no-PI is usually required.

The default configuration for ROPI and RWPI do not require relocations.

#### **ROPI**

Instead of loading the address of RO data, the compiler loads an offset from the PC to the RO data. This option means that the RO data must be placed at a fixed offset from the code at static link time.

#### **RWPI**

The platform register r9 becomes the static base register. This register points to the start of the static, RW, data for the program. All RW data are accessed using an offset from the static base register. This option means that the offset to any datum from the static base must be known at static link time.

Figure 9-4: ROPI and RWPI



#### Limitations of ROPI and RWPI

Static initialization involving addresses must be done at run-time because the static linker does not know the final addresses. RO data that needs a run-time initializer is emitted as RW.

Linking a program that has a ROPI and RWPI part and a non-ROPI and non-RWPI part is difficult. It is better to separate the ROPI and RWPI part and the non-ROPI and non-RWPI part into two programs.

C++ is not supported with ROPI and RWPI.

Not supported in AArch64 state.

#### Available armclang command-line options

- -fropi, -fno-ropi
- -frwpi, -fno-rwpi
- -fropi-lowering, -fno-ropi-lowering
- -frwpi-lowering, -fno-rwpi-lowering

Copyright © 2019–2024 Arm Limited (or its affiliates). All rights reserved. Non-Confidential

#### Available armlink command-line options

- --piveneer, --no piveneer
- --ropi
- --rwpi
- --ro base
- --rw\_base
- --rosplit
- --split

#### Position Independent eXecute Only

Position Independent eXecute Only (PIXO) is a generalization of RWPI that has a separate register for RO, called the RO Base. Therefore, separate RO and RW bases are available. This option permits the code to be execute-only. That is, the RO part is marked as readable and the RW part is marked as writeable. Apart from supporting execute-only, this option might not be useful to other use cases where sacrificing another register is less desirable.

#### Limitations of PIXO

The generation of PIXO libraries is only supported for Armv7-M targets.

#### Available armclang command-line options

• -mpixolib

#### Available armlink command-line options

• --pixolib

#### Related information

Bare-metal Position Independent Executables on page 190 SysV Dynamic Linking on page 386 Linking Models Supported by armlink SysV Shared Libraries and Executables

# 9.3 Placing data items for target peripherals with a scatter file

To access the peripherals on your target, you must locate the data items that access them at the addresses of those peripherals.

#### About this task

To make sure that the data items are placed at the correct address for the peripherals, use the \_\_attribute\_\_((section(".bss.ARM.\_\_at\_<address>"))) variable attribute together with a scatter file.

#### **Procedure**

1. Create peripheral.c to place the my peripheral variable at address 0x10000000.

```
#include "stdio.h"
int my_peripheral __attribute__((section(".bss.ARM.__at_0x10000000"))) = 0;
int main(void)
{
    printf("%d\n",my_peripheral);
    return 0;
}
```

2. Create the scatter file scatter.scat.

```
LR 1 0x040000
                       ; load region starts at 0x40000
                       ; start of execution region descriptions
    ER RO 0x040000
                       ; load address = execution address
        * (+RO +RW)
                       ; all RO sections (must include section with
                       ; initial entry point)
    ; rest of scatter-loading description
   ARM LIB STACK 0x40000 EMPTY -0x20000 ; Stack region growing down
   ARM LIB HEAP 0x28000000 EMPTY 0x80000 ; Heap region growing up
}
LR 2 0x01000000
   ER ZI +0 UNINIT
        *(.bss)
LR 3 0x10000000
   ER PERIPHERAL 0x10000000 UNINIT
        *(.bss.ARM. at 0x10000000)
```

3. Build the image.

```
armclang --target=arm-arm-none-eabi -mcpu=cortex-m3 peripheral.c -g -c -o
    peripheral.o
armlink --cpu=cortex-m3 --scatter=scatter.scat --map --symbols peripheral.o --
    output=peripheral.axf > map.txt
```

The memory map for load region LR 3 is:

```
Load Region LR_3 (Base: 0x10000000, Size: 0x00000000, Max: 0xffffffff, ABSOLUTE)

Execution Region ER_PERIPHERAL (Base: 0x10000000, Size: 0x00000004, Max: 0xffffffff, ABSOLUTE, UNINIT)

Base Addr Size Type Attr Idx E Section Name Object
```

```
0x10000000 0x00000004 Zero RW 6 .bss.ARM.__at_0x10000000 peripheral.o
```

## 9.4 Placing the stack and heap with a scatter file

The Arm C library provides multiple implementations of the function <u>\_\_user\_setup\_stackheap()</u>, and can select the correct one for you automatically from information that is given in a scatter file.

#### About this task

If you reimplement <u>\_\_user\_setup\_stackheap()</u>, your version does not get invoked when stack and heap are defined in a scatter file.

You might have to update your startup code to use the correct initial stack pointer. Some processors, such as the Cortex®-M3 processor, require that you place the initial stack pointer in the vector table. See *Stack and heap configuration* in AN179 - Cortex-M3 Embedded Software Development for more details.

You must ensure correct alignment of the stack and heap:

- In AArch32 state, the stack and heap must be 8-byte aligned.
- In AArch64 state, the stack and heap must be 16-byte aligned.

#### Procedure

- 1. Define two special execution regions in your scatter file that are named ARM\_LIB\_HEAP and ARM\_LIB\_STACK.
- 2. Assign the EMPTY attribute to both regions.

  Because the stack and heap are in separate regions, the library selects the non-default implementation of user setup stackheap() that uses the value of the symbols:
  - Image\$\$ARM LIB STACK\$\$ZI\$\$Base.
  - Image\$\$ARM LIB STACK\$\$ZI\$\$Limit.
  - Image\$\$ARM LIB HEAP\$\$ZI\$\$Base.
  - Image\$\$ARM LIB HEAP\$\$ZI\$\$Limit.

You can specify only one ARM LIB STACK OF ARM LIB HEAP region, and you must allocate a size.

```
LOAD_FLASH ...

ARM_LIB_STACK 0x40000 EMPTY -0x20000 ; Stack region growing down

ARM_LIB_HEAP 0x28000000 EMPTY 0x80000 ; Heap region growing up

{ }

...
}
```

3. Alternatively, define a single execution region that is named ARM\_LIB\_STACKHEAP to use a combined stack and heap region. Assign the EMPTY attribute to the region.

Because the stack and heap are in the same region, \_\_user\_setup\_stackheap() uses the value of the symbols Image\$\$ARM\_LIB\_STACKHEAP\$\$ZI\$\$Base and Image\$\$ARM\_LIB\_STACKHEAP\$\$ZI\$\$Limit.

## 9.5 Root region

A root region is a region with the same load and execution address. The initial entry point of an image must be in a root region.

If the initial entry point is not in a root region, the link fails and the linker gives an error message.



All eXecute In Place (XIP) code must be stored in root regions.

#### **Example**

Root region with the same load and execution address.

### 9.5.1 Effect of the ABSOLUTE attribute on a root region

You can use the ABSOLUTE attribute to specify a root region. This attribute is the default for an execution region.

To specify a root region, use ABSOLUTE as the attribute for the execution region. You can either specify the attribute explicitly or permit it to default, and use the same address for the first execution region and the enclosing load region.

To make the execution region address the same as the load region address, either:

- Specify the same numeric value for both the base address for the execution region and the base address for the load region.
- Specify a +o offset for the first execution region in the load region.

If you specify an offset of zero (+0) for all subsequent execution regions in the load region, then all execution regions not following an execution region containing ZI are also root regions.

#### **Example**

The following example shows an implicitly defined root region:

### 9.5.2 Effect of the FIXED attribute on a root region

You can use the FIXED attribute for an execution region in a scatter file to create root regions that load and execute at fixed addresses.

Use the FIXED execution region attribute to ensure that the load address and execution address of a specific region are the same.

You can use the FIXED attribute to place any execution region at a specific address in ROM.

For example, the following memory map shows fixed execution regions:

Figure 9-5: Memory map for fixed execution regions



The following example shows the corresponding scatter-loading description:

```
LR_1 0x040000 ; load region starts at 0x40000 ; start of execution region descriptions
```

You can use this attribute to place a function or a block of data, for example a constant table or a checksum, at a fixed address in ROM. This makes it easier to access the function or block of data through pointers.

If you place two separate blocks of code or data at the start and end of ROM, some of the memory contents might be unused. For example, you might place some initialization code at the start of ROM and a checksum at the end of ROM. Use the \* or .any module selector to flood fill the region between the end of the initialization block and the start of the data block.

To make your code easier to maintain and debug, use the minimum number of placement specifications in scatter files. Leave the detailed placement of functions and data to the linker.

There are some situations where using FIXED and a single load region are not appropriate. Other techniques for specifying fixed locations are:



- If your loader can handle multiple load regions, place the RO code or data in its own load region.
- If you do not require the function or data to be at a fixed location in ROM, use ABSOLUTE instead of FIXED. The loader then copies the data from the load region to the specified address in RAM. ABSOLUTE is the default attribute.
- To place a data structure at the location of memory-mapped I/O, use two load regions and specify UNINIT. UNINIT ensures that the memory locations are not initialized to zero.

#### Example showing the misuse of the FIXED attribute

The following example shows common cases where the FIXED execution region attribute is misused:

## 9.6 Placing functions and data in a named section

You can place functions and data by separating them into their own objects without having to use toolchain-specific pragmas or attributes. Alternatively, you can specify a name of a section using the function or variable attribute, \_\_attribute\_\_((section("<name>"))).

#### About this task

You can use \_\_attribute\_\_((section("<name>"))) to place a function or variable in a separate ELF section, where <name> is a name of your choice. You can then use a scatter file to place the named sections at specific locations.

You can place ZI data in a named section with attribute ((section(".bss.<name>"))).

Use the following procedure to modify your source code to place functions and data in a specific section using a scatter file.

#### Procedure

1. Create a C source file file.c to specify a section name foo for a variable and a section name .bss.mybss for a zero-initialized variable z, for example:

```
#include "stdio.h"
int variable __attribute__((section("foo"))) = 10;
__attribute__((section(".bss.mybss"))) int z;
int main(void)
{
    int x = 4;
    int y = 7;
    z = x + y;
    printf("%d\n",variable);
    printf("%d\n",z);
    return 0;
}
```

2. Create a scatter file to place the named section, scatter.scat, for example:

```
LR_1 0x0
```

The ARM\_LIB\_STACK and ARM\_LIB\_HEAP regions are required because the program is being linked with the semihosting libraries.



If you omit file.o (foo) from the scatter file, the linker places the section in the region of the same type. That is, ER\_RW in this example.

#### 3. Compile and link the C source:

```
armclang --target=arm-arm-none-eabi -march=armv8-a file.c -g -c -O1 -o file.o armlink --cpu=8-A.32 --scatter=scatter.scat --map file.o --output=file.axf
```

The --map option displays the memory map of the image.

In this example:

- \_\_attribute\_\_((section("foo"))) specifies that the linker is to place the global variable variable in a section called foo.
- \_\_attribute\_\_((section(".bss.mybss"))) specifies that the linker is to place the global variable z in a section called .bss.mybss.
- The scatter file specifies that the linker is to place the section foo in the ADDER execution region of the FLASH execution region.

The following example shows the output from --map:

```
Execution Region ER MYBSS (Base: 0x00008000, Size: 0x00000004, Max:
0x00002000, ABSOLUTE)
  Base Addr Size
                          Type
                                Attr Idx E Section Name
Object
  0x00008000 0x00000004 Zero RW
                                            7
                                                 .bss.mybss
file.o
Load Region FLASH (Base: 0x24000000, Size: 0x00000004, Max: 0x04000000,
ABSOLUTE)
  Execution Region ADDER (Base: 0x08000000, Size: 0x00000004, Max: 0xffffffff,
ABSOLUTE)
  Base Addr Size
                          Type
                               Attr
                                        Idx E Section Name
Object
  0x08000000 0x00000004 Data RW
                                                foo
file.o
```



- If scatter-loading is not used, the linker places the section foo in the default ER\_RW execution region of the LR\_1 load region. It also places the section .bss.mybss in the default execution region ER\_ZI.
- If you have a scatter file that does not include the foo selector, then the linker places the section in the defined RW execution region.

You can also place a function at a specific address using .arm.\_\_at\_<address> as the section name. For example, to place the function sqr at 0x20000, specify:

```
int sqr(int n1) __attribute__((section(".ARM.__at_0x20000")));
int sqr(int n1)
{
    return n1*n1;
}
```

For more information, see Placement of functions and data at specific addresses.

#### Related information

Semihosting for AArch32 and AArch64

## 9.7 Loading armlink-generated ELF files that have complex scatter-files

The information in program headers of type PT\_LOAD is not always sufficient to load ELF files produced by armlink.

In the ELF specification, a PT LOAD program header can be loaded by examining the fields:

- p\_offset
- p vaddr
- p paddr. The value of this field is always the same as p vaddr for armlink.
- p filesz
- p memsz

The ELF loader copies  $p_{filesz}$  bytes from the file at offset  $p_{offset}$  to the address specified by  $p_{vaddr}$ . The loader then creates  $p_{memsz} - p_{filesz}$  bytes of zero-initialized (ZI) data at address  $p_{vaddr} + p_{filesz}$ .

The final result is:



The scatter-loading notation permits ZI data to be created at a virtual address that is not at p\_vaddr + p\_filesz. Therefore, an ELF loader that creates ZI data by examining the fields of the program header alone creates the ZI data in the wrong place. To avoid this issue, do one of the following:

- Do not use the program headers to derive the execution view when loading the image onto the target device. Instead, use the fromelf utility to generate a binary file for the image, then load that binary file. The binary file contains a table containing the correct location of execution regions. The Arm C library uses this table to create the ZI data before program startup.
- Ensure that all execution regions are root regions with all the execution regions containing ZI data at end of the load region. You can check this situation by manually inspecting:
  - The output from armlink --map.

• The section headers in the output from fromelf -v.

The following example shows the behavior:

1. Create the file foo.c containing the following code:

```
int foo[0x10000];
int main(void)
{
   return foo[0];
}
```

2. Create the file scatter.scat containing the following load and execution regions:

3. Compile and link the example using the following commands:

```
armclang --target=arm-arm-none-eabi -march=armv7-a -c foo.c -o foo.o armlink --scatter=scatter.scat foo.o -o foo.axf
```

4. To examine the program headers, enter the following fromelf command:

```
... 179 foo 0x10000000 Gb 2 Data Hi 0x40000
```

In the output, Program Header #0 describes the load region LR:

- p vaddr field is the Virtual Addr
- p filesz is the Size in file
- p\_memsz is the Size in memory.

If you use an ELF loader to create the memory based on the program header, then 0x402d0 - 0x2d0 bytes of ZI data are created at address 0x8000 + 0x2d0. This address does not match the expected execution address of 0x10000000 as shown by the address of symbol foo.

## 9.8 Placement of functions and data at specific addresses

You can place a single function or data item at a fixed address. You must enable the linker to process the function or data separately from the other input files.

Where they are required, the compiler normally produces RO, RW, and ZI sections from a single source file. These sections contain all the code and data from the source file.



For images targeted at Arm®v6-M, Armv7-M, or Armv8-M, the compiler might generate eXecute-Only (XO) sections.

Typically, you create a scatter file that defines an execution region at the required address with a section description that selects only one section.

To place a function or variable at a specific address, it must be placed in its own section. There are several ways to place a function or variable in its own section:

- By default, the compiler places each function and variable in individual ELF sections. To override this default placement, use the -fno-function-sections or -fno-data-sections compiler options.
- Place the function or data item in its own source file.
- Use \_\_attribute\_\_((section("<name>"))) to place functions and variables in a specially named section, .arm.\_\_at\_<address>, where <address> is the address to place the function or variable. For example, attribute ((section(".ARM. at 0x4000"))).

```
To place ZI data at a specific address, use the variable attribute attribute ((section("<name>"))) with the special name .bss.ARM. at <address>.
```

These specially named sections are called at sections.

• Use the .section directive from assembly language. In assembly code, the smallest locatable unit is a .section.

### 9.8.1 Placement of \_\_at sections at a specific address

You can give a section a special name that encodes the address where it must be placed.

To place a section at a specific address, use the function or variable attribute attribute ((section("<name>"))) with the special name .ARM. at <address>.

To place ZI data at a specific address, use the variable attribute \_\_attribute\_\_((section("<name>"))) with the special name .bss.ARM.\_\_at\_<address>.

<address> is the required address of the section. The compiler normalizes this address to eight hexadecimal digits. You can specify the address in hexadecimal or decimal. Sections in the form of .arm.\_\_at\_<address> are referred to by the abbreviation \_\_at.

The following example shows how to assign a variable to a specific address in C or C++ code:

```
// place variable1 in a section called .ARM.__at_0x8000
int variable1 __attribute__((section(".ARM.__at_0x8000"))) = 10;
```



The name of the section is only significant if you are trying to match the section by name in a scatter file. Without overlays, the linker automatically assigns \_\_at sections when you use the --autoat command-line option. This option is the default. If you are using overlays, then you cannot use --autoat to place \_\_at sections.

### Supporting arithmetic expressions for an address when placing \_\_at sections

If you need to use an arithmetic expression to specify the section address, then you cannot use the \_\_attribute\_\_((section(".ARM.\_\_at\_<address>"))) attribute. Instead, you must use a pointer approach.

For example, to specify the address as <code>0xE0001000 + MY\_PREDEFINED\_OFFSET</code>, then use the following code:

```
static my_variable_type * const my_address = (my_variable_type *) (0xE0001000 +
    MY_PREDEFINED_OFFSET);
#define my_variable (*my_address)
```

### Related information

Placement of functions and data at specific addresses on page 180 Restrictions on placing \_\_at sections on page 181

### 9.8.2 Restrictions on placing \_\_at sections

There are restrictions when placing at sections at specific addresses.

The following restrictions apply:

- \_\_at section address ranges must not overlap, unless the overlapping sections are placed in different overlay regions.
- at sections are not permitted in position independent execution regions.
- You must not reference the linker-defined symbols \$\$Base, \$\$Limit and \$\$Length of an \_\_at section.
- at sections must have an address that is a multiple of their alignment.
- at sections ignore any +FIRST or +LAST ordering constraints.

### 9.8.3 Automatic placement of \_\_at sections

The automatic placement of \_\_at sections is enabled by default. Use the linker command-line option, --no autoat to disable this feature.



You cannot use \_\_at section placement with position independent execution regions.

When linking with the --autoat option, the linker does not place \_\_at sections with scatter-loading selectors. Instead, the linker places the \_\_at section in a compatible region. If no compatible region is found, the linker creates a load region and an execution region for the \_\_at section.

All linker execution regions created by --autoat have the uninit scatter-loading attribute. If you require a Zero-Initialized (ZI) \_at section to be zero-initialized, then it must be placed within a compatible region. A linker execution region created by --autoat must have a base address that is at least 4 byte-aligned. If any region is incorrectly aligned, the linker produces an error message.

A compatible region is one where:

- The \_\_at address lies within the execution region base and limit, where limit is the base address
   + maximum size of execution region. If no maximum size is set, the linker sets the limit for
   placing \_\_at sections as the current size of the execution region without \_\_at sections plus a
   constant. The default value of this constant is 10240 bytes, but you can change the value using
   the --max\_er\_extension command-line option.
- The execution region meets at least one of the following conditions:
  - It has a selector that matches the at section by the standard scatter-loading rules.
  - It has at least one section of the same type (RO or RW) as the at section.
  - It does not have the EMPTY attribute.



The linker considers an at section with type RW compatible with RO.

The following example shows the sections .arm.\_\_at\_0x0000 type RO, .arm.\_\_at\_0x4000 type RW, and .arm. at 0x8000 type RW:

```
// place the RO variable in a section called .ARM.__at_0x0000
const int foo __attribute__((section(".ARM.__at_0x0000"))) = 10;

// place the RW variable in a section called .ARM.__at_0x4000
int bar __attribute__((section(".ARM.__at_0x4000"))) = 100;

// place "variable" in a section called .ARM.__at_0x00008000
int variable __attribute__((section(".ARM.__at_0x00008000")));
```

The following scatter file shows how automatically to place these at sections:

# 9.8.4 Manual placement of \_\_at sections

You can have direct control over the placement of at sections, if required.

You can use the standard section-placement rules to place \_\_at sections when using the -- no autoat command-line option.



You cannot use \_\_at section placement with position independent execution regions.

The following example shows the placement of read-only sections .arm.\_\_at\_0x2000 and the read-write section .arm.\_\_at\_0x4000. Load and execution regions are not created automatically in manual mode. An error is produced if an at section cannot be placed in an execution region.

The following example shows the placement of the variables in C or C++ code:

```
// place the RO variable in a section called .ARM.__at_0x2000
const int foo __attribute__((section(".ARM.__at_0x2000"))) = 100;
// place the RW variable in a section called .ARM.__at_0x4000
int bar __attribute__((section(".ARM.__at_0x4000")));
```

The following scatter file shows how to place at sections manually:

# 9.8.5 Place a key in flash memory with an \_\_at section

Some flash devices require a key to be written to an address to activate certain features. An \_\_at section provides a simple method of writing a value to a specific address.

### Placing the flash key variable in C or C++ code

Assume that a device has flash memory from 0x8000 to 0x10000 and a key is required in address 0x8000. To do this with an \_\_at section, you must declare a variable so that the compiler can generate a section called .ARM. at 0x8000.

```
// place flash_key in a section called .ARM.__at_0x8000
long flash_key __attribute__((section(".ARM.__at_0x8000")));
```

### Manually placing a flash execution region

The following example shows how to manually place a flash execution region with a scatter file:

```
ER_FLASH 0x8000 0x2000
{
    *(+RW)
    *(.ARM.__at_0x8000) ; key
}
```

Use the linker command-line option --no autoat to enable manual placement.

### Automatically placing a flash execution region

The following example shows how to automatically place a flash execution region with a scatter file. Use the linker command-line option --autoat to enable automatic placement.

### 9.8.6 Placing constants at fixed locations

There are some situations when you want to place constants at fixed memory locations. For example, you might want to write a value to FLASH to read-protect a SoC device.

### **Procedure**

1. Create a C file abs address.c to define an integer and a string constant.

```
unsigned int const number = 0x12345678;
char* const string = "Hello World";
```

2. Create a scatter file, scatter.scat, to place the constants in separate sections ER\_RONUMBERS and ER\_ROSTRINGS.

armclang puts string literals in a section called .rodata.str1.1

3. Compile and link the file.

```
armclang --target=arm-arm-none-eabi -mcpu=cortex-a9 abs_address.c -g -c -o
abs_address.o
armlink --cpu=cortex-a9 --scatter=scatter.scat abs_address.o --
output=abs_address.axf
```

4. Run fromelf on the image to view the contents of the output sections.

```
fromelf -c -d abs_address.axf
```

The output contains the following sections:

5. Replace the ER\_RONUMBERS and ER\_ROSTRINGS sections in the scatter file with the following ER RODATA Section:

```
ER_RODATA +0
{
    abs_address.o(.rodata.number, .rodata.string, .rodata.str1.1, +RO-DATA)
}
```

6. Repeat steps 3 and 4.

The integer and string constants are both placed in the ER RODATA section, for example:

```
** Section #2 'ER_RODATA' (SHT_PROGBITS) [SHF_ALLOC]

Size : 20 bytes (alignment 4)
Address: 0x00040000

0x040000: 78 56 34 12 48 65 6c 6c 6f 20 57 6f 72 6c 64 00 xV4.Hello
World.
0x040010: 04 00 04 00 ....
```

# 9.8.7 Placing jump tables in ROM

You might find that jump tables are placed in RAM rather than in ROM.

### About this task

A jump table might be placed in a RAM .data section when you define it as follows:

```
typedef void PFUNC(void);
const PFUNC *table[3] = {func0, func1, func2};
```

The compiler also issues the warning:

The following procedure describes how to place the jump table in a ROM .rodata section.

### **Procedure**

1. Create a C file jump.c.

Make the PFUNC type a pointer to a void function that has no parameters. You can then use PFUNC to create an array of constant function pointers.

```
extern void func0(void);
extern void func1(void);
extern void func2(void);

typedef void (*PFUNC)(void);

const PFUNC table[] = {func0, func1, func2};

void jump(unsigned i)
{
   if (i<=2)
     table[i]();
}</pre>
```

2. Compile the file.

```
armclang --target=arm-arm-none-eabi -mcpu=cortex-a9 jump.c -g -c -o jump.o
```

3. Run fromelf on the image to view the contents of the output sections.

```
fromelf -c -d jump.o
```

The table is placed in the read-only section .rodata that you can place in ROM as required:

```
** Section #3 '.text.jump' (SHT PROGBITS) [SHF ALLOC + SHF EXECINSTR]
   Size : 64 bytes (alignmen\overline{t} 4)
   Address: 0x00000000
   $a.0
    [Anonymous symbol #24]
       0x00000000:
                     e92d4800 .H-. PUSH
                                                     {r11,lr}
                                ..M.
       0x00000004: e24dd008
                                           SUB
                                                     sp, sp, #8
        0x00000008:
                      e1a01000
                                           MOV
                                                     r1, r0
                                   . . . .
       0x0000000c:
                      e58d0004
                                           STR
                                                     r0,[sp,#4]
       0x00000010:
                      e3500002
                                  ..P.
                                           CMP
                                                     r0,#2
        0x0000014:
                       e58d1000
                                           STR
                                                     r1, [sp, #0]
                                   . . . .
       0x00000018:
                      8a000006
                                                     \{pc\}+0x20; 0x38
                                           BHI
                                   . . . .
       0x0000001c:
                      eaffffff
                                                     \{pc\}+0x4 ; 0x20
                                   . . . .
       0x00000020:
                      e59d0004
                                           LDR
                                                    r0,[sp,#4]
                                   . . . .
        0x00000024:
                      e3001000
                                           MOVW
                                                     r1, #:LOWER16: table
                                   . . . .
       0x00000028:
                      e3401000
                                   .....
                                           MOVT
                                                     r1, #: UPPER16: table
       0x0000002c:
                      e7910100
                                           LDR
                                                     r0,[r1,r0,LSL #2]
        0x00000030:
                      e12fff30
                                   0./.
```

### 9.8.8 Placing a variable at a specific address without scatter-loading

This example shows how to modify your source code to place code and data at specific addresses, and does not require a scatter file.

To place code and data at specific addresses without a scatter file:

1. Create the source file main.c containing the following code:

```
#include <stdio.h>
extern int sqr(int n1);
const int gValue __attribute__((section(".ARM.__at_0x5000"))) = 3; // Place at
    0x5000
int main(void)
{
    int squared;
    squared=sqr(gValue);
    printf("Value squared is: %d\n", squared);
    return 0;
}
```

2. Create the source file function.c containing the following code:

```
int sqr(int n1)
{
   return n1*n1;
}
```

3. Compile and link the sources:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -c function.c armclang --target=arm-arm-none-eabi -march=armv8-a -c main.c armlink --map function.o main.o -o squared.axf
```

The --map option displays the memory map of the image. Also, --autoat is the default.

In this example, \_\_attribute\_\_((section(".ARM.\_\_AT\_0x5000"))) specifies that the global variable gvalue is to be placed at the absolute address 0x5000. gvalue is placed in the execution region ER\$ \$.ARM.\_\_AT\_0x5000 and load region LR\$\$.ARM.\_\_AT\_0x5000.

The memory map shows:

```
...
```

```
Load Region LR$$.ARM.__AT_0x5000 (Base: 0x00005000, Size: 0x00000004, Max: 0x00000004, ABSOLUTE)

Execution Region ER$$.ARM.__AT_0x5000 (Base: 0x00005000, Size: 0x00000004, Max: 0x00000004, ABSOLUTE, UNINIT)

Base Addr Size Type Attr Idx E Section Name Object 0x00005000 0x00000004 Data RO 18 .ARM.__AT_0x5000 main.o
```

# 9.8.9 Placing a variable at a specific address with scatter-loading

This example shows how to modify your source code to place code and data at a specific address using a scatter file.

To modify your source code to place code and data at a specific address using a scatter file:

1. Create the source file main.c containing the following code:

```
#include <stdio.h>
extern int sqr(int n1);
// Place at address 0x10000
const int gValue __attribute__((section(".ARM.__at_0x10000"))) = 3;
int main(void)
{
   int squared;
   squared=sqr(gValue);
   printf("Value squared is: %d\n", squared);
   return 0;
}
```

2. Create the source file function.c containing the following code:

```
int sqr(int n1)
{
   return n1*n1;
}
```

3. Create the scatter file scatter.scat containing the following load region:

```
}
}
```

The ARM\_LIB\_STACK and ARM\_LIB\_HEAP regions are required because the program is being linked with the semihosting libraries.

4. Compile and link the sources:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -c function.c armclang --target=arm-arm-none-eabi -march=armv8-a -c main.c armlink --no_autoat --scatter=scatter.scat --map function.o main.o -o squared.axf
```

The --map option displays the memory map of the image.

The memory map shows that the variable is placed in the ER2 execution region at address 0x10000:

```
Execution Region ER2 (Base: 0x00002a54, Size: 0x0000d5b0, Max: 0xffffffff,
ABSOLUTE)
   Base Addr
                Size
                             Type
                                    Attr
                                               Tdx
                                                      E Section Name
                                                                             Object
                0x0000001c
   0x00002a54
                             Code
                                     RO
                                                         .text.sar
function.o
   0x00002a70
                0x0000d590
                              PAD
   0x00010000
                0x00000004
                                                         .ARM. at 0x10000
                                                                             main.o
                             Data
```

In this example, the size of ER1 is unknown. Therefore, <code>gvalue</code> might be placed in ER1 or ER2. To make sure that <code>gvalue</code> is placed in ER2, you must include the corresponding selector in ER2 and link with the <code>--no\_autoat</code> command-line option. If you omit <code>--no\_autoat</code>, <code>gvalue</code> is placed in a separate load region <code>LR\$\$.ARM.\_\_at\_0x10000</code> that contains the execution region <code>ER\$\$.ARM.\_\_at\_0x10000</code>.

### Related information

Semihosting for AArch32 and AArch64

# 9.9 Bare-metal Position Independent Executables

A bare-metal *Position Independent Executable* (PIE) is an executable that does not need to be executed at a specific address. It can be executed at any suitably aligned address.



armclang supports the -fropi and -frwpi options. You can use these options to create bare-metal position independent executables.

Position independent code uses PC-relative addressing modes where possible and otherwise accesses global data via the *Global Offset Table* (GOT). The address entries in the GOT and initialized pointers in the data area are updated with the executable load address when the executable runs for the first time.

All objects and libraries that are linked into the image must be compiled to be position independent.

### Compiling and linking a bare-metal PIE

Create hello.c containing the following code:

```
#include <stdio.h>
int main(void)
{
  printf("Hello World!\n");
  return 0;
}
```

To compile and automatically link this code for bare-metal PIE, use the -fbare-metal-pie option with armclang:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -fbare-metal-pie hello.c -o hello
```

Alternatively, you can compile with the armclang option -fbare-metal-pie and link with the armlink option --bare\_metal\_pie as separate steps:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -fbare-metal-pie -c hello.c armlink --bare_metal_pie hello.o -o hello
```

The resulting executable hello is a bare-metal PIE.



Legacy code that is compiled with armcc to be included in a bare-metal PIE must be compiled with either the option --apcs=/fpic or, if it contains no references to global data, the option --apcs=/ropi.

If you are using Link-Time Optimization (LTO), use the armlink option --lto\_relocation\_model=pic to tell the link time optimizer to produce position independent code:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -flto -fbare-metal-pie -c hello.c
  -o hello.bc
armlink --lto --lto_relocation_model=pic --bare_metal_pie hello.bc -o hello
```

### Restrictions

A bare-metal PIE executable must conform to the following:

- The .got section must be placed in a writable region.
- All references to symbols must be resolved at link time.
- The image must be linked Position Independent with a base address of OxO.
- The code and data must be linked at a fixed offset from each other.

- The stack must be set up before the runtime relocation routine <u>\_\_arm\_relocate\_pie\_</u> is called. This means that the stack initialization code must only use PC-relative addressing if it is part of the image code.
- It is the responsibility of the target platform that loads the PIE to ensure that the ZI region is zero-initialized.
- The scatter file load region attribute PI is not supported for AArch64 state.
- Mixing absolute linked and bare-metal PIE images is not supported. You must link them as two separate units.
- When writing assembly code for position independence, some instructions such as LDR let you specify a label for a PC-relative address. For example:

```
ldr r0,=__main
```

Specifying a label causes the link step to fail when building with --bare-metal-pie, because the symbol is in a read-only section. armlink returns an error message, for example:

```
Error: L6084E: Dynamic relocation from #REL:0 in unwritable section foo-7cb47a.o(.text.main) of type R_ARM_RELATIVE to symbol main cannot be applied.
```

The workaround is to specify symbols indirectly in a writable section, for example:

```
ldr r0, __main_addr
...
    .type __main_addr, %object
    .data
__main_addr:
    .word __main
    .end
```

### Using a scatter file

An example scatter file is:

```
LR 0x0
{
    er_ro +0 {
        *(+RO)
    }
    PYNAMIC_RELOCATION_TABLE +0 {
        *(DYNAMIC_RELOCATION_TABLE)
}
    got +0 {
        *(.got)
}
    er_rw +0 {
        *(+RW)
}
    er_zi +0 {
        *(+ZI)
}

; Add any stack and heap section required by the user supplied
; stack/heap initialization routine here
}
```

Use the armlink option --bare-metal-pie, or use either the --sysv or --shared option with -fpic.



For AArch32 state, you can include the PI attribute for the load region, for example LR 0x0 PI.

The linker generates the DYNAMIC RELOCATION TABLE section. This section must be placed in an execution region called DYNAMIC RELOCATION TABLE. This allows the runtime relocation routine arm relocate pie that is provided in the C library to locate the start and end of the table using the symbols image\$\$DYNAMIC RELOCATION TABLE\$\$Base and image\$\$DYNAMIC RELOCATION TABLE\$ \$Limit.

When using a scatter file and the default entry code that the C library supplies, the linker requires that you provide your own routine for initializing the stack and heap. This user supplied stack and heap routine is run before the routine arm relocate pie . Therefore, it is necessary to ensure that this routine only uses PC relative addressing.

### Related information

- --fpic (armlink)
- --pie (armlink)
- --bare metal pie (armlink)
- --bare metal sysv (armlink)
- --ref pre init (armlink)
- --SVSV
- -fbare-metal-pie (armclang)
- -fropi (armclang)
- -frwpi (armclang)

Load region attributes

# 9.10 Placement of Arm C and C++ library code

You can place code from the Arm standard C and C++ libraries using a scatter file.

Use \*armlib\* or \*libcxx\* so that the linker can resolve library naming in your scatter file.

Some Arm C and C++ library sections must be placed in a root region, for example main.o, scatter\*.o, dc\*.o, and \*Region\$\$Table. This list can change between releases. The linker can place all these sections automatically in a future-proof way with InRoot\$\$sections.



For AArch64, \_\_rtentry\*.o is moved to a root region.

### Related information

Region table format

# 9.10.1 Placement of code in a root region

Some code must always be placed in a root region. You do this in a similar way to placing a named section.

To place all sections that must be in a root region, use the section selector InRoot\$\$sections. For example:

### Related information

Region table format

# 9.10.2 Placement of Arm C library code

You can place C library code using a scatter file.

To place C library code, specify the library path and library name as the module selector. You can use wildcard characters if required. For example:

```
LR1 0x0
{
    ROM1 0
    {
        * (InRoot$$Sections)
        * (+R0)
    }
    ROM2 0x1000
    {
        *armlib/c_* (+R0) ; all Arm-supplied C library functions
}
```

The name armlib indicates the Arm C library files that are located in the directory <install directory>\lib\armlib.

# 9.10.3 Placing Arm C++ library code

You can place C++ library code using a scatter file.

### About this task

To place C++ library code, specify the library path and library name as the module selector. You can use wildcard characters if required.

### Procedure

1. Create the following C++ program, foo.cpp:

```
#include <iostream>
using namespace std;
extern "C" int foo ()
{
   cout << "Hello" << endl;
   return 1;
}</pre>
```

2. To place the C++ library code, define the following scatter file, scatter.scat:

```
{
    *(+RW,+ZI)
}
```

The name \*armlib\* matches <install\_directory>\lib\armlib, indicating the Arm C library files that are located in the armlib directory.

The name \*libcxx\* matches <install\_directory>\lib\libcxx, indicating the C++ library files that are located in the libcxx directory.

3. Compile and link the sources:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -c foo.cpp armclang --target=arm-arm-none-eabi -march=armv8-a -c main.c armlink --scatter=scatter.scat --map main.o foo.o -o foo.axf
```

The --map option displays the memory map of the image.

# 9.11 Manual placement of unassigned sections

The linker attempts to place Input sections into specific execution regions. For any Input sections that cannot be resolved, and where the placement of those sections is not important, you can specify where the linker is to place them.

To place sections that are not automatically assigned to specific execution regions, use the .any module selector in a scatter file.

Usually, a single .any selector is equivalent to using the \* module selector. However, unlike \*, you can specify .any in multiple execution regions.

The linker has default rules for placing unassigned sections when you specify multiple .any selectors. You can override the default rules using the following command-line options:

- --any\_contingency to permit extra space in any execution regions containing .any sections for linker-generated content such as veneers and alignment padding.
- --any placement to provide more control over the placement of unassigned sections.
- -- any sort order to control the sort order of unassigned Input sections.



The placement of data can cause some data to be removed and shrink the size of the sections.

In a scatter file, you can also:

• Assign a priority to a .any selector to give you more control over how the unassigned sections are divided between multiple execution regions. You can assign the same priority to more than one execution region.

• Specify the maximum size for an execution region that the linker can fill with unassigned sections.

The following are relevant operations in the linking process and their order:

- 1. .any placement.
- 2. String merging.
- 3. Region table creation.
- 4. Late library load (scatter-load functions).
- 5. Veneer generation + literal pool merging.

String and literal pool merging can reduce execution size, while region table creation, late library load, and veneer generation can increase it. Padding also affects the execution size of the region.



Extra, more-specific operations can also increase or decrease execution size after the .any placement, such as the generation of PLT/GOT and exception-section optimizations.

### 9.11.1 Default rules for placing unassigned sections

The linker has default rules for placing sections when using multiple .ANY selectors.

When more than one .any selector is present in a scatter file, the linker sorts sections in descending size order. It then takes the unassigned section with the largest size and assigns the section to the most specific .any execution region that has enough free space. For example, .any (.text) is judged to be more specific than .any (+RO).

If several execution regions are equally specific, then the section is assigned to the execution region with the most available remaining space.

### For example:

- You might have two equally specific execution regions where one has a size limit of 0x2000 and the other has no limit. In this case, all the sections are assigned to the second unbounded .ANY region.
- You might have two equally specific execution regions where one has a size limit of 0x2000 and the other has a size limit of 0x3000. In this case, the first sections to be placed are assigned to the second .ANY region of size limit 0x3000. This assignment continues until the remaining size of the second .ANY region is reduced to 0x2000. From this point, sections are assigned alternately between both .ANY execution regions.

You can specify a maximum amount of space to use for unassigned sections with the execution region attribute ANY SIZE.

# 9.11.2 Command-line options for controlling the placement of unassigned sections

You can modify how the linker places unassigned input sections when using multiple .any selectors by using a different placement algorithm or a different sort order.

The following command-line options are available:

- --any\_placement=<algorithm>, Where <algorithm> is one of first\_fit, worst\_fit, best\_fit, Of next fit.
- --any\_sort\_order=<order>, Where <order> is one of cmdline or descending\_size.

Use first fit when you want to fill regions in order.

Use best fit when you want to fill regions to their maximum.

Use worst\_fit when you want to fill regions evenly. With equal sized regions and sections worst\_fit fills regions cyclically.

Use next fit when you need a more deterministic fill pattern.

If the linker attempts to fill a region to its limit, as it does with first\_fit and best\_fit, it might overfill the region. This is because linker-generated content such as padding and veneers are not known until sections have been assigned to .ANY selectors. If this occurs you might see the following error:

Error: L6220E: Execution region <regionname> size (<size> bytes) exceeds limit (bytes).

The --any\_contingency option prevents the linker from filling the region up to its maximum. It reserves a portion of the region's size for linker-generated content and fills this contingency area only if no other regions have space. It is enabled by default for the first\_fit and best\_fit algorithms, because they are most likely to exhibit this behavior.

# 9.11.3 Prioritizing the placement of unassigned sections

You can give a priority ordering when placing unassigned sections with multiple .any module selectors.

### Procedure

To prioritize the order of multiple .any sections use the .any<num> selector, where <num> is a positive integer starting at zero.

The highest priority is given to the selector with the highest integer.

The following example shows how to use .any<num>:

lr1 0x8000 1024

```
er1 +0 512
{
      .ANY1(+RO); evenly distributed with er3
}
er2 +0 256
{
      .ANY2(+RO); Highest priority, so filled first
}
er3 +0 256
{
      .ANY1(+RO); evenly distributed with er1
}
```

# 9.11.4 Specify the maximum region size permitted for placing unassigned sections

You can specify the maximum size in a region that armlink can fill with unassigned sections.

Use the execution region attribute ANY\_SIZE <max\_size> to specify the maximum size in a region that armlink can fill with unassigned sections.

Be aware of the following restrictions when using this keyword:

- <max size> must be less than or equal to the region size.
- If you use any\_size on a region without a .any selector, it is ignored by armlink.

When ANY\_SIZE is present, armlink does not attempt to calculate contingency and strictly follows the .ANY priorities.

When ANY\_SIZE is not present for an execution region containing a .ANY selector, and you specify the --any\_contingency command-line option, then armlink attempts to adjust the contingency for that execution region. The aims are to:

- Never overflow a .any region.
- Make sure there is a contingency reserved space left in the given execution region. This space is reserved for veneers and section padding.

If you specify --any\_contingency on the command line, it is ignored for regions that have ANY\_SIZE specified. It is used as normal for regions that do not have ANY\_SIZE specified.

### Example

The following example shows how to use ANY SIZE:

In this example:

- ER 1 has 0x100 reserved for linker-generated content.
- ER\_2 has 0x50 reserved for linker-generated content. That is about the same as the automatic contingency of --any contingency.
- ER\_3 has no reserved space. Therefore, 100% of the region is filled, with no contingency for veneers. Omitting the ANY\_SIZE parameter causes 98% of the region to be filled, with a two percent contingency for veneers.

### 9.11.5 Examples of using placement algorithms for .ANY sections

These examples show the operation of the placement algorithms for RO-CODE sections in sections.o.

The input section properties and ordering are shown in the following table:

Table 9-3: Input section properties for placement of .ANY sections

| Name           | Size (bytes) |
|----------------|--------------|
| sec1           | 0x4          |
| sec2 sec3 sec4 | 0x4          |
| sec3           | 0x4          |
| sec4           | 0x4          |
| sec5           | 0x4          |
| sec6           | 0x4          |

The scatter file that the examples use is:

```
LR 0x100
{
    ER_1 0x100 0x10
    {
        .ANY
    }
    ER_2 0x200 0x10
    {
        .ANY
    }
}
```



These examples have --any\_contingency disabled.

### Example for first\_fit, next\_fit, and best\_fit

This example shows the image memory map where several sections of equal size are assigned to two regions with one selector. The selectors are equally specific, equivalent to .any (+R0) and have no priority.

| Execution Region ER_1 (Base: 0x00000100, Size: 0x00000010, Max: 0x00000010, ABSOLUTE) |                                                      |                              |                      |     |                  |                              |                                                      |
|---------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------|----------------------|-----|------------------|------------------------------|------------------------------------------------------|
| Base Addr                                                                             | Size                                                 | Type                         | Attr                 | Idx | Ι                | E Section Name               | Object                                               |
| 0x00000100<br>0x00000104<br>0x00000108<br>0x0000010c                                  | 0x00000004<br>0x00000004<br>0x00000004<br>0x00000004 | Code<br>Code<br>Code<br>Code | RO<br>RO<br>RO<br>RO |     | 1<br>2<br>3<br>4 | sec1<br>sec2<br>sec3<br>sec4 | sections.o<br>sections.o<br>sections.o<br>sections.o |
| Execution Region ER_2 (Base: 0x00000200, Size: 0x00000008, Max: 0x00000010, ABSOLUTE) |                                                      |                              |                      |     |                  |                              |                                                      |
| Base Addr                                                                             | Size                                                 | Type                         | Attr                 | Idx | Ι                | E Section Name               | Object                                               |
| 0x00000200<br>0x00000204                                                              | 0x00000004<br>0x00000004                             | Code<br>Code                 | RO<br>RO             |     | 5<br>6           | sec5<br>sec6                 | sections.o sections.o                                |

### In this example:

- For first\_fit, the linker first assigns all the sections it can to ER\_1, then moves on to ER\_2 because that is the next available region.
- For next\_fit, the linker does the same as first\_fit. However, when ER\_1 is full it is marked as FULL and is not considered again. In this example, ER 1 is full. ER 2 is then considered.
- For best\_fit, the linker assigns sec1 to ER\_1. It then has two regions of equal priority and specificity, but ER\_1 has less space remaining. Therefore, the linker assigns sec2 to ER\_1, and continues assigning sections until ER 1 is full.

### Example for worst fit

This example shows the image memory map when using the worst fit algorithm.

| Execution Re                                                                          | egion ER_1 (Ba                         | ase: 0x0             | 0000100,       | Size: | 0x0         | 000000c, Max: 0x0000 | 0010,                                  |
|---------------------------------------------------------------------------------------|----------------------------------------|----------------------|----------------|-------|-------------|----------------------|----------------------------------------|
| Base Addr                                                                             | Size                                   | Type                 | Attr           | Idx   | E           | E Section Name       | Object                                 |
| 0x00000100<br>0x00000104<br>0x00000108                                                | 0x00000004<br>0x00000004<br>0x00000004 | Code<br>Code<br>Code | RO<br>RO<br>RO |       | 1<br>3<br>5 | sec1<br>sec3<br>sec5 | sections.o<br>sections.o<br>sections.o |
| Execution Region ER_2 (Base: 0x00000200, Size: 0x0000000c, Max: 0x00000010, ABSOLUTE) |                                        |                      |                |       |             |                      |                                        |
| Base Addr                                                                             | Size                                   | Type                 | Attr           | Idx   | E           | E Section Name       | Object                                 |
| 0x00000200<br>0x00000204<br>0x00000208                                                | 0x00000004<br>0x00000004<br>0x00000004 | Code<br>Code<br>Code | RO<br>RO<br>RO |       | 2<br>4<br>6 | sec2<br>sec4<br>sec6 | sections.o<br>sections.o<br>sections.o |

The linker first assigns sec1 to ER\_1. It then has two equally specific and priority regions. It assigns sec2 to the one with the most free space, ER 2 in this example. The regions now have the same

amount of space remaining, so the linker assigns sec3 to the first one that appears in the scatter file, that is ER 1.



The behavior of worst\_fit is the default behavior in this version of the linker, and it is the only algorithm available in earlier linker versions.

# 9.11.6 Example of next\_fit algorithm showing behavior of full regions, selectors, and priority

This example shows the operation of the next\_fit placement algorithm for RO-CODE sections in sections.o.

The input section properties and ordering are shown in the following table:

Table 9-4: Input section properties for placement of sections with next\_fit

| Name         | Size |
|--------------|------|
| sec1         | 0x14 |
| sec2         | 0x14 |
| sec2<br>sec3 | 0x10 |
| sec4 sec5    | 0x4  |
|              | 0x4  |
| sec6         | 0x4  |

The scatter file used for the examples is:



This example has --any\_contingency disabled.

The next\_fit algorithm is different to the others in that it never revisits a region that is considered to be full. This example also shows the interaction between priority and specificity of selectors. This is the same for all the algorithms.

| Execution Region ER_1 (Base: 0x00000100, Size: 0x00000014, Max: 0x00000020, ABSOLUTE) |                                                      |                              |                      |       |                  |                              |                                                      |
|---------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------|----------------------|-------|------------------|------------------------------|------------------------------------------------------|
| Base Addr                                                                             | Size                                                 | Type                         | Attr                 | Idx   | E                | Section Name                 | Object                                               |
| 0x00000100                                                                            | 0x0000014                                            | Code                         | RO                   |       | 1                | sec1                         | sections.o                                           |
| Execution Re ABSOLUTE)                                                                | egion ER_2 (Ba                                       | ase: 0x0                     | 00000200,            | Size: | 0x00             | 00001c, Max: 0x00000         | 0020,                                                |
| Base Addr                                                                             | Size                                                 | Type                         | Attr                 | Idx   | E                | Section Name                 | Object                                               |
| 0x00000200<br>0x00000210<br>0x00000214<br>0x00000218                                  | 0x00000010<br>0x00000004<br>0x00000004<br>0x00000004 | Code<br>Code<br>Code<br>Code | RO<br>RO<br>RO<br>RO |       | 3<br>4<br>5<br>6 | sec3<br>sec4<br>sec5<br>sec6 | sections.o<br>sections.o<br>sections.o<br>sections.o |
| Execution Re ABSOLUTE)                                                                | egion ER_3 (Ba                                       | ase: 0x0                     | 00000300,            | Size: | 0x00             | 000014, Max: 0x00000         | 0020,                                                |
| Base Addr                                                                             | Size                                                 | Type                         | Attr                 | Idx   | E                | Section Name                 | Object                                               |
| 0x00000300                                                                            | 0x0000014                                            | Code                         | RO                   |       | 2                | sec2                         | sections.o                                           |

### In this example:

- The linker places sec1 in ER\_1 because ER\_1 has the most specific selector. ER\_1 now has 0x6 bytes remaining.
- The linker then tries to place sec2 in ER\_1, because it has the most specific selector, but there is not enough space. Therefore, ER\_1 is marked as full and is not considered in subsequent placement steps. The linker chooses ER 3 for sec2 because it has higher priority than ER 2.
- The linker then tries to place sec3 in ER\_3. It does not fit, so ER\_3 is marked as full and the linker places sec3 in ER\_2.
- The linker now processes sec4. This is 0x4 bytes so it can fit in either ER\_1 or ER\_3. Because both of these sections have previously been marked as full, they are not considered. The linker places all remaining sections in ER 2.
- If another section sec7 of size 0x8 exists, and is processed after sec6 the example fails to link. The algorithm does not attempt to place the section in ER\_1 or ER\_3 because they have previously been marked as full.

# 9.11.7 Examples of using sorting algorithms for .ANY sections

These examples show the operation of the sorting algorithms for RO-CODE sections in sections\_a.o and sections b.o.

The input section properties and ordering are shown in the following table:

| sections_a. |      | sections_b.o |      |  |
|-------------|------|--------------|------|--|
| Name        | Size | Name         | Size |  |
| seca_1      | 0x4  | secb_1       | 0x4  |  |
| seca_2      | 0x4  | secb_2       | 0x4  |  |
| seca_3      | 0x10 | secb_3       | 0x10 |  |
| seca_4      | 0x14 | secb_4       | 0x14 |  |

### Descending size example

The following linker command-line options are used for this example:

```
--any_sort_order=descending_size sections_a.o sections_b.o --scatter scatter.txt
```

The following table shows the order that the sections are processed by the .any assignment algorithm.

Table 9-6: Sort order for descending\_size algorithm

| Name   | Size |
|--------|------|
| seca_4 | 0x14 |
| secb_4 | 0x14 |
| seca_3 | 0x10 |
| secb_3 | 0x10 |
| seca_1 | 0x4  |
| seca_2 | 0x4  |
| secb_1 | 0x4  |
| secb_2 | 0×4  |

With --any\_sort\_order=descending\_size, sections of the same size use the creation index as a tiebreaker.

### Command-line example

The following linker command-line options are used for this example:

```
--any_sort_order=cmdline sections_a.o sections_b.o --scatter scatter.txt
```

The following table shows the order that the sections are processed by the .ANY assignment algorithm.

Table 9-7: Sort order for cmdline algorithm

| Name   | Size |
|--------|------|
| seca_1 | 0x4  |
| seca_2 | 0x4  |
| seca_3 | 0x10 |
| seca_4 | 0x14 |

| Name   | Size |
|--------|------|
| secb_1 | 0x4  |
| secb_2 | 0x4  |
| secb_3 | 0x10 |
| secb_4 | 0x14 |

That is, the input sections are sorted by command-line index.

# 9.11.8 Behavior when .ANY sections overflow because of linker-generated content

Because linker-generated content might cause .ANY sections to overflow, a contingency algorithm is included in the linker.

The linker does not know the address of a section until it is assigned to a region. Therefore, when filling .any regions, the linker cannot calculate the contingency space and cannot determine if calling functions require veneers. The linker provides a contingency algorithm that gives a worst-case estimate for padding and an extra two percent for veneers. To enable this algorithm, use the --any contingency command-line option.

The following diagram represents an example image layout during .ANY placement:

Figure 9-6: .ANY contingency



The downward arrows for prospective padding show that the prospective padding continues to grow as more sections are added to the .ANY selector.

Prospective padding is dealt with before the two percent veneer contingency.

When the prospective padding is cleared, the priority is set to zero. When the two percent is cleared, the priority is decremented again.

You can also use the ANY\_SIZE keyword on an execution region to specify the maximum amount of space in the region to set aside for .ANY section assignments.

You can use the armlink command-line option --info=any to get extra information on where the linker has placed sections. This information can be useful when trying to debug problems.



When there is only one .any selector, it might not behave identically to \*. The algorithms that are used to determine the size of the section and place data still run with .any and they try to estimate the impact of changes that might affect the size of sections. These algorithms do not run if \* is used instead. When it is appropriate to use one or the other of .any or \*, then you must not use a single .any selector that applies to a kind of data, such as RO, RW, or ZI. For example, .any (+RO).

You might see error L6407E generated, for example:

```
Error: L6407E: Sections of aggregate size 0x128 bytes could not fit
into .ANY selector(s).
```

However, increasing the section size by  $0 \times 128$  bytes does not necessarily lead to a successful link. The failure to link is because of the extra data, such as region table entries, that might end up in the region after adding more sections.

### Example

1. Create the following foo.c program:

```
#include "stdio.h"
int array[10] __attribute__ ((section ("ARRAY")));
struct S {
   char A[8];
    char B[4];
struct S s;
struct S* get()
   return &s;
int sqr(int n1);
int gSquared attribute ((section(".ARM. at 0x5000"))); // Place at 0x5000
int sqr(int n1)
    return n1*n1;
int main(void) {
   int i;
    for (i=0; i<10; i++) {
       array[i]=i*i;
       printf("%d\n", array[i]);
   gSquared=sqr(i);
   printf("%d squared is: %d\n", i, gSquared);
   return sizeof(array);
```

2. Create the following scatter.scat file:

```
LOAD_REGION 0x0 0x3000
{
    ER_1 0x0 0x1000
    {
        .ANY
    }
    ER_2 (ImageLimit(ER_1)) 0x1500
    {
        .ANY
    }
    ER_3 (ImageLimit(ER_2)) 0x500
```

```
{
    .ANY
}
ER_4 (ImageLimit(ER_3)) 0x1000
{
    *(+RW,+ZI)
}
ARM_LIB_STACK 0x800000 EMPTY -0x10000
{
}
ARM_LIB_HEAP +0 EMPTY 0x10000
{
}
}
```

3. Compile and link the program as follows:

```
armclang -c --target=arm-arm-none-eabi -mcpu=cortex-m4 -o foo.o foo.c armlink --cpu=cortex-m4 --any_contingency --scatter=scatter.scat --info=any -o foo.axf foo.o
```

The following shows an example of the information generated:

```
Sorting unassigned sections by descending size for .ANY placement.
Using Worst Fit .ANY placement algorithm.
.ANY contingency enabled.
Exec Region
                                          Idx
                                                      Size
                                                                 Section Name
              Object
                                          144
                                                      0x0000041a .text
ER 2
              Assignment: Worst fit
            c_wu.l(_printf_fp_dec.o)
Assignment: Worst fit
                                          261
                                                      0x00000338 CL$
$btod div common
                        c wu.l(btod.o)
        Assignment: Worst fit
                                          146
                                                      0x000002fc .text
ER 1
            c_wu.l(_printf_fp_hex.o)
Assignment: Worst fit
                                          260
                                                      0x00000244 CL$
$btod_mult_common
                        c_wu.l(btod.o)
            Assignment: Worst fit
                                                      0x00000090 .text
ER 1
              foo.o
                                          100
                                                      0x0000000a
             Assignment: Worst fit
Info: .ANY limit reached
ER 3
ER 1
              Assignment: Highest priority 423 0x0000000a .text
              c_wu.l(defsig_exit.o)
.ANY contingency summary
Exec Region Contingency
                             Type
ER_1
ER_2
              161
                             Auto
              180
                             Auto
ER 3
              73
                             Auto
Sorting unassigned sections by descending size for .ANY placement.
Using Worst Fit . ANY placement algorithm.
.ANY contingency enabled.
Exec Region
              Event
                                          Idx
                                                      Size
                                                                Section Name
              Object
```

| ER_2 | Info: .ANY limit reached                   | -   | -          | -            |
|------|--------------------------------------------|-----|------------|--------------|
| ER_1 | Info: .ANY limit reached                   | -   | -          | -            |
| ER_3 | Info: .ANY limit reached                   | -   | -          | -            |
| ER_2 | Assignment: Worst fit c wu.l( scatter.o)   | 533 | 0x00000034 | !!!scatter   |
| ER_2 | Assignment: Worst fit c_wu.l(scatter_zi.o) | 535 | 0x0000001c | !!handler_zi |

# 9.12 Placing veneers with a scatter file

You can place veneers at a specific location with a linker-generated symbol.

### About this task

Veneers allow switching between A32 and T32 code or allow a longer program jump than can be specified in a single instruction.

#### **Procedure**

To place veneers at a specific location, include the linker-generated symbol veneer\$\$code in a scatter file. At most, one execution region in the scatter file can have the \*(veneer\$\$code) section selector.

If it is safe to do so, the linker places veneer input sections into the region identified by the \*(veneer\$\$code) section selector. It might not be possible for a veneer input section to be assigned to the region because of address range problems or execution region size limitations. If the veneer cannot be added to the specified region, it is added to the execution region containing the relocated input section that generated the veneer.



Instances of \*(IWV\$\$code) in scatter files from earlier versions of Arm tools are automatically translated into \*(Veneer\$\$code). Use \*(Veneer\$\$code) in new descriptions.

\* (Veneer\$\$code) is ignored when the amount of code in an execution region exceeds 4MB of 16-bit T32 code, 16MB of 32-bit T32 code, and 32MB of A32 code.



There are no state-change veneers in A64.

# 9.13 Preprocessing a scatter file

You can pass a scatter file through a C preprocessor. This permits access to all the features of the C preprocessor.

Use the first line in the scatter file to specify a preprocessor command that the linker invokes to process the file. The command is of the form:

```
#! preprocessor [preprocessor_flags]
```

Most typically the command is of the form #! armclang --target=<target> - march=<architecture> -E -x c. This passes the scatter file through the armclang preprocessor.

You can:

- Add preprocessing directives to the top of the scatter file.
- Use simple expression evaluation in the scatter file.

For example, a scatter file, file.scat, might contain:

```
#! armclang --target=arm-arm-none-eabi -march=armv8-a -E -x c

#define ADDRESS 0x20000000
#include "include_file_1.h"

LR1 ADDRESS
{
    ...
}
```

The linker parses the preprocessed scatter file and treats the directives as comments.

You can also use the --predefine command-line option to assign values to constants. For this example:

- 1. Modify file.scat to delete the directive #define ADDRESS 0x20000000.
- 2. Specify the command:

```
armlink --predefine="-DADDRESS=0x2000000" --scatter=file.scat
```

### Default behavior for armclang -E in a scatter file

armlink behaves in the same way as armclang when invoking other Arm tools.

armlink searches for the armclang binary in the following order:

- 1. The same location as armlink.
- 2 The PATH locations.

armlink invokes armclang with the -I<scatter\_file\_path> option so that any preprocessor directives with relative paths work. The linker only adds this option if the full name of the

preprocessor tool given is armclang or armclang.exe. This means that if an absolute path or a relative path is given, the linker does not give the -I<scatter\_file\_path> option to the preprocessor. This also happens with the --cpu option.

On Windows, .exe suffixes are handled, so armclang.exe is considered the same as armclang. Executable names are case insensitive, so armclang is considered the same as armclang. The portable way to write scatter file preprocessing lines is to use correct capitalization and omit the .exe suffix.

### Use of other preprocessors in a scatter file

You must ensure that the preprocessing command line is appropriate for execution on the host system.

### This means:

- The string must be correctly quoted for the host system. The portable way to do this is to use double-quotes.
- Single quotes and escaped characters are not supported and might not function correctly.
- The use of a double-quote character in a path name is not supported and might not work.

These rules also apply to any strings passed with the --predefine option.

All preprocessor executables must accept the -o <file> option to mean output to file and accept the input as a filename argument on the command line. These options are automatically added to the user command line by armlink. Any options to redirect preprocessing output in the user-specified command line are not supported.

# 9.14 Reserving an empty block of memory

You can reserve an empty block of memory with a scatter file, such as the area used for the stack.

To reserve an empty block of memory, add an execution region in the scatter file and assign the EMPTY attribute to that region.

# 9.14.1 Characteristics of a reserved empty block of memory

An empty block of memory that is reserved with a scatter-loading description has certain characteristics.

The block of memory does not form part of the load region, but is assigned for use at execution time. Because it is created as a dummy ZI region, the linker uses the following symbols to access it:

- Image\$\$<region name>\$\$ZI\$\$Base.
- Image\$\$<region name>\$\$ZI\$\$Limit.
- Image\$\$<region name>\$\$ZI\$\$Length.

If the length is given as a negative value, the address is taken to be the end address of the region. This address must be an absolute address and not a relative one.

# 9.14.2 Example of reserving an empty block of memory

This example shows how to reserve and empty block of memory for stack and heap using a scatter-loading description. It also shows the related symbols that the linker generates.

In the following example, the execution region definition STACK 0x800000 EMPTY -0x10000 defines a region that is called STACK. The region starts at address 0x7F0000 and ends at address 0x800000:



The dummy ZI region that is created for an EMPTY execution region is not initialized to zero at runtime.

If the address is in relative (+<offset>) form and the length is negative, the linker generates an error.

The following figure shows a diagrammatic representation for this example.

Figure 9-7: Reserving a region for the stack



In this example, the linker generates the following symbols:



The EMPTY attribute applies only to an execution region. The linker generates a warning and ignores an EMPTY attribute that is used in a load region definition.

The linker checks that the address space used for the EMPTY region does not overlap any other execution region.

# 9.15 Alignment of regions to page boundaries

You can produce an ELF file with each execution region starting at a page boundary.

The linker provides the following built-in functions to help create load and execution regions on page boundaries:

- AlignExpr, to specify an address expression.
- GetPageSize, to obtain the page size for use in AlignExpr. If you use GetPageSize, you must also use the --paged linker command-line option.
- sizeOfHeaders(), to return the size of the ELF header and Program Header table.



- Alignment on an execution region causes both the load address and execution address to be aligned.
- The default page size is 0x8000. To change the page size, specify the --pagesize linker command-line option.

To produce an ELF file with each execution region starting on a new page, and with code starting on the next page boundary after the header information:

If you set up your ELF file in this way, then you can memory-map it onto an operating system in such a way that:

- RO and RW data can be given different memory protections, because they are placed in separate pages.
- The load address everything expects to run at is related to its offset in the ELF file by specifying SizeOfHeaders() for the first load region.

# 9.16 Alignment of execution regions and input sections

There are situations when you want to align code and data sections. How you deal with them depends on whether you have access to the source code.

### Aligning when it is convenient for you to modify the source and recompile

When it is convenient for you to modify the original source code, you can align at compile time with the <code>align(n)</code> keyword, for example.

### Aligning when it is not convenient for you to modify the source and recompile

It might not be convenient for you to modify the source code for various reasons. For example, your build process might link the same object file into several images with different alignment requirements.

When it is not convenient for you to modify the source code, then you must use the following alignment specifiers in a scatter file:

#### ALIGNALL

Increases the section alignment of all the sections in an execution region, for example:

```
ER_DATA ... ALIGNALL 8
{
    .. ; selectors
}
```

#### OVERALIGN

Increases the alignment of a specific section, for example:

```
ER_DATA ...
{
    *.o(.bar, OVERALIGN 8)
    ...; selectors
}
```



armlink does not increase the alignment of some sections where it might be unsafe to do so. For more information, see Syntax of an input section description.

# 10. Overlay support in Arm Compiler for Embedded 6

There are situations when you might want to load some code in memory, then replace it with different code. For example, your system might have memory constraints that mean you cannot load all code into memory at the same time.

The solution is to create an overlay region where each piece of overlaid code is unloaded and loaded by an overlay manager. Arm<sup>®</sup> Compiler for Embedded supports:

- An automatic overlay mechanism, where the linker decides how your code sections get allocated to overlay regions.
- A manual overlay mechanism, where you manually arrange the allocation of the code sections.



Arm Compiler for Embedded does not support using both manual and automatic overlays within the same program.

# 10.1 Automatic overlay support

For the linker to automatically allocate code sections to overlay regions, you must modify your C or assembly code to identify the parts to be overlaid. You must also set up a scatter file to locate the overlays.



Arm® Compiler for Embedded does not support using both manual and automatic overlays within the same program.

The automatic overlay mechanism consists of:

- Special section names that you can use in your object files to mark code as overlaid.
- The AUTO\_OVERLAY execution region attribute. Use this in a scatter file to indicate regions of memory where the linker assigns the overlay sections for loading into at runtime.
- The command-line option --overlay-veneers to make the linker redirect calls between overlays to a veneer that lets an overlay manager unload and load the correct overlays.
- A set of data tables and symbol names provided by the linker that you can use to write the overlay manager.
- The armlink command-line option --emit\_debug\_overlay\_section to add extra debug information to the image. This option permits an overlay-aware debugger to track which overlay is currently active.

## Related information

Automatically placing code sections in overlay regions on page 217

Overlay veneer on page 218

Overlay data tables on page 219

Limitations of automatic overlay support on page 220

About writing an overlay manager for automatically placed overlays on page 221

# 10.1.1 Automatically placing code sections in overlay regions

Arm® Compiler for Embedded can automatically place code sections into overlay regions.

## About this task

You identify the sections in your code that are to become overlays by giving them names of the form .arm.overlay<n>, where <n> is an integer identifier. You then use a scatter file to indicate those regions of memory where armlink is to assign the overlays for loading at runtime.

Each overlay region corresponds to an execution region that has the attribute AUTO\_OVERLAY assigned in the scatter file. armlink allocates one set of integer identifiers to each of these overlay regions. It allocates another set of integer identifiers to each overlaid section with the name .arm.overlay<n> that is defined in the object files.



The numbers that are assigned to the overlay sections in your object files do not match up to the numbers that you put in the .arm.overlay<n> section names.

# **Procedure**

- 1. Declare the functions that you want the armlink automatic overlay mechanism to process.
  - In C, use a function attribute, for example:

```
__attribute__((section(".ARM.overlay1"))) void foo(void) { ... }
__attribute__((section(".ARM.overlay2"))) void bar(void) { ... }
```

In the armclang integrated assembler syntax, use the .section directive, for example:

```
.section .ARM.overlay1, "ax", %progbits
.global foo
.p2align 2
.type foo, %function

foo:
    ...
    .fnend

    .section .ARM.overlay2, "ax", %progbits
    .global bar
    .p2align 2
.type bar, %function

bar:
...
```

#### .fnend

• In armasm assembler syntax, use the AREA directive, for example:

```
AREA |.ARM.overlay1|,CODE

foo PROC
...
ENDP

AREA |.ARM.overlay2|,CODE
bar PROC
...
ENDP
```



You can only overlay code sections. Data sections must never be overlaid.

2. Specify the locations to load the code sections from and to in a scatter file. Use the AUTO\_OVERLAY keyword on one or more execution regions.

The execution regions must not have any section selectors. For example:

```
OVERLAY_LOAD_REGION 0x10000000 {

OVERLAY_EXECUTE_REGION_A 0x20000000 AUTO_OVERLAY 0x10000 { }

OVERLAY_EXECUTE_REGION_B 0x20010000 AUTO_OVERLAY 0x10000 { }
}
```

In this example, armlink emits a program header table entry that loads all the overlay data starting at address 0x10000000. Also, each overlay is relocated so that it runs correctly if copied to address 0x20000000 or 0x20010000. armlink chooses one of these addresses for each overlay.

3. When linking, specify the --overlay\_veneers command-line option. This option causes armlink to arrange function calls between two overlays, or between non-overlaid code and an overlay, to be diverted through the entry point of an overlay manager.

To permit an overlay-aware debugger to track the overlay that is active, specify the -- emit debug overlay section command-line option.

## Related information

\_\_attribute\_\_((section("name"))) function attribute

AREA directive

Execution region attributes

- --emit debug overlay section linker option
- --overlay veneers linker option

# 10.1.2 Overlay veneer

armlink can generate an overlay veneer for each function call between two overlays, or between non-overlaid code and an overlay.

A function call or return can transfer control between two overlays or between non-overlaid code and an overlay. If the target function is not already present at its intended execution address, then the target overlay has to be loaded.

To detect whether the target overlay is present, <code>armlink</code> can arrange for all such function calls to be diverted through the overlay manager entry point, <code>\_\_ARM\_overlay\_entry</code>. To enable this feature, use the <code>armlink</code> command-line option <code>--overlay\_veneers</code>. This option causes a veneer to be generated for each affected function call, so that the call instruction, typically a <code>BL</code> instruction, points at the veneer instead of the target function. The veneer in turn saves some registers on the stack, loads some information about the target function and the overlay that it is in, and transfers control to the overlay manager entry point. The overlay manager must then:

- Ensure that the correct overlay is loaded and then transfer control to the target function.
- Restore the stack and registers to the state they were left in by the original β<sub>L</sub> instruction.
- If the function call originated inside an overlay, make sure that returning from the called function reloads the overlay being returned to.

## Related information

--overlay veneers linker option

# 10.1.3 Overlay data tables

armlink provides various symbols that point to a piece of read-only data, mostly arrays. This data describes the collection of overlays and overlay regions in the image.

The symbols are:

## Region\$\$Table\$\$AutoOverlay

This symbol points to an array containing two 32-bit pointers per overlay region. For each region, the two pointers give the start address and end address of the overlay region. The start address is the first byte in the region. The end address is the first byte beyond the end of the region. The overlay manager can use this symbol to identify when the return address of a calling function is in an overlay region. In this case, a return thunk might be required.



The regions are always sorted in ascending order of start address.

### Region\$\$Count\$\$AutoOverlay

This symbol points to a single 16-bit integer (an unsigned short) giving the total number of overlay regions. That is, the number of entries in the arrays Region\$\$Table\$\$AutoOverlay and CurrLoad\$\$Table\$\$AutoOverlay.

### Overlay\$\$Map\$\$AutoOverlay

This symbol points to an array containing a 16-bit integer (an unsigned short) per overlay. For each overlay, this table indicates which overlay region the overlay expects to be loaded into to run correctly.

### Size\$\$Table\$\$AutoOverlay

This symbol points to an array containing a 32-bit word per overlay. For each overlay, this table gives the exact size of the data for the overlay. This size might be less than the size of its containing overlay region, because overlays typically do not fill their regions exactly.

In addition to the read-only tables, armlink also provides one piece of read/write memory:

### CurrLoad\$\$Table\$\$AutoOverlay

This symbol points to an array containing a 16-bit integer (an unsigned short) for each overlay region. The array is intended for the overlay manager to store the identifier of the currently loaded overlay in each region. The overlay manager can then avoid reloading an already-loaded overlay.

All these data tables are optional. If your code does not refer to any particular table, then it is omitted from the image.

## Related information

Automatic overlay support on page 216

# 10.1.4 Limitations of automatic overlay support

There are some limitations when using the automatic overlay feature.

The following limitations apply:

- The automatic overlay feature does not support C++.
- Even if you assign multiple functions to the same named section .arm.overlay<n>, armlink still treats them as different overlays. armlink assigns a different integer ID to each overlay.
- The armlink command-line option --any\_placement is ignored for the automatic overlay sections.
- The overlay system automatically generates veneers for direct calls between overlays, and between non-overlaid code and overlaid code. It automatically arranges that indirect calls through function pointers to functions in overlays work. However, if you pass a pointer to a non-overlaid function into an overlay that calls it, armlink has no way to insert a call to the overlay veneer. Therefore, the overlay manager has no opportunity to arrange to reload the overlay on behalf of the calling function on return.

In simple cases, this can still work. However, if the non-overlaid function calls something in a second overlay that conflicts with the overlay of its calling function, then a runtime failure occurs. For example:

```
attribute__((section(".ARM.overlay1"))) void innermost(void)
{
    // do something
}

void non_overlaid(void)
{
    innermost();
}

typedef void (*function_pointer)(void);

_attribute__((section(".ARM.overlay2"))) void call_via_ptr(function_pointer f)
{
    f();
}

int main(void)
{
    // Call the overlaid function call via_ptr() and pass it a pointer
    // to non_overlaid(). non_overlaid() then calls the function
    // innermost() in another overlay. If call_via_ptr() and innermost()
    // are allocated to the same overlay region by the linker, then there
    // is no way for call_via_ptr to have been reloaded by the time control
    // has to return to it from non_overlaid().

call_via_ptr(non_overlaid);
}
```

## Related information

Automatic overlay support on page 216

# 10.1.5 About writing an overlay manager for automatically placed overlays

To write an overlay manager to handle loading and unloading of overlays, you must provide an implementation of the overlay manager entry point.

The overlay manager entry point \_\_arm\_overlay\_entry is the location that the linker-generated veneers expect to jump to. The linker also provides some tables of data to enable the overlay manager to find the overlays and the overlay regions to load.

The entry point is called by the linker overlay veneers as follows:

- r0 contains the integer identifier of the overlay containing the target function.
- r1 contains the execution address of the target function. That is, the address that the function appears at when its overlay is loaded.
- The overlay veneer pushes six 32-bit words onto the stack. These words comprise the values of the r0, r1, r2, r3, r12, and Ir registers of the calling function. If the call instruction is a BL, the value of Ir is the one written into Ir by the BL instruction, not the one before the BL.

The overlay manager has to:

- 1. Load the target overlay.
- 2. Restore all six of the registers from the stack.
- 3. Transfer control to the address of the target function that is passed in r1.

The overlay manager might also have to modify the value it passes to the calling function in Ir to point at a return thunk routine. This routine would reload the overlay of the calling function and then return control to the original value of the Ir of the calling function.

There is no sensible place already available to store the original value of Ir for the return thunk to use. For example, there is nowhere on the stack that can contain the value. Therefore, the overlay manager has to maintain its own stack-organized data structure. The data structure contains the saved Ir value and the corresponding overlay ID for each time the overlay manager substitutes a return thunk during a function call, and keeps it synchronized with the main call stack.



Because this extra parallel stack has to be maintained, then you cannot use stack manipulations unless it is customized to keep the parallel stack of the overlay manager consistent. Some examples of stack manipulations include cooperative or preemptive thread switching, coroutines, and the <code>setjmp()</code> and <code>longjmp()</code> functions.

The armlink option --info=auto\_overlay causes the linker to write out a text summary of the overlays in the image it outputs. The summary consists of the integer ID, start address, and size of each overlay. You can use this information to extract the overlays from the image, for example from the output of the fromelf option --bin. You can then put them in a separate peripheral storage system. Therefore, you still know which chunk of data goes with which overlay ID when you have to load one of them in the overlay manager.

### Related information

Automatic overlay support on page 216 --info linker option

# 10.2 Manual overlay support

To manually allocate code sections to overlay regions, you must set up a scatter file to locate the overlays.



Arm® Compiler for Embedded does not support using both manual and automatic overlays within the same program.

The manual overlay mechanism consists of:

- The overlay attribute for load regions and execution regions. Use this attribute in a scatter file to indicate regions of memory where the linker assigns the overlay sections for loading into at runtime.
- The following armlink command-line options to add extra debug information to the image:
  - --emit\_debug\_overlay\_relocs.
  - --emit\_debug\_overlay\_section.

This extra debug information permits an overlay-aware debugger to track which overlay is active.

## Related information

Manually placing code sections in overlay regions on page 223 Writing an overlay manager for manually placed overlays on page 225

# 10.2.1 Manually placing code sections in overlay regions

You can place multiple execution regions at the same address with overlays.

The overlay attribute allows you to place multiple execution regions at the same address. An overlay manager is required to make sure that only one execution region is instantiated at a time. Arm® Compiler for Embedded does not provide an overlay manager.

The following example shows the definition of a static section in RAM followed by a series of overlays. Here, only one of these sections is instantiated at a time.

The C library at startup does not initialize a region that is marked as OVERLAY. The contents of the memory that is used by the overlay region is the responsibility of an overlay manager. If the region contains initialized data, use the NOCOMPRESS attribute to prevent RW data compression.

You can use the linker defined symbols to obtain the addresses that are required to copy the code and data.

You can use the OVERLAY attribute on a single region that is not at the same address as a different region. Therefore, you can use an overlay region as a method to prevent the initialization of particular regions by the C library startup code. As with any overlay region, you must manually initialize them in your code.

An overlay region can have a relative base. The behavior of an overlay region with a +<offset> base address depends on the regions that precede it and the value of +<offset>. If they have the same +<offset> value, the linker places consecutive +<offset> regions at the same base address.

When a +<offset> execution region ER follows a contiguous overlapping block of overlay execution regions the base address of ER is:

limit address of the overlapping block of overlay execution regions + <offset>

The following table shows the effect of +<offset> when used with the overlay attribute. REGION1 appears immediately before REGION2 in the scatter file:

Table 10-1: Using relative offset in overlays

| REGION1 is set with OVERLAY | + <offset></offset>             | REGION2 Base Address                            |  |
|-----------------------------|---------------------------------|-------------------------------------------------|--|
| NO                          | <offset></offset>               | REGION1 Limit + <offset></offset>               |  |
| YES                         | +0                              | REGION1 Base Address                            |  |
| YES                         | <non-zero offset=""></non-zero> | REGION1 Limit + <non-zero offset=""></non-zero> |  |

The following example shows the use of relative offsets with overlays and the effect on execution region addresses:

If the length of the non-overlay area is unknown, you can use a zero relative offset to specify the start address of an overlay so that it is placed immediately after the end of the static section.

## Related information

Load region descriptions Load region attributes

Inheritance rules for load region address attributes

Considerations when using a relative address +offset for a load region

Considerations when using a relative address +offset for execution regions

- --emit debug overlay relocs linker option
- --emit debug overlay section linker option

ABI for the Arm Architecture: Support for Debugging Overlaid Programs

# 10.2.2 Writing an overlay manager for manually placed overlays

Overlays are not automatically copied to their runtime location when a function within the overlay is called. Therefore, you must write an overlay manager to copy overlays.

### About this task

An overlay manager copies the required overlay to its execution address, and records the overlay that is in use at any one time. The overlay manager runs throughout the application, and is called whenever overlay loading is required. For instance, the overlay manager can be called before every function call that might require a different overlay segment to be loaded.

The overlay manager must ensure that the correct overlay segment is loaded before calling any function in that segment. If a function from one overlay is called while a different overlay is loaded, then some kind of runtime failure occurs. If such a failure is a possibility, the linker and compiler do not warn you because it is not statically determinable. The same is true for a data overlay.

The central component of this overlay manager is a routine to copy code and data from the load address to the execution address. This routine is based around the following linker defined symbols:

- Load\$\$execution region name\$\$Base, the load address.
- Image\$\$execution region name\$\$Base, the execution address.
- Image\$\$execution region name\$\$Length, the length of the execution region.

The implementation of the overlay manager depends on the system requirements. This procedure shows a simple method of implementing an overlay manager.

The copy routine that is called <code>load\_overlay()</code> is implemented in <code>overlay\_manager.c</code>. The routine uses <code>memcpy()</code> and <code>memset()</code> functions to copy CODE and RW data overlays, and to clear ZI data overlays.



For RW data overlays, it is necessary to disable RW data compression for the whole project. You can disable compression with the linker command-line option --datacompressor off, or you can mark the execution region with the attribute NOCOMPRESS.

The assembly file overlay\_list.s lists all the required symbols. This file defines and exports two common base addresses and a RAM space that is mapped to the overlay structure table:

```
code_base
data_base
overlay_regions
```

As specified in the scatter file, armlink places the two functions, func1() and func2(), and their corresponding data in code\_one, code\_two, data\_one, and data\_two regions, respectively. armlink has a special mechanism for replacing calls to functions with stubs. To use this mechanism, write a small stub for each function in the overlay that might be called from outside the overlay.

In this example, two stub functions \$sub\$\$func1() and \$sub\$\$func2() are created for the two functions func1() and func2() in overlay\_stubs.c. These stubs call the overlay-loading function load\_overlay() to load the corresponding overlay. After the overlay manager finishes its overlay loading task, the stub function can then call \$super\$\$func1 to call the loaded function func1() in the overlay.

### **Procedure**

1. Create the overlay manager.c program to copy the correct overlay to the runtime addresses.

```
/* overlay manager.c
 * Basic overlay manager
#include <stdio.h>
#include <stdlib.h>
#include <string.h>
/* Number of overlays present */
#define NUM OVERLAYS 2
/* struct to hold addresses and lengths */
typedef struct overlay_region_t_struct
 void* load ro base;
 void* load_rw_base;
 void* exec_zi_base;
unsigned int ro_length;
 unsigned int zi length;
} overlay_region_t;
/* Record for current overlay */
int current_overlay = 0;
/* Array describing the overlays */
extern const overlay_region_t overlay_regions[NUM OVERLAYS];
/* execution bases of the overlay regions - defined in overlay_list.s */
extern void * const code base;
extern void * const data base;
void load overlay(int n)
  const overlay region t * selected region;
  if(n == current overlay)
   printf("Overlay %d already loaded.\n", n);
    return;
```

```
/* boundary check */
if (n<1 | | n>NUM OVERLAYS)
 printf("Error - invalid overlay number %d specified\n", n);
 exit(1);
/* Load the corresponding overlay */
printf("Loading overlay %d...\n", n);
/* set selected region */
selected region = &overlay regions[n-1];
/* load code overlay */
memcpy(code_base, selected_region->load_ro_base, selected_region->ro_length);
/* load data overlay */
memcpy(data_base, selected_region->load_rw_base,
       (unsigned int) selected region->exec_zi base - (unsigned int) data base);
/* Comment out the next line if your overlays have any static ZI variables
 * and should not be reinitialized each time, and move them out of the
* overlay region in your scatter file */
memset(selected_region->exec_zi_base, 0, selected_region->zi_length);
/* update record of current overlay */
current overlay=n;
printf("...Done.\n");
```

2. Create a separate source file for each of the functions, func1.c for func1() and func2.c for func2().

```
// funcl.c
#include <stdio.h>
#include <stdlib.h>

extern void foo(int x);

// Some RW and ZI data
char* funcl_string = "funcl called\n";
int funcl_values[20];

void funcl(void)
{
    unsigned int i;
    printf("%s\n", funcl_string);
    for(i = 19; i; i--)
    {
       funcl_values[i] = rand();
       foo(i);
       printf("%d ", funcl_values[i]);
    }
    printf("\n");
}
```

```
// func2.c
#include <stdio.h>
extern void foo(int x);

// Some RW and ZI data
char* func2_string = "func2 called\n";
int func2_values[10];

void func2(void)
```

```
{
  printf("%s\n", func2_string);
  foo(func2_values[9]);
}
```

3. Create the main.c program to demonstrate the overlay mechanism.

```
#include <stdio.h>
/* Functions provided by the overlays */
extern void func1 (void);
extern void func2 (void);
int main(void)
 printf("Start of main()...\n");
  func1();
  func2();
  * Call func2() again to demonstrate that we don't need to
  * reload the overlay
  func2();
  func1();
  printf("End of main()...\n");
  return 0;
void foo(int x)
    return:
```

4. Create overlay\_stubs.c to provide two stub functions \$sub\$\$func1() and \$sub\$\$func2() for the two functions func1() and func2().

```
// overlay stub.c
extern void $Super$$func1(void);
extern void $Super$$func2(void);

extern void load_overlay(int n);

void $Sub$$func1(void)
{
    load_overlay(1);
    $Super$$func1();
}

void $Sub$$func2(void)
{
    load_overlay(2);
    $Super$$func2();
}
```

5. Create overlay list.s that lists all the required symbols.

```
; overlay_list.s
   AREA overlay_list, DATA, READONLY

; Linker-defined symbols to use

IMPORT ||Load$$CODE_ONE$$Base||
IMPORT ||Load$$CODE_TWO$$Base||
IMPORT ||Load$$DATA_ONE$$Base||
IMPORT ||Load$$DATA_TWO$$Base||
```

```
IMPORT ||Image$$CODE ONE$$Base||
     IMPORT ||Image$$DATA_ONE$$Base||
IMPORT ||Image$$DATA_ONE$$ZI$$Base||
     IMPORT ||Image$$DATA TWO$$ZI$$Base||
     IMPORT ||Image$$CODE_ONE$$Length||
IMPORT ||Image$$CODE_TWO$$Length||
     IMPORT ||Image$$DATA_ONE$$ZI$$Length||
IMPORT ||Image$$DATA_TWO$$ZI$$Length||
     ; Symbols to export
     EXPORT code base
     EXPORT data base
     EXPORT overlay regions
; Common base execution addresses of the two OVERLAY regions
code base DCD ||Image$$CODE ONE$$Base||
data base DCD ||Image$$DATA ONE$$Base||
; Array of details for each region -
; see overlay manager.c for structure layout
overlay_regions
; overlay 1
     DCD ||Load$$CODE ONE$$Base||
     DCD ||Load$$DATA_ONE$$Base||
DCD ||Image$$DATA_ONE$$ZI$$Base||
DCD ||Image$$CODE_ONE$$Length||
     DCD ||Image$$DATA ONE$$ZI$$Length||
; overlay 2
     DCD ||Load$$CODE TWO$$Base||
     DCD ||Load$$DATA_TWO$$Base||
DCD ||Image$$DATA_TWO$$ZI$$Base||
DCD ||Image$$CODE_TWO$$Length||
     DCD ||Image$$DATA TWO$$ZI$$Length||
     END
```

6. Create retarget.c to retarget the \_\_user\_initial\_stackheap function.

7. Create the scatter file, embedded scat.scat.

```
; embedded_scat.scat
;;; Copyright Arm Limited 2002. All rights reserved.
;; Embedded scatter file
ROM_LOAD 0x24000000 0x04000000
```

```
ROM EXEC 0x24000000 0x04000000
        * (InRoot$$Sections)
                             ; All library sections that must be in a root
region
                                  ; e.g. main.o, scatter*.o, * (Region$
$Table)
        * (+RO)
                                  ; All other code
   RAM EXEC 0x10000
       * (+RW, +ZI)
   HEAP +0 EMPTY 0x3000
   STACKS 0x20000 EMPTY -0x3000
   CODE ONE 0x08400000 OVERLAY 0x4000
       overlay one.o (+RO)
   CODE TWO 0x08400000 OVERLAY 0x4000
       overlay two.o (+RO)
   DATA ONE 0x08700000 OVERLAY 0x4000
       overlay one.o (+RW,+ZI)
   DATA TWO 0x08700000 OVERLAY 0x4000
       overlay two.o (+RW,+ZI)
}
```

# 8. Build the example application:

```
armclang -c -g -target arm-arm-none-eabi -mcpu=cortex-a9 -00 main.c overlay_stubs.c overlay_manager.c retarget.c armclang -c -g -target arm-arm-none-eabi -mcpu=cortex-a9 -00 func1.c -o overlay_one.o armclang -c -g -target arm-arm-none-eabi -mcpu=cortex-a9 -00 func2.c -o overlay_two.o armasm --debug --cpu=cortex-a9 --keep overlay_list.s armlink --cpu=cortex-a9 --datacompressor=off --scatter embedded_scat.scat main.o overlay_one.o overlay_two.o overlay_stubs.o overlay_manager.o overlay_list.o retarget.o -o image.axf
```

## Related information

Manual overlay support on page 222 Use of \$Super\$\$ and \$Sub\$\$ to patch symbol definitions

# 11. Embedded Software Development

When developing embedded applications, the resources available in the development environment normally differ from the resources on the target hardware.

It is important to consider the process for moving an embedded application from the development or debugging environment to a system that runs standalone on target hardware.

When developing embedded software, you must consider the following:

- Understand the default compilation tool behavior and the target environment. You can then understand the steps that are necessary to move from a debug or development build to a standalone production version of the application.
- Some C library functionality executes by using debug environment resources. If used, you must reimplement this functionality to use target hardware.
- The toolchain has no knowledge of the memory map of any given target. You must tailor the image memory map to the memory layout of the target hardware.
- An embedded application must perform some initialization, such as stack and heap initialization, before the main application can be run. A complete initialization sequence requires code that you implement in addition to the Arm® Compiler for Embedded C library initialization routines.

# 11.1 Default compilation tool behavior

It is useful to be aware of the default behavior of the compilation tools if you do not yet know the full technical specifications of the target hardware.

For example, when you start work on software for an embedded application, you might not know the details of target peripheral devices, the memory map, or even the processor itself.

To enable you to proceed with software development before such details are known, the compilation tools have a default behavior that enables you to start building and debugging application code immediately.

In the Arm C library, support for some ISO C functionality, for example program I/O, can be provided by the host debugging environment. The mechanism that provides this functionality is known as semihosting. When semihosting is executed, the debug agent suspends program execution. The debug agent then uses the debug capabilities of the host (for example printf output to the debugger console) to service the semihosting operation before code execution is resumed on the target. The task performed by the host is transparent to the program running on the target.

## Related information

Semihosting for AArch32 and AArch64

# 11.2 C library structure

Conceptually, the C library can be divided into functions that are part of the ISO C standard, for example printf(), and functions that provide support to the ISO C standard.

For example, the following figure shows the C library implementing the function <code>printf()</code> by writing to the debugger console window. This implementation is provided by calling <code>\_sys\_write()</code>, a support function that executes a semihosting call, resulting in the default behavior using the debugger instead of target peripherals.

Figure 11-1: C library structure



## Related information

The Arm C and C++ libraries
The C and C++ library functions
Semihosting for AArch32 and AArch64

# 11.3 Default memory map

In an image where you have not described the memory map, the linker places code and data according to a default memory map.

Figure 11-2: Default memory map





Processors that are based on Arm®v6-M and Armv7-M architectures have fixed memory maps. Having fixed memory maps makes porting software easier between different systems that are based on these processors.

The default memory map is described as follows:

- The image is linked to load and run at address 0x8000. All read-only (RO) sections are placed first, followed by read/write (RW) sections, then zero-initialized (ZI) sections.
- The heap follows directly on from the top of ZI, so the exact location is decided at link time.
- The stack base location is provided by a semihosting operation during application startup. The value that this semihosting operation returns depends on the debug environment.

The linker observes a set of rules to decide where in memory code and data are located:

Figure 11-3: Linker placement rules



Generally, the linker sorts the Input sections by attribute (RO, RW, ZI), by name, and then by position in the input list.

To fully control the placement of code and data, you must use the scatter-loading mechanism.

## Related information

Tailoring the C library to your target hardware on page 235
The image structure
Section placement with the linker
About scatter-loading
Scatter file syntax
Cortex-M1 Technical Reference Manual
Cortex-M3 Technical Reference Manual
Semihosting for AArch32 and AArch64

# 11.4 Application startup

In most embedded systems, an initialization sequence executes to set up the system before the main task is executed.

The following figure shows the default initialization sequence.

Figure 11-4: Default initialization sequence



\_\_main is responsible for setting up the memory and \_\_rt\_entry is responsible for setting up the run-time environment.

\_\_main performs code and data copying, decompression, and zero initialization of the ZI data. It then branches to \_\_rt\_entry to set up the stack and heap, initialize the library functions and static data, and call any top level C++ constructors. \_\_rt\_entry then branches to main(), the entry to your application. When the main application has finished executing, \_\_rt\_entry shuts down the library, then hands control back to the debugger.

The function label main() has a special significance. The presence of a main() function forces the linker to link in the initialization code in \_\_main and \_\_rt\_entry. Without a function labeled main(), the initialization sequence is not linked in, and as a result, some standard C library functionality is not supported.

### Related information

--startup=symbol, --no\_startup (armlink)
Arm Compiler C Library Startup and Initialization

# 11.5 Tailoring the C library to your target hardware

You can provide your own implementations of C library functions to override the default behavior.

By default, the C library uses semihosting to provide device driver level functionality, enabling a host computer to act as an input and an output device. This functionality is useful because development hardware often does not have all the input and output facilities of the final system.

You can provide your own implementation of target-dependent C library functions to use target hardware. Your implementations are automatically linked in to your image instead of the C library implementations. The following figure shows this process, which is known as retargeting the C library.

Figure 11-5: Retargeting the C library



For example, you have a peripheral I/O device, such as an LCD screen. For this device, you want to override the library implementation of fputc(), which writes to the debugger console, with one that prints to the LCD. Because this implementation of fputc() is linked in to the final image, the entire printf() family of functions prints to the LCD.

# Example implementation of fputc()

In this example, fputc() redirects the input character parameter to a serial output function sendchar(). fputc() assumes that sendchar() is implemented in a separate source file. In this way,

fputc() acts as an abstraction layer between target-dependent output and the C library standard output functions.

```
extern void sendchar(char *ch);
int fputc(int ch, FILE *f)
{    /* e.g. write a character to an LCD screen */
    char tempch = ch;
    sendchar(&tempch);
    return ch;
}
```

In a standalone application, you are unlikely to support semihosting operations. Therefore, you must remove all calls to target-dependent C library functions or reimplement them with non-semihosting functions.

## Related information

Using the libraries in a nonsemihosting environment Semihosting for AArch32 and AArch64

# 11.6 Reimplement the C library functions

You can create your own library functions with the same name as the Arm® Compiler for Embedded C library function you are using.

To build applications without the Arm standard C library, you must provide an alternative library that reimplements the ISO standard C library functions that your application might need, such as <code>printf()</code>. Your reimplemented library must be compliant with the Arm Embedded Application Binary Interface (AEABI).

To instruct armclang to not use the Arm standard C library, you must use the armclang options - nostdlib and -nostdlibinc. You must also use the armlink option --no\_scanlib if you invoke the linker separately.

You must also use the armclang option -fno-builtin to ensure that the compiler does not perform any transformations of built-in functions. Without -fno-builtin, armclang might recognize calls to certain standard C library functions, such as printf(), and replace them with calls to more efficient alternatives in specific cases.



If the linker sees a definition of main(), it automatically creates a reference to a startup symbol called \_\_main. The Arm standard C library defines \_\_main to provide startup code. If you use your own library instead of the Arm standard C library, then you must provide your implementation of \_\_main or change the startup symbol by using the linker --startup option.

# Example

This example reimplements the printf() function to simply return 1 or 0.

```
//my_lib.c:
int printf(const char *c, ...)
{
    if(!c)
    {
        return 1;
    }
    else
    {
        return 0;
    }
}
```

Use armclang and armar to create a library from your reimplemented printf() function:

```
armclang --target=arm-arm-none-eabi -c -O2 -march=armv7-a -mfpu=none mylib.c -o mylib.o armar --create mylib.a mylib.o
```

An example application source file foo.c contains:

```
//foo.c:
extern int printf(const char *c, ...);

void foo(void)
{
    printf("Hello, world!\n");
}
```

Use armclang to build the example application source file using the -nostdlib, -nostdlibinc, and -fno-builtin options. Then use armlink to link the example reimplemented library using the -- no scanlib option.

```
armclang --target=arm-arm-none-eabi -c -02 -march=armv7-a -mfpu=none -nostdlib - nostdlibinc -fno-builtin foo.c -o foo.o armlink foo.o mylib.a -o image.axf --no_scanlib
```

If you do not use the <code>-fno-builtin</code> option, then the compiler transforms the <code>printf()</code> function to the <code>puts()</code> function, and the linker generates an error because it cannot find the <code>puts()</code> function in the reimplemented library.

```
armclang --target=arm-arm-none-eabi -c -O2 -march=armv7-a -mfpu=none -nostdlib - nostdlibinc foo.c -o foo.o armlink foo.o mylib.a -o image.axf --no_scanlib

Error: L6218E: Undefined symbol puts (referred from foo.o).
```

## Related information

C library structure on page 231 --startup (armlink)

Run-time ABI for the Arm Architecture C Library ABI for the Arm Architecture

# 11.7 Tailoring the image memory map to your target hardware

You can use a scatter file to define a memory map, giving you control over the placement of data and code in memory.

In your final embedded system, without semihosting functionality, you are unlikely to use the default memory map. Your target hardware usually has several memory devices located at different address ranges. To make the best use of these devices, you must have separate views of memory at load and run-time.

Scatter-loading enables you to describe the load and run-time memory locations of code and data in a textual description file known as a scatter file. This file is passed to the linker on the command line using the --scatter option. For example:

armlink --scatter scatter.scat file1.o file2.o

Scatter-loading defines two types of memory regions:

- Load regions containing application code and data at reset and load-time.
- Execution regions containing code and data when the application is executing. One or more execution regions are created from each load region during application startup.

A single code or data section can only be placed in a single execution region. It cannot be split.

During startup, the C library initialization code in \_\_main carries out the necessary copying of code and data and the zeroing of data to move from the image load view to the execute view.



The overall layout of the memory maps of devices based around the Arm®v6-M and Armv7-M architectures are fixed. This fixed layout makes it easier to port software between different systems based on these architectures.

### Related information

Information about scatter files
--scatter=filename (armlink)
Armv7-M Architecture Reference Manual
Armv6-M Architecture Reference Manual
Semihosting for AArch32 and AArch64

# 11.8 About the scatter-loading description syntax

In a scatter file, each region is defined by a header tag that contains, as a minimum, a name for the region and a start address. Optionally, you can add a maximum length and various attributes.

The scatter-loading description syntax shown in the following figure reflects the functionality provided by scatter-loading:

Figure 11-6: Scatter-loading description syntax



The contents of the region depend on the type of region:

- Load regions must contain at least one execution region. In practice, there are usually several execution regions for each load region.
- Execution regions must contain at least one code or data section, unless a region is declared with the EMPTY attribute. Non-EMPTY regions usually contain object or library code. You can use the wildcard (\*) syntax to group all sections of a given attribute not specified elsewhere in the scatter file.

## Related information

Information about scatter files
Scatter-loading images with a simple memory map

# 11.9 Root regions

A root region is an execution region with an execution address that is the same as its load address. A scatter file must have at least one root region.

One restriction placed on scatter-loading is that the code and data responsible for creating execution regions cannot be copied to another location. As a result, the following sections must be included in a root region:

- \_\_main.o and \_\_scatter\*.o containing the code that copies code and data
- \_\_dc\*.o that performs decompression
- Region\$\$Table section containing the addresses of the code and data to be copied or decompressed.

Because these sections are defined as read-only, they are grouped by the \* (+RO) wildcard syntax. As a result, if \* (+RO) is specified in a non-root region, these sections must be explicitly declared in a root region using InRoot\$\$sections.



All eXecute In Place (XIP) code must be stored in root regions.

### Related information

Region Table format on page 241
About placing Arm C and C++ library code

# 11.10 Region Table format

The Region Table is a linker-generated data structure that the Arm C library Default Initialization Sequence uses to copy, decompress, or zero-initialize code and data from its load address to its execution address. The Region Table is called Region\$\$Table.



The Region Table is tightly integrated with the Arm C library Default Initialization Sequence described in Application startup. Arm reserves the right to change the format of the Region Table in future releases. Arm does not offer support on how the Arm C library uses the information in the Region Table.

The Region Table is delimited by the linker-defined symbols Region\$\$\frable\$\$\text{Rable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text{stable}\$\$\text

| Offset from start of region table entry (bytes) | Item                             |  |
|-------------------------------------------------|----------------------------------|--|
| +0                                              | Load Address of source           |  |
| +4                                              | Execution Address of destination |  |
| +8                                              | Execution Size of destination    |  |
| +12                                             | Address of handler routine       |  |

The addresses are in one of three formats depending on the contents of the bottom two bits of the word:

| bit 1 | bit 0 | Format                                           |
|-------|-------|--------------------------------------------------|
| 0     | 0     | Absolute address                                 |
| 0     |       | Offsets from the base of the Region Table (ROPI) |
| 1     | 0     | Offsets from the static base register (RWPI)     |

The majority of Region Table entries are absolute.

The Arm C library has different handler routines that have the following function prototype:

void <handler\_routine>(uintptr\_t <load\_address>, uintptr\_t <exec\_address>, size\_t
<exec size>);

The Default Initialization Sequence processes the text entries in order, calling the <handler\_routine> with the right parameters. In the case where the table entries are not absolute addresses, the linker adds additional veneer routines to translate the offsets into absolute addresses at runtime.

The handler routines defined by the C library are:

| <pre><handler_routine></handler_routine></pre> | Description                                                                                                                                             |
|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| scatterload_null                               | Does nothing.                                                                                                                                           |
| scatterload_copy                               | Copies the number of bytes specified by Execution Size of destination from Load Address of source to Execution Address of destination.                  |
| scatterload_zeroinit                           | Zero initalizes the number of bytes specified by Execution Size of destination starting from Execution Address of destination.                          |
| decompress                                     | Decompresses data starting at Load Address of source to Execution Address of destination. The size of the decompressed data is Execution Size of Bytes. |

## **Examples**

Using the image generated by the example described in Writing an overlay manager for manually placed overlays, the following examples show the fromelf output:

• To view the disassembly:

fromelf -disassemble image.axf

• To view the symbols:

# Related information

Application startup on page 234

# 11.11 Placing the stack and heap

The scatter-loading mechanism provides a method for specifying the placement of the stack and heap in your image.

The application stack and heap are set up during C library initialization. You can tailor stack and heap placement by using the specially named ARM\_LIB\_HEAP, ARM\_LIB\_STACK, Or ARM\_LIB\_STACKHEAP execution regions. Alternatively, if you are not using a scatter file, you can reimplement the user setup stackheap() function.

# Related information

Run-time memory models on page 244

Tailoring the C library to a new execution environment Specifying stack and heap using the scatter file

# 11.12 Run-time memory models

Arm® Compiler for Embedded toolchain provides one- and two-region run-time memory models.

# One-region model

The application stack and heap grow towards each other in the same region of memory, see the following figure. In this run-time memory model, the heap is checked against the value of the stack pointer when new heap space is allocated. For example, when malloc() is called.

Figure 11-7: One-region model



# One-region model routine

```
LOAD_FLASH ...

{
    ...
    ARM_LIB_STACKHEAP 0x20000 EMPTY 0x20000 ; Heap and stack growing towards ; each other in the same region ...
}
```

# Two-region model

The stack and heap are placed in separate regions of memory, see the following figure. For example, you might have a small block of fast RAM that you want to reserve for stack use only. For a two-region model, you must import use two region memory.

In this run-time memory model, the heap is checked against the heap limit when new heap space is allocated.

Figure 11-8: Two-region model



# Two-region model routine

```
LOAD_FLASH ...

ARM_LIB_STACK 0x40000 EMPTY -0x20000 ; Stack region growing down

{ } ;

ARM_LIB_HEAP 0x28000000 EMPTY 0x80000 ; Heap region growing up

{ }

...
}
```

In both run-time memory models, the stack grows unchecked.

## Related information

Stack pointer initialization and heap bounds

# 11.13 Reset and initialization

The entry point to the C library initialization routine is \_\_main. However, an embedded application on your target hardware performs some system-level initialization at startup.

# Embedded system initialization sequence

The following figure shows a possible initialization sequence for an embedded system based on an Arm® architecture:



Figure 11-9: Initialization sequence

If you use a scatter file to tailor stack and heap placement, the linker includes a version of the library heap and stack setup code using the linker defined symbols, ARM\_LIB\_\*, for these region names. Alternatively you can create your own implementation.

The reset handler is normally a short module coded in assembler that executes immediately on system startup. As a minimum, your reset handler initializes stack pointers for the modes that your application is running in. For processors with local memory systems, such as caches, TCMs, MMUs, and MPUs, some configuration must be done at this stage in the initialization process. After executing, the reset handler typically branches to \_\_main to begin the C library initialization sequence.

There are some components of system initialization, for example, the enabling of interrupts, that are generally performed after the C library initialization code has finished executing. The block of code labeled ssubssmain() performs these tasks immediately before the main application begins executing.

### Related information

About using \$Super\$\$ and \$Sub\$\$ to patch symbol definitions Specifying stack and heap using the scatter file

# 11.14 The vector table

All Arm systems have a vector table. It does not form part of the initialization sequence, but it must be present for an exception to be serviced.

It must be placed at a specific address, usually 0x0. To do this you can use the scatter-loading +FIRST directive, as shown in the following example.

# Placing the vector table at a specific address

The vector table for the microcontroller profiles is very different to most Arm® architectures.

## Related information

Vector table for AArch32 A and R profiles on page 247 Vector table for M-profile architectures on page 248 Information about scatter files
Scatter-loading images with a simple memory map

# 11.14.1 Vector table for AArch32 A and R profiles

The vector table for Arm®v7-A, Armv8-A, Armv9-A, Armv7-R, and Armv8-R profiles in AArch32 state consists of branch or load PC instructions to the relevant handlers.

If required, you can include the FIQ handler at the end of the vector table to ensure it is handled as efficiently as possible. See the following example. Using a literal pool means that addresses can easily be modified later if necessary.

## Typical vector table using a literal pool

GNU assembler syntax vector table:

Legacy armasm syntax vector table:

```
AREA vectors, CODE, READONLY
                 ENTRY
Vector Table
                 LDR pc, Reset_Addr
                 LDR pc, Undefined Addr
                 LDR pc, SVC_Addr
                 LDR pc, Prefetch Addr
                 LDR pc, Abort Ad\overline{d}r
                                         ; Reserved vector
                NOP
                LDR pc, IRQ Addr
FIQ Handler
                 ; FIQ handler code - max 4kB in size
Reset Addr
              DCD Reset Handler
Undefined_Addr DCD Undefined_Handler
SVC_Addr DCD SVC_Handler
Prefetch Addr DCD Prefetch Handler
SVC Addr
                DCD SVC Handler
Abort Addr DCD Abort Handler
IRQ_Addr
                DCD IRQ_Handler
                END
```

This example assumes that you have ROM at location  $0 \times 0$  on reset. Alternatively, you can use the scatter-loading mechanism to define the load and execution address of the vector table. In that case, the C library copies the vector table for you.

# 11.14.2 Vector table for M-profile architectures

The vector table for the microcontroller profiles consists of addresses to the relevant handlers.

The handler for exception number < n > is held at (< vector base address > + 4 \* < n >).

In Arm®v7-M and Armv8-M processors, you can specify the <vectorbaseaddress> in the Vector Table Offset Register (VTOR) to relocate the vector table. The default location on reset is 0x0 (CODE space). For Armv6-M, the vector table base address is fixed at 0x0. The word at <vectorbaseaddress> holds the reset value of the main stack pointer.



The least significant bit, bit[0], of each address in the vector table must be set or a HardFault exception is generated. If the table contains T32 symbol names, the Arm Compiler for Embedded toolchain sets these bits for you.

# 11.14.3 Vector Table Offset Register

In Arm®v7-M and Armv8-M, the Vector Table Offset Register locates the vector table in CODE, RAM, or SRAM space.

When setting a different location, the offset, in bytes, must be aligned to:

- A power of 2.
- A minimum of 128 bytes.
- A minimum of 4\*<n>, where <n> is the number of exceptions supported.

The minimum alignment is 128 bytes, which allows for 32 exceptions. 16 registers are reserved for system exceptions. Therefore, you can use up to 16 interrupts.

To use more interrupts, you must adjust the alignment by rounding up to the next power of two. For example, if you require 21 interrupts, then the total number of exceptions is 37, that is 21 plus 16 reserved system exceptions. The alignment must be on a 64-word boundary because the next power of 2 after 37 is 64.



Implementations might restrict where the vector table can be located. For example, in Cortex®-M3 rOp0 to r2p0, the vector table cannot be in RAM space.

# 11.15 ROM and RAM remapping

You must consider what sort of memory your system has at address 0x0, the address of the first instruction executed.



This information does not apply to Arm®v6-M, Armv7-M, and Armv8-M profiles.



This information assumes that an Arm processor begins fetching instructions at 0x0. This is the standard behavior for systems based on Arm processors. However, some Arm processors, for example the processors based on the Armv7-A architecture, can be configured to begin fetching instructions from 0xffff0000.

There has to be a valid instruction at  $0 \times 0$  at startup, so you must have nonvolatile memory located at  $0 \times 0$  at the moment of power-on reset. One way to achieve this is to have ROM located at  $0 \times 0$ . However, there are some drawbacks to this configuration.

# Example ROM/RAM remapping

This example shows a solution implementing ROM/RAM remapping after reset. The constants shown are specific to the Versatile board, but the same method is applicable to any platform that implements remapping in a similar way. Scatter files must describe the memory map after remapping.

```
System memory locations
Versatile_ctl_reg EQU 0x101E00000 ; Address of control register
DEVCHIP_Remap_bit
                      EQU 0x100
                                  ; Bit 8 is remap bit of control register
        ENTRY
; Code execution starts here on reset
; On reset, an alias of ROM is at 0x0, so jump to 'real' ROM.
       LDR
               pc, =Instruct_2
Instruct 2
; Remap \overline{b}y setting remap bit of the control register
; Clear the DEVCHIP Remap bit by writing 1 to bit 8 of the control register
                R1, =Versatile_ctl reg
        T<sub>1</sub>DR
                R0, [R1]
R0, R0, #DEVCHIP_Remap_bit
        LDR
        ORR
        STR
                R0, [R1]
; RAM is now at 0x0.
 The exception vectors must be copied from ROM to RAM
 The copying is done later by the C library code inside main
; Reset Handler follows on from here
```

# 11.16 About Run-Time Type Information

Run-Time Type Information (RTTI) is required when the type of a C++ class must be determined at runtime.

Arm® Compiler for Embedded 6 implements the Itanium C++ ABI and includes:

- A compiler (armclang) that can be used to compile programs written in C++.
- Two C++ libraries:
  - The C++ standard library (libc++).
  - The C++ run-time library (libc++abi).

RTTI is used by the following parts of C++:

- Exception handling.
- dynamic cast.

### typeid.

More information about when RTTI is referenced and generated is described in section 2.9 Run-Time Type Information (RTTI) of the Itanium C++ ABI.

RTTI for basic types such as int and bool is stored in the runtime library. Therefore, object files generated from a C++ program might reference RTTI defined in libc++abi. See section 2.9.2 Place of Emission of the Itanium C++ ABI for more information.

The compiler also generates RTTI for a program that contains classes and structures with virtual functions.

Use of RTTI requires linking with a significant portion of libc++abi because it contains several routines involved in processing RTTI. Also, there are links to C++ exceptions, or software aborts, when typeid does not match.

Compiling your code the armclang option -fno-rtti does not guarantee complete removal of RTTI. The standard libc++ library is compiled to use RTTI and libc++abi includes RTTI handling functions. Therefore, you must also:

- Avoid using functions in the std:: namespace.
- Link against stub implementations of RTTI for basic types. For more information, see Avoid linking in Run-Time Type Information.

### Related information

-frtti, -fno-rtti

# 11.17 Avoid linking in the Arm Compiler for Embedded libraries

With the exception of the built-in helper functions you can use Arm® Compiler for Embedded without Arm library functions. You can re-implement all or part of the Arm library.

## Types of library function

The following table describes the types of library function, when they are included in a system, and what action you can take to use an alternative:

Table 11-4: Types of library function

| Function type | Description                    | Use in a system | Action                                      |
|---------------|--------------------------------|-----------------|---------------------------------------------|
|               | might call even if no standard |                 | You can re-implement most helper functions. |

| Function type    | Description                                                                                                                                                                               | Use in a system                                                   | Action                                               |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------|
| Initialization   | Code that runs before the main() function is called. Initialization code performs actions such as setting up the heap, stack, and global data required by the standard library functions. | When the C or C++ program contains a main() function.             | You re-implement the Arm initialization code.        |
| Standard library | A library function that is part of<br>the C standard. These functions<br>are called explicitly from source<br>code.                                                                       | When functions from the standard library are used in source code. | You can re-implement all standard library functions. |

# Helper functions

The Run-time ABI for the Arm Architecture document standardizes a set of helper functions that all ABI-compliant Arm Compiler for Embedded toolchains must provide. The document gives the following definition of a helper function:

A helper function is one that a relocatable file might refer to, even though its source includes no standard headers, or no headers at all. A helper function usually implements some aspect of a programming language not implemented by its standard library. For example, from C, floating-point to integer conversions.

In some cases, a helper function might implement some aspect of standard library behavior not implemented by any of its interface functions. For example, from the C library, errno.

A helper function might also implement an operation not implemented by the underlying hardware, for example, integer division, floating-point arithmetic, or reading and writing misaligned data.

All ABI-compliant compilers can assume that these helper functions are present. Arm Compiler for Embedded provides these helper functions in the standard C run-time library, and armclang uses them.

## Using Arm Compiler for Embedded without libraries

To use Arm Compiler for Embedded without the standard library, you must avoid using the public helper, initialization, and standard library functions. You must re-implement these functions as required.

You must write your C or C++ code in a way that avoids the standard library, and minimizes the use of the runtime library by the compiler. Compiler and linker options are available to prevent them using the library functions.

For more information, see:

- Support for building an application without the C library.
- Avoid linking in the Arm C library.
- Avoid linking in Run-Time Type Information.
- Avoid linking in the Arm C++ libraries.

### Find out which Arm library functions are used

The armlink option --verbose provides a list of all the object files that are loaded from the command-line and selected from libraries.

The following types of message identify content from the Arm libraries:

- Searching for ARM libraries in directory <path to directory containing Arm libraries>
- Selecting library <path to specific Arm library>
- Loading member <object> from <library>
- definition: <symbol>

For example:

### Re-implementing standard library functions

You can re-implement all standard library functions. When there is a call to a standard library function, and if that function is re-implemented, then armclang calls the re-implemented function.

For more information, see:

- -fno-builtin.
- Reimplement the C library functions.

### Related information

--verbose

ABI for the Arm Architecture

### 11.17.1 Avoid linking in the Arm C library

The C runtime libraries provided with Arm® Compiler for Embedded 6 are suitable for various Armbased projects. However, some projects might have certain requirements that mean it is necessary to avoid using all or part of the standard C library.



This topic includes descriptions of [COMMUNITY] features. See Support level definitions

### For example:

- The project must use a certified *Functional Safety* (FuSa) C library to make it easier to fulfill the safety requirements for the project.
- The project uses alternative libraries provided by the *Operating System* (OS) vendor.
- The project has some custom requirements to re-implement certain C library functionality.

The following sections expand on the information provided in Standalone C library functions.

The following sections do not:

- Describe how to fully avoid the C++ library.
- Explain how to develop your startup and initialization code that must run before the main function is reached.

### The C libraries provided in Arm Compiler for Embedded 6

Arm Compiler for Embedded 6 provides the following C runtime libraries:

- C standard library (standardlib).
- C Micro-library (microlib).

The C standardlib is the default C library that projects are likely to use. The microlib is an alternative to the standard C library. Microlib focuses in particular on smaller code size, but with some documented limitations and restrictions.

### Build options required to avoid the standard C library

The following compiler and linker options are required to avoid the C library being used explicitly by your build files and implicitly by the compiler:

### **Compiler options**

• -fno-builtin prevents the compiler from transforming standard C library function calls based on built-in knowledge about how those functions behave.

This option applies to functions such as printf, but does not apply to \_\_builtin\_<name> functions, despite the name. The compiler knows something about functions such as printf, and sometimes transforms the source code based on that understanding.

However, the compiler still expects the library to provide an implementation of those functions.

For example, if your code calls printf("hello, world\n"), the compiler might convert it into puts("hello, world") because it knows from the descriptions of those two functions in the C standard that they perform the same operations. But the puts() function cannot perform all the operations of printf by itself. If you write a more complicated call involving formatting such as %d, then use this option to ensure the compiler emits a call to the printf library function.

- -nobuiltining prevents the compiler from using the built-in header files.
- -nostdlib prevents the compiler from using the Arm standard C and C++ libraries.
- -nostdlibinc prevents the compiler from using the Arm standard C and C++ library header files.



To use the Arm FuSa C library with the libc++ header files, you must use the -nobuiltininc, -nostdlibinc, and -nostdlib options. The FuSa C library is different from the Arm standard C library because it is designed to work without the built-in header files.

If you are working in a freestanding, non-hosted, environment you can specify the [COMMUNITY] option -ffreestanding. This option:

- Asserts that compilation targets a freestanding environment.
- Implies -fno-builtin.
- Sets the macro std c hosted to 0.

### **Linker options**

• --no\_scanlib prevents the linker from scanning the Arm libraries to resolve references. As a consequence of using this option, the Arm supplied libraries are not used by the linker and you must include your own libraries.

### Source code changes to avoid the C library

The function label main() has a special significance. The presence of a main() function forces the linker to link in the initialization code in \_\_main. The \_\_main function calls the following initialization functions:

- scatterload (scatter-loading memory initialization code).
- rt entry (runtime library initialization code).

Without a function labeled main(), the initialization sequence is not linked in, and as a result, some standard C library functionality is not supported.

To prevent a reference to main, either:

- Specify a different main function, for example, my main().
- Link with the --no startup option.

### Related information

Application startup on page 234

Avoid linking in Run-Time Type Information on page 257

- -fno-builtin
- -ffreestanding
- -nostdlib
- -nostdlibing
- --scanlib, --no scanlib
- --startup=symbol, --no\_startup
- \_\_rt\_entry

### 11.17.2 Avoid linking in the Arm C++ libraries

You can avoid the libc++ library by not calling functions from the standard library. However, it is more difficult to avoid the libc++abi runtime library because the compiler can implicitly refer to functions and *Run-Time Type Information* (RTTI) defined in that library.

That is, you do not need to include any headers or call functions directly for the compiler to emit a call to a function defined in the runtime library. The libc++abi library contains implementations of these functions and some additional low-level support for libc++. Major components include:

- RTTI
- Exceptions
- New and Delete
- Terminate
- Static initialization guards
- Pure virtual abort handler

To link with your own ABI-compliant runtime library, specify the following armclang command-line options:

- -fno-exceptions to disable the generation of code needed to support C++ exceptions.
- -fno-rtti to avoid typeinfo in object files and ensure no references to libc++abi typeinfo functionality.
- -nobuiltining to exclude the built-in header files.
- -nostdlib to pass --noscanlib to the linker and do not perform printf optimization. This option disables the inclusion of both the C and C++ libraries.
- -nostdlibing to not add the include and include/libexx include directories.
- -nostdinc++ to disable standard #include directories for the C++ standard library.
- -I -project\_runtime\_library\_header> to specify the location of your ABI-compliant runtime library headers.
- -L <project runtime library> to specify the location of your ABI-compliant runtime library.

For more information on how to avoid linking in libc++abi, see Avoid linking in Run-Time Type Information.

### Related information

- -fexceptions, -fno-exceptions
- -frtti, -fno-rtti
- -
- -nobuiltininc
- -nostdlib
- -nostdlibing

### 11.17.3 Avoid linking in Run-Time Type Information

When targeting a system with a limited amount of memory, you might want to avoid linking in *Run-Time Type Information* (RTTI) to reduce the overall application size.

libc++ is compiled with RTTI. You can avoid using libc++ by not calling any std:: namespace functions. However, the typeinfos in libc++abi might still be referenced.

### Avoiding libc++abi

Compiling all source code with the armclang option -fno-rtti does not guarantee complete removal of RTTI from the linked program.

However, RTTI is not used, and armclang does not generate calls to the RTTI handling functions in libc++abi, when all the following conditions are true:

- -fno-exceptions is used to disable C++ exceptions.
- dynamic cast is not used in the application, or is used in such a way that RTTI is not required.
- typeid is not used in the application.

If your code includes typeid, then specifying -fno-rtti results in an error. However, an error is output for dynamic cast only if the way it is used requires RTTI.

To ensure you avoid RTTI for the basic types being linked in from libc++abi, you must provide stub implementations of RTTI for basic types as a placeholder.

Providing such stubs is sufficient to link the application, but not to use the C++ features that depend on RTTI. That is, C++ exceptions, dynamic\_cast, and typeid.

### Example: Stub implementation to avoid linking with libc++abi

The following C++ example shows the use of stub implementations. The example contains an assembly file typeinfo.s that has a section named unused\_rtti with stubs representing all the RTTI basic types in libc++abi.

1. Create the hello.cpp file containing the following code:

#include <iostream>

```
int main(void)
{
   std::cout << "Hello World!" << std::endl;
   return 0;
}</pre>
```

- 2. Create the typeinfo.s file containing the source code provided in typinfo.s example source code.
- 3. Create the scatter file scatter.sct containing the following:

The scatter file explicitly places the unused\_rtti section in an UNINIT section to ensure that the RTTI stubs do not occupy any memory.

4. Build the C++ and assembler code with the following commands:

```
armclang --target=arm-arm-none-eabi -mcpu=cortex-m3 -c -fno-rtti -fno-exceptions hello.cpp -o hello.o armclang --target=arm-arm-none-eabi -mcpu=cortex-m3 -c typeinfo.s -o typeinfo.o
```

5. Link the object files as follows:

```
armlink --cpu=Cortex-M3 --scatter=scatter.sct --map --load_addr_map_info --verbose --list=hello.lst -o hello.axf hello.o typeinfo.o
```

The linker command includes an option to generate a listings file named hello.lst that includes:

- The memory map and symbol listing for the final image.
- The verbose output to show how the linker resolved references to definitions, including the references to the RTTI stubs.

The memory map shows that the execution region containing the RTTI data is treated as UNINIT and does not occupy any space:

```
Execution Region UNUSED_RTTI (Exec base: 0x20000d18, Load base: 0x00016610, Size: 0x0000000c, Max: 0xffffffff, ABSOLUTE, UNINIT)
```

| Exec Addr<br>Object    | Load Addr | Size       | Туре | Attr | Idx | E Section Name |  |
|------------------------|-----------|------------|------|------|-----|----------------|--|
| 0x20000d18<br>typeinfo | -         | 0x0000000c | Zero | RW   | 30  | unused_rtti    |  |

6. Run the following fromelf command:

```
fromelf --text -c -d -s -v hello.axf -o hello.txt
```

frome1f generates a listing file containing:

- Code and disassembly listing.
- Data section contents.
- Symbol table.
- Verbose output for section information.

### Related information

About Run-Time Type Information on page 250 -fexceptions, -fno-exceptions

-frtti, -fno-rtti

### 11.17.4 C++ functions you can re-implement

There are some C++ functions that you can re-implement.

### cxa deleted virtual

Use when a virtual function is explicitly deleted, for example:

```
virtual void foo() = delete;
```

Do not use. This code is unlikely to be common.

### cxa guard acquire and cxa guard release

Use when a function local static is used, for example:

```
void foo() {
   static MyClass my_c;
   ...
}
```

Instead of using function local static, use pointers to place new instantiated objects. Dynamically initialized memory using new is also possible, but it is expected that you want to avoid this. These pointers are inline versions of the guards, for example:

```
void foo() {
   alignas(MyClass) static char buf[sizeof(MyClass)];
   static MyClass *cp = nullptr;
   if (cp == nullptr) {
```

```
cp = new(buf) MyClass;
}
```

However, this method can compromise concurrency in a multi-threaded system. The \_\_cxa\_guard\_acquire system is designed to cope with multiple instances of the function running concurrently on different cores, and still arranges that the variable is initialized once only. In that situation, this version of the C++ code with a static pointer could suffer a race condition in which the Myclass constructor runs twice.

If your program is entirely single-threaded then using the static pointer is not an issue.

### \_\_cxa\_pure\_virtual

When a pure virtual function is used, for example:

```
virtual void foo() = 0;
```

Do not use. Provide a default implementation that aborts if called. This method is not ideal because the toolchain can provide diagnostics if it can prove a pure virtual function is going to be called, and if there is no implementation of a pure virtual function.

### new and delete

Use when non-placement new is called and there is no user-defined global operator::new overload or type specific new overload present.



The implementation in libc++abi is only for those applications that are not using libc++.

Provide your own implementations of new and delete. The libc++ header contains the prototypes. Because these functions are not qualified, it is likely that you have to take the prototypes from the standard so that they can be qualified. Arm expects that most baremetal applications use placement new and delete. Therefore, such applications can avoid dynamic memory allocation.

## 11.18 Local memory setup considerations

Many Arm processors have on-chip memory management systems, such as Memory Management Units (MMU) or Memory Protection Units (MPU). These devices are normally set up and enabled during system startup.

Therefore, the initialization sequence of processors with local memory systems requires special consideration.

The C library initialization code in \_\_main is responsible for setting up the execution time memory map of the image. Therefore, the run-time memory view of the processor must be set up before

branching to \_\_main. This means that any MMU or MPU must be set up and enabled in the reset handler.

Tightly Coupled Memories (TCM) must also be enabled before branching to \_\_main, normally before MMU/MPU setup, because you generally want to scatter-load code and data into TCMs. You must be careful that you do not have to access memory that is masked by the TCMs when they are enabled.

You might also encounter problems with cache coherency if caches are enabled before branching to \_\_main. Code in \_\_main copies code regions from their load address to their execution address, essentially treating instructions as data. As a result, some instructions can be cached in the data cache, in which case they are not visible to the instruction path.

To avoid these coherency problems, enable caches after the C library initialization sequence finishes executing.

### Related information

Cortex-A Series Programmer's Guide for Armv8-A Cortex-A Series Programmer's Guide for Armv7-A Cortex-R Series Programmer's Guide for Armv7-R

## 11.19 Stack pointer initialization

As a minimum, your reset handler must assign initial values to the stack pointers of any execution modes that are used by your application.

### Example stack pointer initialization

In this example, the stacks are located at stack base:

```
; This example does not apply to M-profile
Reset Handler
   ; stack_base could be defined above, or located in a scatter file
            R0, stack_base;
    ; Enter each mode in turn and set up the stack pointer
            CPSR_c, #Mode_FIQ:OR:I_Bit:OR:F_Bit ; Interrupts disabled
    MSR
            sp, \overline{R}0
    MOV
            RO, RO, #Len_FIQ_Stack
CPSR_c, #Mode_IRQ:OR:I_Bit:OR:F_Bit ; Interrupts disabled
    SUB
    MSR
            sp, \overline{R0}
    MOV
            RO, RO, #Len_IRQ_Stack
    SUB
            CPSR c, #Mode SVC:OR:I Bit:OR:F Bit ; Interrupts disabled
    MSR
           sp, \overline{R}0
    ; Leave processor in SVC mode
```

The stack\_base symbol can be a hard-coded address, or it can be defined in a separate assembler source file and located by a scatter file.

The example allocates 256 bytes of stack for *Fast Interrupt Request* (FIQ) and *Interrupt Request* (IRQ) mode, but you can do the same for any other execution mode. To set up the stack pointers, enter each mode with interrupts disabled, and assign the appropriate value to the stack pointer.

The stack pointer value set up in the reset handler is automatically passed as a parameter to \_\_user\_initial\_stackheap() by C library initialization code. Therefore, this value must not be modified by \_\_user\_initial\_stackheap().

### Related information

Specifying stack and heap using the scatter file Cortex-M3 Embedded Software Development

### 11.20 Hardware initialization

In general, it is beneficial to separate all system initialization code from the main application. However, some components of system initialization, for example, enabling of caches and interrupts, must occur after executing C library initialization code.

### Use of \$Sub and \$Super

You can make use of the \$sub and \$super function wrapper symbols to insert a routine that is executed immediately before entering the main application. This mechanism enables you to extend functions without altering the source code.

This example shows how \$sub and \$super can be used in this way:

The linker replaces the function call to main() with a call to ssubssmain(). From there you can call a routine that enables caches and another to enable interrupts.

The code branches to the real main() by calling \$super\$\$main().

### Related information

Use of \$Super\$\$ and \$Sub\$\$ to patch symbol definitions

## 11.21 Execution mode considerations

You must consider the mode in which the main application is to run. Your choice affects how you implement system initialization.



This does not apply to Arm®v6-M, Armv7-M, and Armv8-M profiles.

Much of the functionality that you are likely to implement at startup, both in the reset handler and \$sub\$\$main, can only be done while executing in privileged modes, for example, on-chip memory manipulation, and enabling interrupts.

If you want to run your application in a privileged mode, this is not an issue. Ensure that you change to the appropriate mode before exiting your reset handler.

If you want to run your application in User mode, however, you can only change to User mode after completing the necessary tasks in a privileged mode. The most likely place to do this is in \$sub \$\$main().



The C library initialization code must use the same stack as the application. If you need to use a non-User mode in \$sub\$\$main and User mode in the application, you must exit your reset handler in System mode, which uses the User mode stack pointer.

## 11.22 Target hardware and the memory map

It is better to keep all information about the memory map of a target, including the location of target hardware peripherals and the stack and heap limits, in your scatter file, rather than hard-coded in source or header files.

### Mapping to a peripheral register

Conventionally, addresses of peripheral registers are hard-coded in project source or header files. You can also declare structures that map on to peripheral registers, and place these structures in the scatter file.

For example, if a target has a timer peripheral with two memory mapped 32-bit registers, a C structure that maps to these registers is:



You can also use \_\_attribute\_\_((section(".ARM.\_\_at\_<address>"))) to specify the absolute address of a variable.

### Placing the mapped structure

To place this structure at a specific address in the memory map, you can create an execution region containing the module that defines the structure. The following example shows an execution region called TIMER that locates the timer regs structure at 0x40000000:

```
ROM_LOAD 0x24000000 0x04000000
{
; ...
    TIMER 0x40000000 UNINIT
    {
        timer_regs.o (+ZI)
    }
    ; ...
}
```

It is important that the contents of these registers are not zero-initialized during application startup, because this is likely to change the state of your system. Marking an execution region with the UNINIT attribute prevents ZI data in that region from being zero-initialized by main.

### Related information

Placement of functions and data at specific addresses on page 180 \_\_attribute\_\_((section("name"))) variable attribute

## 11.23 Execute-only memory

eXecute-Only Memory (XOM) allows only instruction fetches. Read and write accesses are not allowed.

XOM allows you to protect your intellectual property by preventing executable code being read by users. For example, you can place firmware in XOM and load user code and drivers separately. Placing the firmware in XOM prevents users from trivially reading the code.



The Arm architecture does not directly support XOM. XOM is supported at the memory device level.

### Related information

Building applications for execute-only memory on page 264

# 11.24 Building applications for execute-only memory

Placing code in execute-only memory prevents users from trivially reading that code.

### About this task



Link-Time Optimization (LTO) does not honor the armclang option -mexecute-only option. If you use the armclang options -fito or -omax, then the compiler cannot generate execute-only code.

### **Procedure**

1. Compile your C or C++ code using the -mexecute-only option.

```
\label{lem:armclang} \mbox{ --target=arm-arm-none-eabi --march=armv7-m --mexecute-only -c test.c -o test.o}
```

The -mexecute-only option prevents the compiler from generating any data accesses to the code sections

To keep code and data in separate sections, the compiler disables the placement of literal pools inline with code.

Compiled execute-only code sections in the ELF object file are marked with the SHF ARM NOREAD flag.

- 2. Specify the memory map to the linker using either of the following:
  - The +xo selector in a scatter file.
  - The armlink --xo-base option on the command-line.

```
armlink --xo-base=0x8000 test.o -o test.axf
```

The XO execution region is placed in a separate load region from the RO, RW, and ZI execution regions.



If you do not specify --xo-base, then by default:

- The XO execution region is placed immediately before the RO execution region, at address 0x8000.
- All execution regions are in the same load region.

### Related information

Execute-only memory on page 264

- -mexecute-only (armclang)
- --execute only (armasm)
- --xo base=address (armlink)

### AREA directive

# 11.25 Compiling with -mexecute-only generates an empty .text section

A change between Arm® Compiler 6.8 and Arm Compiler 6.9 means that compiling with - mexecute-only always generates an empty .text section that is read-only. That is, a section that does not have the SHF ARM PURECODE attribute.

The linker normally removes the empty .text section during unused section elimination. However, the unused section elimination does not occur when:

- The image has no entry point.
- You specify one of the following linker options:

```
o --no_remove
o --keep (<object-file-name>(.text))
```

If you use a scatter file to merge eXecute-Only (XO) and Read-Only (RO) sections into a single executable region, then the XO sections lose the XO attribute and become RO.

When compiling with -fno-function-sections, all functions are placed in the .text section with the SHF\_ARM\_PURECODE attribute. As a result, there are two sections with the name .text, one with and one without the SHF\_ARM\_PURECODE attribute. You cannot select between the two .text sections by name. Therefore, you must use attributes as the selectors in the scatter file to differentiate between XO and RO sections.

### **Examples**

The following example shows how Arm Compiler for Embedded 6 handles .text sections:

1. Create the file example.c containing:

```
void foo() {}
int main() {
  foo();
}
```

2. Compile the program and examine the object file with fromelf.

```
armclang --target=arm-arm-none-eabi -mcpu=Cortex-M3 -mexecute-only -c -o
  example.o example.c
fromelf example.o
```

The output shows that section #2 is the empty RO .text section:

```
** Section #1 '.strtab' (SHT_STRTAB)
Size : 148 bytes
```

```
** Section #2 '.text' (SHT_PROGBITS) [SHF_ALLOC + SHF_EXECINSTR]
Size : 0 bytes (alignment 4)
Address: 0x00000000
** Section #3 '.text.foo' (SHT PROGBITS) [SHF ALLOC + SHF EXECINSTR +
SHF ARM PURECODE]
Size : 2 bytes (alignment 4)
Address: 0x00000000
** Section #4 '.ARM.exidx.text.foo' (SHT ARM EXIDX) [SHF ALLOC + SHF LINK ORDER]
Size: 8 bytes (alignment 4)
Address: 0x00000000
Link to section #3 '.text.foo'
** Section #5 '.rel.ARM.exidx.text.foo' (SHT REL)
Size: 8 bytes (alignment 4)
Symbol table #13 '.symtab'
1 relocations applied to section #4 '.ARM.exidx.text.foo'
** Section #6 '.text.main' (SHT PROGBITS) [SHF ALLOC + SHF EXECINSTR +
SHF ARM PURECODE]
Size : \overline{10} bytes (alignment 4)
Address: 0x00000000
```

3. Create the file example.scat containing:

```
LR_XO 0x10000
{
    ER_MAIN_FOO 0x10000
    {
        example.o(.text*)
    }
}

LR_2 0x20000
{
    ER_REST 0x20000
    {
        *(+RO, +ZI)
    }
    ARM_LIB_STACKHEAP 0x80000 EMPTY -0x1000 {}
}
```

4. Create an image file with armlink and examine the image file with fromelf:

```
armlink --scatter example.scat -o example_scat.axf example.o
fromelf example_scat.axf
```

The output shows that section #1 has the SHF ARM PURECODE attribute:

```
** Section #1 'ER_MAIN_FOO' (SHT_PROGBITS) [SHF_ALLOC + SHF_EXECINSTR + SHF_ARM_PURECODE]
Size: 16 bytes (alignment 4)
Address: 0x00010000
```

Embedded Software Development

Issue 01

```
** Section #2 'ER REST' (SHT PROGBITS) [SHF ALLOC + SHF EXECINSTR]
Size: 604 bytes (alignment 4) Address: 0x00020000
```

5. Repeat the link again with the linker option --no remove and examine the image file with fromelf.

```
armlink --scatter example.scat --no remove -o example scat.axf example.o
fromelf example scat.axf
```

The output shows that section #1 does not have the SHF ARM PURECODE attribute:

```
** Section #1 'ER MAIN FOO' (SHT PROGBITS) [SHF ALLOC + SHF EXECINSTR]
    Size : 16 bytes (alignment 4)
    Address: 0x00010000
** Section #2 'ER_REST' (SHT_PROGBITS) [SHF_ALLOC + SHF_EXECINSTR] Size : 604 bytes (alignment 4)
    Address: 0x00020000
```

The empty RO .text section is no longer removed and is placed in the same execution region as .text.main and .text.foo. Therefore, these sections become read-only.

The same result is obtained when linking with --keep example.o(.text) or if there is no main or no entry point.

- 6. To ensure that the sections remain as execute-only, either:
  - Change the scatter file to use the XO attribute selector as follows:

```
LR XO 0x10000
 ER MAIN FOO 0x10000
     example.o(+XO)
LR 2 0x20000
 ER REST 0x20000
     *(+RO, +ZI)
 ARM LIB STACKHEAP 0x80000 EMPTY -0x1000 {}
```

Explicitly place sections in their execution regions. However, compiling with -fno-function sections generates two .text sections with different attributes:

```
armclang --target=arm-arm-none-eabi -mcpu=Cortex-M3 -mexecute-only -fno-
function-sections -c -o example.o example.c
```

```
fromelf example.o
...
** Section #1 '.strtab' (SHT_STRTAB)
    Size : 107 bytes

** Section #2 '.text' (SHT_PROGBITS) [SHF_ALLOC + SHF_EXECINSTR]
    Size : 0 bytes (alignment 4)
    Address: 0x00000000

** Section #3 '.text' (SHT_PROGBITS) [SHF_ALLOC + SHF_EXECINSTR +
SHF_ARM_PURECODE]
    Size : 14 bytes (alignment 4)
    Address: 0x000000000
...
```

In this case, differentiating the sections by name only is not possible. If unused section elimination does not remove the empty .text sections, the attribute selectors are required to place the sections in different output sections.

# 11.26 Integer division by zero errors in C and C++ code

Integer division by zero in C and C++ code is undefined behavior, and the compiler does not guarantee a specific behavior for such code.

# Integer division by zero behavior for processors that support hardware division instructions

For processors that support hardware division instructions, the behavior depends on the Divide by Zero support of the processor:

- Trapping Divide by Zero errors.
- Returning a zero result on Divide by Zero.

For more information about the Divide by Zero support, see the *Technical Reference Manual* (TRM) for your processor.

# Integer division by zero behavior for processors that do not support hardware division instructions

For processors that do not support hardware division instructions, such as the spiv and upiv instructions, you cannot rely on the C and C++ library helper function \_\_aeabi\_idiv0() to trap and identify integer division by zero errors. Instead, you must manually test the denominator before the division operation takes place. For example:

```
#include <signal.h>
int divide(const int numerator, const int denominator)
{
    if (denominator == 0)
    {
        return raise(SIGFPE);
    }
    else
    {
}
```

```
return numerator / denominator;
}
}
```



You can trap integer division by zero at run-time with the *Undefined Behavior Sanitizer* (UBSan) functionality. See Overview of Undefined Behavior Sanitizer for more information.

# 11.27 Floating-point division by zero errors in C and C++ code

The floating-point division by zero behavior that results from assumptions made by armclang might be undesirable.

### AArch64 state behavior

The Floating-point Control Register (FPCR) and Floating-point Status Register (FPSR) are AArch64 registers. For AArch64 state, setting the Divide by Zero floating-point exception trap enable bit FPCR.DZE to 1 tells the processor that a floating-point Divide by Zero operation causes a synchronous exception within the processor instead of updating the Divide by Zero cumulative floating-point exception bit FPSR.DZC. The exception handler routine can then decide whether to set the FPSR.DZC to 1 to indicate that a Divide by Zero operation occurred.



If floating-point exception trapping is not supported by the Arm®v8-A implementation, then the processor ignores any attempt to set fpcr.pze to 1.

armclang assumes that the FPCR.DZE bit is never set to 1. armclang also incorrectly assumes that a processor always automatically sets FPSR.DZC to 1 to indicate that a divide-by-zero operation has occurred. Therefore, armclang can move a comparison with 0.0f after a potential divide-by-zero operation, because it assumes a divide-by-zero operation does not affect program flow. However, if the implementation supports floating-point exception trapping and your code sets FPCR.DZE to 1, a divide-by-zero operation does affect the program flow and might cause a processor exception. If the processor does not support floating-point exception trapping, then setting FPCR.DZE to 1 might result in unexpected runtime behavior. Therefore, make sure your code is written such that armclang avoids placing the division before the comparison.

### AArch32 state behavior

For AArch32, both fields DZE and DZC are in the combined *Floating-point Status and Control Register* (FPSCR). For AArch32 state, armclang makes the same assumption as in AArch64 state, that a divide-by-zero operation does not affect program flow.

### Example: Common code pattern to guard against division by zero

A common code pattern is to guard against division by zero, as shown in the following C code example:

However, because of the assumptions armclang makes about floating-point instructions, it might compile the example C code for AArch64 state as follows:

```
fdiv s2, s0, s1
fcmp s1, #0.0
fcsel s0, s2, s0, ne
ret
```

This example shows that the division is performed before the comparison, and executed unconditionally, which might be undesirable.

The following examples show how to work around the division by zero behavior in source code.

### Example: Work around by declaring the divisor as volatile

By declaring the divisor as volatile, armclang expects that the value of y might change between reads. volatile forces armclang to produce more conservative code, where the comparison necessarily comes before the division:

```
float func(float x, volatile float y)
{
    if (y != 0.0f)
    {
        return x/y;
    }
    return x;
}
```

### Example: Work around by using inline assembly

An alternative solution is to perform the division operation using an inline assembly block. Declaring the inline assembly block as volatile prevents armclang from optimizing that block. For example, for AArch64 state:

```
} else {
    ret = x;
}
return ret;
}
```

# 11.28 Dealing with leftover debug data for code and data removed by armlink

armlink eliminates unused functions to reduce code size. However, because the debug information is not embedded on a function level but at the object level, the linker is unable to remove the associated unused debug information.

When armlink removes code, it resolves references to addresses in the removed range to 0x0 by default. Therefore, any debug information for that code now points to address 0x0000000. Resolving to 0x00000000 is a problem when the target processor has a vector table at that address and you want to set a breakpoint at that address. Therefore, use --dangling-debug-address to specify an unused address to use to resolve references to the removed code.



You could temporarily turn off the automatic removal of unused code with --no-remove. However, this option increases the overall code size.

The default armclang option is -ffunction-sections. Therefore, when compiling a translation unit containing two functions, the resulting .o file contains a separate code section for each function. However, the debug data sections contain data for both functions.

At link time, one of the code sections might be referenced but the other is not. Therefore, if the linker wants to retain debug data for only one function, the .o file contains sections that have debug data for both functions. When the linker applies all the address relocations to the debug data relative to the retained function, then it generates an acceptable image. However, there remain all the address relocations for debug data relative to the function that is absent. In this case, the linker applies the relocations for these data relative to the address supplied by --dangling-debug-address.

Typically, you use a high address well away from your code, but not at the very top of the address range, for example:

```
armlink --dangling debug address 0xF0000000
```

This command forces any leftover debug data to be moved well away from the startup code around 0x0 that you are trying to debug.

You must have enough virtual address space after the address specified with --dangling-debug-address so that all the debug data relocated to that region safely points to nothing.

### Related information

- -ffunction-sections, -fno-function-sections
- --dangling-debug-address=address
- --remove, --no\_remove

# 11.29 Building images that are compatible with third-party tools

Embedded applications require explicit control over the grouping and placement of output image components. Arm tools are able to understand the image placement. However, fundemental differences exist when third-party tools load images produced with an incompatible component structure.

Arm® Compiler for Embedded provides scatter-loading features that can support complex memory maps, such as overlapping regions or placing code and data into non-consecutive areas of memory. Not all tools can handle the complex layouts that Arm Compiler for Embedded supports. Therefore, Arm Compiler for Embedded provides a simplified mode when the following properties of the regions are ensured:

- Each load region has a single relocation.
- There is at least one RO region and one root region.
- None of the regions are overlays or overlap.

Arm Compiler for Embedded provides the following armlink command-line options to modify the output symbols and the addresses of the output image:

- --elf-output-format to modify the symbols and addresses of the output image to be compatible with third-party tools.
- --scatterload-enabled or --no-scatterload-enabled to enable or disable the generation of scatter-loading.

Region table generation is disabled when the --no-scatterload-enabled option is used, or when the --elf-output-format is set to gnu. As such, the linker does not generate region table related symbols such as Load\$\$LR. Applications that make use of Load\$\$LR fail to link.

Using the \_\_attribute\_\_((section(".ARM.\_\_at\_<address>"))) variable attribute also allows third-party tools to load the load region. However, this attribute might not work fully because the load region misses the RO section.

### Related information

- --elf-output-format
- --scatterload-enabled, --no-scatterload-enabled
- \_\_attribute\_\_((section("name"))) variable attribute

Scatter-loading Features

# 12. Security features supported in Arm Compiler for Embedded

A security-related feature either detects security flaws in your source code or adds protection through a combination of code generation and library code. A feature mitigates against a potential security threat, such as *Return Oriented Programming* (ROP) or *Jump Oriented Programming* (JOP).

Arm<sup>®</sup> Compiler for Embedded supports the following security features:

- Armv8-M Security Extension (CMSE).
- Stack protection.
- Branch target protection.
- Return address signing.
- Return address signing hardening.
- Stack memory tagging.
- Heap memory tagging.
- Automatic variable initialization.
- Control Flow Integrity (CFI) sanitizer.
- Undefined Behavior Sanitizer (UBSan).
- Straight-Line Speculation (SLS) hardening.



Varying the stack location at program startup to increase address diversity of the stack pointer is also good practice to reduce the risk of attacks.

For information on protecting memory, see Memory-safety best practices.

### **Armv8-M Security Extension**

You access CMSE using the armclang option -mcmse which enables the code generation for the Secure state.

### **Threat Model**

The attacker is trying to access secrets stored on the system or call into code that must not be accessible to a user.

### **Assumptions**

- The attacker has compromised Non-secure state and can perform any action permitted in Non-secure state.
- You have designed and implemented your system according to the best practices described in Armv8-M Secure software guidelines for Armv8-M Secure software guidelines.

• The Secure state is not compromised.

### Protection mechanism

CMSE is not a simple compiler feature that can protect arbitrary code. You must architect your system with CMSE in mind.

CMSE provides support as follows:

- Hardware that supports CMSE has a Secure and Non-secure state, where Secure state is mostly not visible from Non-secure state.
- A gateway region that is accessible to Non-secure state provides entry points from Non-secure to Secure state.

You must build Secure state code and Non-secure state code as two separate programs. Arm Compiler for Embedded provides support for:

- Code generation for Non-secure entry functions.
- Code generation for calling Non-secure functions.
- Intrinsics to query memory permissions.
- Linker generation of gateway veneers.

Your Secure state code must perform the following operations to ensure the Secure state is not compromised:

- Sanitize and verify the addresses provided by the Non-secure state.
- Clear all state, such as floating-point registers, before returning to the Non-secure state.

For more information, see Overview of building Secure and Non-secure images with the Armv8-M Security Extension.

### Stack protection

You access stack protection using the set of armclang options -fstack-protector\* to make code generation changes that detect stack smashing attacks.

### Threat Model

The attacker is trying to perform a ROP attack by overwriting the return address on the stack using an overflow.

### **Assumptions**

Stack protection assumes the attacker:

- Has no access to higher level privilege.
- Does not have control of the stack.
- Only has read-only access to code.
- Can provide input to the program.
- Can disassemble code.
- Does not know the value of stack chk guard or the location of stack chk guard.

• Can make as many attempts as they like to attack the program.

### Protection mechanism

- You write code to initialize the value used as a canary value at a known location
   \_\_stack\_chk\_guard. Arm recommends using a different value every time the program starts.
- The compiler inserts a canary value into the stack frame such that a buffer overrun that would overwrite the return address would have to overwrite the canary value.
- On function exit, the compiler adds a check on the canary value to see if it matches the value in <u>\_\_stack\_chk\_guard</u>. If the check fails, calls a user-defined function that usually terminates the program.

For more information, see Overview of memory tagging.

### Branch target protection

You access branch target protection using the armclang option -mbranch-protection to make code generation changes for Armv8.5-A and later or Armv8.1-M targets that support the PACBTI extension to prevent uncontrolled branches.

Library support for branch protection is available in the \*a.\* variants. See C and C++ library naming conventions.

### **Threat Model**

The attacker is trying to perform a ROP or JOP attack, by overwriting an address of an indirect jump.

### **Assumptions**

Branch target protection assumes the attacker:

- Has no access to higher level privilege.
- Only has read-only access to code.
- Has control of the stack, because other protections have not been applied or have failed.
- Can disassemble code.
- Can make as many attempts as they like to attack the program.

### Protection mechanism

- You enable branch protection for the system on Armv8.5-A and later or Armv8.1-M or for the memory pages covering the program in AArch64.
- An indirect branch that does not land on a landing pad instruction causes an abort. This restricts the set of places that an attacker that compromises the system can jump to.
- The compiler inserts landing pad instructions that can be jumped to.
- The assembler author is responsible for adding landing pad instructions.

For more information, see -mbranch-protection.

### Return address signing

You access return address signing using the armclang option -mbranch-protection. This option makes code generation changes to protect the return address for Armv8.3-A and later and Armv8.1-M targets that support the PACBTI extension.

Library support for return address signing is available in the \*a.\* variants. See C and C++ library naming conventions.

### Threat Model

Return address signing assumes the attacker:

- Has no access to higher level privilege.
- Only has read-only access to code.
- Can provide input to the program.
- Can disassemble code.
- Can make as many attempts as they like to attack the program.

### **Protection mechanism**

Return address signing is similar to stack protection, but instead of a canary value, the return address on the stack is signed on function entry and authenticated on function exit. An attacker must be able to replace the return address with a signed value that successfully authenticates.

For more information, see Armv8.1-M PACBTI extension mitigations against ROP and JOP style attacks.

### Return address signing hardening

You access return address signing hardening using the armclang option -mharden-pac-ret with - mbranch-protection=pac-ret. Together, these options make code generation changes that harden the return address signing.

### **Threat Model**

The PACMAN: Attacking ARM Pointer Authentication with Speculative Execution paper describes a high level threat model.

### **Protection mechanism**

The PACMAN method uses malicious software to brute-force *Pointer Authentication Codes* (PAC). To protect against this technique, you must enable return address signing using - mbranch-protection=pac-ret, and use -mharden-pac-ret to harden the return address signing. When you use these options:

- The PAC is authenticated.
- The XPAC family of instructions strips the PAC.
- The compiler performs a load of the return address after the PAC has been stripped.

For more information, see -mharden-pac-ret.

### Stack memory tagging

You access stack memory tagging using the armclang option -fsanitize=memtag-stack. This option makes code generation changes for Armv8.5-A and later targets that support the *Memory Tagging Extension* (MTE) to protect against stack smashing attacks.

### **Threat Model**

The Arm Memory Tagging Extension Whitepaper.pdf describes a high level threat model.

### **Protection mechanism**

- The compiler generates a pseudo-random initial tag value when allocating a stack frame.
- The compiler aligns stack objects on the stack to match the tag granularity.
- The compiler allocates stack slots using a tag value derived from the initial tag. The intention is that adjacent allocations get a different tag.
- The hardware can detect a tag mismatch and cause an abort if it is configured to do so.

There are a finite number of tags so this mechanism provides probablistic protection only. The immediate + offset form is not subject to checks.

For more information, see Overview of memory tagging.

### Heap memory tagging

You access heap memory tagging using the armclang option -fsanitize=memtag-heap and the armclang symbol \_\_use\_memtag\_heap. -fsanitize=memtag-heap makes code generation changes for Armv8.5-A and later targets that support the *Memory Tagging Extension* (MTE) to protect against heap overflow attacks. use memtag heap controls linker library selection.

### Threat Model

The Arm Memory Tagging Extension Whitepaper.pdf describes a high level threat model.

### **Protection mechanism**

- The malloc, free, calloc, and realloc functions are modified to set and clear tags for allocations.
- Assign tags to adjacent allocations.
- Change tags on free.
- If hardware is configured to do so, the hardware can detect a tag mismatch and cause an abort.

For more information, see Overview of memory tagging.

### Automatic variable initialization

You access automatic variable initialization using the armclang option -ftrivial-auto-var-init to initialize automatic variables with either a pattern or zeroes, or set them to uninitialized.

For more information, see -ftrivial-auto-var-init.

### Control Flow Integrity sanitizer

You access the CFI sanitizer using the armclang option -fsanitize=cfi to implement a number of CFI schemes. These schemes are designed to abort the program on detection of certain forms of undefined behavior that can potentially allow attackers to subvert the control flow of the program.

CFI requires that you also enable *Link-Time Optimization* (LTO) with the armclang option -flto and the armlink option --lto.

For more information, see Overview of Control Flow Integrity.

### **Undefined Behavior Sanitizer**

You access UBSan using the armclang option -fsanitize=<ubsan\_check> to instruct the compiler to insert code instrumentation to catch undefined behaviors during runtime.

### Threat Model

Code with undefined behavior is a target for hackers.

### **Protection mechanism**

The compiler inserts runtime checks for common instances of undefined behavior such as integer overflow and Divide by Zero. Although the runtime checks cost a single digit amount of performance and add to code size, they are low enough to deploy in production. The supported UBSan modes give you control over how to handle an undefined behavior.

For more information, see Overview of Undefined Behavior Sanitizer.

### Straight-Line Speculation hardening

A processor might speculatively execute the instructions immediately following a change in control flow, including:

- Exception generating instructions (svc, Hvc, SMC, UNDEF, BRK).
- Exception returns (ERET).
- Unconditional direct branches (B, BL).
- Unconditional indirect branches (BR, BLR).
- Function returns (RET).

The armclang option -mharden-sls generates code that helps prevent a processor from speculating past affected indirect branch instructions on AArch64 targets. For information about other branch instructions, see the Straight-line speculation whitepaper.

For more information, see Overview of Straight-Line Speculation hardening.

## 12.1 How optimization can interfere with security

You have applied the relevant security features or secure coding guidelines to your programs using the supported Arm® Compiler for Embedded security features. However, that work can be undone by some Arm Compiler for Embedded optimizations and leave your programs vulnerable.

Arm recommends using lower optimization levels for files with secure code. If you use higher optimization levels, then you can use the following mitigation:

- Removal of code that seems redundant to the compiler, but is an important check for some security property. For example:
  - Elimination of unused sections can remove a function or variable that is critical to security.
    To prevent the removal of a function or variable, you can mark that function or variable
    in source code with the \_\_attribute\_\_((used)) attribute. Alternatively, you can use the
    armlink Option --keep=<section\_id>.
  - Inlining can affect whether a function is protected. To prevent a function being inlined,
     specify the \_\_attribute\_\_((noinline)) function attribute or the armclang option -fno-inline-functions.
- Removal of memory stores that seem to be redundant to the compiler because the variable is not used afterwards, but leaves sensitive data in memory. For example, removal of a seemingly unused variable can prevent a function from being protected. To prevent the removal of a variable that is essential to a security feature, declare that variable as volatile or use the \_\_attribute\_((used)) attribute.
- Changes in code that do not allow the same time execution paths, therefore allowing side channel attacks.

The following online resources describe some of the relevant issues:

- CWE-733: Compiler Optimization Removal or Modification of Security-critical Code.
- Insecure Compiler Optimization.
- Insecure Compiler Optimization: Pointer Arithmetic.
- Security flaws caused by compiler optimizations.
- The Security Implications Of Compiler Optimizations On Cryptography A Review.

### Related information

Elimination of unused sections

Hardware errata and vulnerabilities on page 280
Effect of the volatile keyword on compiler optimization on page 61
-fno-inline-functions
\_\_attribute\_\_((used)) function attribute
-keep=section\_id (armlink)

## 12.2 Hardware errata and vulnerabilities

Hardware errata are bugs in the Arm hardware design or implementation. Arm publishes Errata Notice to document errata and their mitigations.

### **Arm Security Center**

The Arm Security Center contains information on security-related resources such as vulnerabilities and errata that have a security advisory.

### How to find the SDEN for your hardware

Get the published Software Developers Errata Notice (SDEN) for your hardware:

- 1. Browse to Arm Developer Documentation.
- 2. Enter Software Developers Errata Notice in the search field.
- 3. Select the software Developers Errata Notice document type.
- 4. Locate the SDEN for your hardware. Expand **All Categories > IP Products > Processors** and locate the processor for the image you are building.



All SDENs are published as PDFs.

### Finding vulnerability KBAs and Product Advisory Notices

KnowledgeBase articles (KBAs) and Product Advisory Notices (PANs) describe vulnerabilities. Vulnerabilities are identified by IDs with the format cve-<yyyy>-<xxxxx>, where <yyyy> is the year the vulnerability is disclosed. To find KBAs and PANs:

- 1. Browse to Arm Developer Documentation.
- 2. Enter cve in the search field.

### How to apply software mitigations for your Arm hardware

The SDEN for your hardware provides a summary of the published errata in the *Release Information* section, and the ID of each erratum. The *Revisions Affected* indicates which hardware revisions the errata affects. A detailed description of each erratum is provided in the appropriate *Category* section, and details of any known mitigations.

Where errata mitigations are available that can be applied using Arm® Compiler for Embedded, the mitigations are provided through either armclang mitigations or armlink patches:

- To apply armclang mitigations, use the -mfix-<feature>-<ID> option. <feature> might be the name of a processor, or the name of an Arm Compiler for Embedded feature. <ID> can be one of the following combinations:
  - o <name>-<erratum ID>, for example aes-1742098
  - <erratum ID>, for example 835769.

vulnerability\_ID>, for example cve-2021-42574.

### For example:

- To apply the AES erratum fix 1742098 for the Cortex®-A57 processor, use the command-line option -mfix-cortex-a57-aes-1742098.
- To apply the fix for the CMSE vulnerability cve-2021-42574, use the command-line option -mfix-cmse-cve-2021-42574.



Some mitigations might be automatically applied for affected targets. The mitigation description indicates whether you need to use the -mfix\* option or the alternate -mno-fix\* option.

• To apply armlink patches, use the --branchpatch=<processor>-<erratum ID> option.

For example, to apply erratum 835769 for the Cortex-A53 processor, use the command-line option --branchpatch=cortex-a53-835769.

To get information on the modification made to the program by the workaround, specify the -info=patches option.

# 12.3 Overview of building Secure and Non-secure images with the Armv8-M Security Extension

Arm® Compiler for Embedded tools allow you to build images that run in the Secure state of the Armv8-M Security Extension. You can also create an import library package that developers of Non-secure images must have for those images to call the Secure image.

• The Armv8-M Security Extension is not supported when building *Read-Only Position Independent* (ROPI) and *Read/Write Position Independent* (RWPI) images.



 We recommend that Secure world software adds the value 0xfef5eda5 to the top of the main and process stacks. Adding this value is known as stack sealing. CMSIS 5.8.0 or later handles stack sealing. For more information, see CMSIS 5.

For more information about stack sealing, see the advisory notice Armv8-M Stack Sealing vulnerability.

To build an image that runs in the Secure state you must include the <arm\_cmse.h> header in your code, and compile using the armclang command-line option -mcmse. Compiling in this way makes the following features available:

- The Test Target, TT, instruction.
- TT instruction intrinsics.
- Non-secure function pointer intrinsics.

The \_\_attribute\_\_((cmse\_nonsecure\_call)) and \_\_attribute\_\_((cmse\_nonsecure\_entry)) function attributes.

On startup, your Secure code must set up the *Security Attribution Unit* (SAU) and call the Non-secure startup code.

### Important considerations when compiling Secure and Non-secure code

Be aware of the following when compiling Secure and Non-secure code:

- Mixing objects compiled for Armv8-M.baseline and Armv8-M.mainline could potentially leak sensitive data, because Armv8-M.baseline does not support the Floating-Point Extension. Therefore, the compiler cannot generate code to clear the Secure floating-point registers when performing a Non-secure call. If any object is compiled for the Armv8-M.mainline architecture, all files containing CMSE attributes must be compiled for the Armv8-M.mainline architecture.
- You can compile your Secure and Non-secure code in C or C++, but the boundary between the two must have C function call linkage.
- You cannot pass C++ objects, such as classes and references, across the security boundary.
- You must not throw C++ exceptions across the security boundary.
- The value of the predefined macro \_\_arm\_feature\_cmse indicates what Armv8-M Security Extension features are supported.
- Compile Secure code with the maximum capabilities for the target. For example, if you compile with no FPU then the Secure functions do not clear floating-point registers when returning from functions declared as \_\_attribute\_\_((cmse\_nonsecure\_entry)). Therefore, the functions could potentially leak sensitive data.
- Structs with undefined bits caused by padding and half-precision floating-point members are currently unsupported as arguments and return values for Secure functions. Using such structs might leak sensitive information. Structs that are large enough to be passed by reference are also unsupported and produce an error.
- The following cases are not supported when compiling with the armclang option -mcmse and produce an error:
  - Variadic entry functions.
  - Entry functions with arguments that do not fit in registers, because there are either many arguments or the arguments have large values.
  - Non-secure function calls with arguments that do not fit in registers, because there are either many arguments or the arguments have large values.
- You might have more arguments in entry functions or Non-secure function calls than can fit in registers. In this situation, you can pass a pointer to a struct containing all the arguments. For example:

```
typedef struct {
   int p1;
   int p2;
   int p3;
   int p4;
   int p5;
} Params;

void your_api(int p1, int p2, int p3, int p4, int p5) {
```

```
Params p1 = { p1, p2, p3, p4, p5 };
your_api_implementation(&p1);
}
```

Here, your\_api\_implementation(&p1) is the call to your existing function, with fewer than the maximum number of 4 arguments allowed.

### How a Non-secure image calls a Secure image using veneers

Calling a Secure image from a Non-secure image requires a transition from Non-secure to Secure state. A transition is initiated through Secure gateway veneers. Secure gateway veneers decouple the addresses from the rest of the Secure code.

An entry point in the Secure image, <entryname>, is identified with:

```
__acle_se_entryname:
entryname:
```

The calling sequence is as follows:

1. The Non-secure image uses the branch BL instruction to call the Secure gateway veneer for the required entry function in the Secure image:

```
bl entryname
```

2. The Secure gateway veneer consists of the sg instruction and a call to the entry function in the Secure image using the B instruction:

```
entryname

SG
B.W __acle_se_entryname
```

3. The Secure image returns from the entry function using the BXNS instruction:

```
bxns lr
```

The following figure is a graphical representation of the calling sequence, but for clarity, the return from the entry function is not shown:



### Import library package

An import library package identifies the entry functions available in a Secure image. The import library package contains:

- An interface header file, for example myinterface.h. You manually create this file using any text editor.
- An import library, for example importlib.o. armlink generates this library during the link stage for a Secure image.



You must do separate compile and link stages:

- To create an import library when building a Secure image.
- To use an import library when building a Non-secure image.

### Related information

Building a Secure image using the Armv8-M Security Extension on page 286 Building a Secure image using a previously generated import library on page 291 Building a Non-secure image that can call a Secure image on page 290

Whitepaper - Armv8-M Architecture Technical Overview

-mcmse

\_\_attribute\_\_((cmse\_nonsecure\_call)) function attribute

\_\_attribute\_\_((cmse\_nonsecure\_entry)) function attribute

Predefined macros

TT instruction intrinsics

Non-secure function pointer intrinsics

B instruction

**BL** instruction

BXNS instruction
SG instruction
TT, TTT, TTA, TTAT instruction
Placement of CMSE veneer sections for a Secure image

# 12.4 Building a Secure image using the Armv8-M Security Extension

When building a Secure image you must also generate an import library that specifies the entry points to the Secure image. The import library is used when building a Non-secure image that needs to call the Secure image.

### Before you begin

The following procedure is not a complete example, and assumes that your code sets up the *Security Attribution Unit* (SAU) and calls the Non-secure startup code.



Arm recommends that Secure world software adds the value <code>0xfef5eda5</code> to the top of the main and process stacks. Adding this value is known as stack sealing. CMSIS 5.8.0 handles stack sealing. See CMSIS 5 for more information. For more information about stack sealing, see the advisory notice Armv8-M Stack Sealing vulnerability

#### Procedure

1. Create an interface header file, myinterface\_v1.h, to specify the C linkage for use by Non-secure code:

```
#ifdef _cplusplus
extern "C" {
#endif

int entry1(int x);
int entry2(int x);

#ifdef __cplusplus
}
#endif
```

2. In the C program for your Secure code, secure.c, include the following:

```
#include <arm_cmse.h>
#include "myinterface_v1.h"

int func1(int x) { return x; }
int __attribute__((cmse_nonsecure_entry)) entry1(int x) { return func1(x); }
int __attribute__((cmse_nonsecure_entry)) entry2(int x) { return entry1(x); }
int main(void) { return 0; }
```

In addition to the implementation of the two entry functions, the code defines the function func1 () that is called only by Secure code.



If you are compiling the Secure code as C++, then you must add extern "c" to the functions declared as  $\_attribute\_((cmse\_nonsecure\_entry))$ .

3. Create an object file using the armclang command-line option -mcmse:

```
$ armclang -c --target=arm-arm-none-eabi -march=armv8-m.main -mcmse secure.c -o
secure.o
```

4. Enter the following command to see the disassembly of the machine code that armclang generates:

```
$ armclang -c --target=arm-arm-none-eabi -march=armv8-m.main -mcmse -S secure.c
```

The disassembly is stored in the file secure.s, for example:

```
.text
    .code 16
    .thumb func
func1:
    .fnstart
    bx lr
  acle se entry1:
entry1:
    .fnstart
    .save {r7, lr} push {r7, lr}
    push
    bl func1
    pop.w {r7, lr}
    bxns lr
  acle se entry2:
entry2:
    .fnstart
    .save {r7, lr} push {r7, lr}
    bl entry1
    pop.w {r7, lr}
    bxns lr
main:
    .fnstart
    movs r0, #0
    bx lr
    . . .
```

An entry function does not start with a Secure Gateway (sg) instruction. The two symbols \_\_acle\_se\_<entry\_name> and <entry\_name> indicate the start of an entry function to the linker.

5. Create a scatter file containing the veneer\$\$cmsE selector to place the entry function veneers in a Non-Secure Callable (NSC) memory region.

6. Link the object file using the armlink command-line option --import-cmse-lib-out and the scatter file to create the Secure image:

```
$ armlink secure.o -o secure.axf --cpu 8-M.Main --import-cmse-lib-out
importlib_v1.o --scatter secure.scf
```

In addition to the final image, the link in this example also produces the import library, <code>importlib\_v1.o</code>, for use when building a Non-secure image. Assuming that the section with veneers is placed at address <code>0x4000</code>, the import library consists of a relocatable file containing only a symbol table with the following entries:

| Symbol type                   | Name   | Address |  |
|-------------------------------|--------|---------|--|
| STB_GLOBAL, SHN_ABS, STT_FUNC | entry1 | 0x4001  |  |
| STB_GLOBAL, SHN_ABS, STT_FUNC | entry2 | 0x4009  |  |

When you link the relocatable file corresponding to this assembly code into an image, the linker creates veneers in a section containing only entry veneers.



If you have an import library from a previous build of the Secure image, you can ensure that the addresses in the output import library do not change when producing a new version of the Secure image. To ensure that the addresses do not change, specify the <code>--import-cmse-lib-in</code> command-line option together with the <code>--import-cmse-lib-out</code> option. However, make sure the input and output libraries have different names.

7. Enter the following command to see the entry veneers that the linker generates:

```
$ fromelf --text -s -c secure.axf
```

The following entry veneers are generated in the EXEC\_NSCR eXecute-Only (XO) region for this example:

```
...
```

The section with the veneers is aligned on a 32-byte boundary and padded to a 32-byte boundary.

If you do not use a scatter file, the entry veneers are placed in an ER\_xo section as the first execution region, for example:

### Next steps

After you have built your Secure image:

- 1. Pre-load the Secure image onto your device.
- 2. Deliver your device with the pre-loaded image, together with the import library package, to a party who develops the Non-secure code for this device. The import library package contains:
  - The interface header file, myinterface\_v1.h.
  - The import library, importlib v1.o.

#### Related information

Building a Secure image using a previously generated import library on page 291 Building a Non-secure image that can call a Secure image on page 290

Whitepaper - Armv8-M Architecture Technical Overview

- -c armclang option
- -march armclang option
- -mcmse armclang option
- -S armclang option
- --target armclang option
- attribute ((cmse nonsecure entry)) function attribute

#### SG instruction

- --cpu armlink option
- --import cmse lib in armlink option
- --import\_cmse\_lib\_out armlink option
- --scatter armlink option
- --text fromelf option

# 12.5 Building a Non-secure image that can call a Secure image

If you are building a Non-secure image that is to call a Secure image, the Non-secure code must be written in C. You must also obtain the import library package that was created for that Secure image.

# Before you begin

The following procedure assumes that you have the import library package that is created in Building a Secure image using the Arm®v8-M Security Extension. The package provides the C linkage that allows you to compile your Non-secure code as C or C++.

The import library package identifies the entry points for the Secure image.

#### **Procedure**

1. Include the interface header file in the C program for your Non-secure code, nonsecure.c, and use the entry functions as required.

```
#include <stdio.h>
#include "myinterface_v1.h"

int main(void) {
    int val1, val2, x;

    val1 = entry1(x);
    val2 = entry2(x);

    if (val1 == val2) {
        printf("val2 is equal to val1\n");
    } else {
        printf("val2 is different from val1\n");
    }

    return 0;
}
```

2. Create an object file, nonsecure.o.

```
$ armclang -c --target arm-arm-none-eabi -march=armv8-m.main nonsecure.c -o
nonsecure.o
```

3. Create a scatter file for the Non-secure image, but without the Non-Secure Callable (NSC) memory region.

```
LOAD_REGION 0x8000 0x3000
{
    ER 0x8000 {
```

4. Link the object file using the import library, importlib\_v1.o, and the scatter file to create the Non-secure image.

#### Related information

Building a Secure image using the Armv8-M Security Extension on page 286 Whitepaper - Armv8-M Architecture Technical Overview

- -march armclang option
- --target armclang option
- --cpu armlink option
- --scatter armlink option

# 12.6 Building a Secure image using a previously generated import library

You can build a new version of a Secure image and use the same addresses for the entry points that were present in the previous version. You specify the import library that is generated for the previous version of the Secure image and generate another import library for the new Secure image.

#### Before you begin

The following procedure is not a complete example, and assumes that your code sets up the *Security Attribution Unit* (SAU) and calls the Non-secure startup code.

The following procedure assumes that you have the import library package that is created in Building a Secure image using the Arm®v8-M Security Extension.

#### **Procedure**

1. Create an interface header file, myinterface\_v2.h, to specify the C linkage for use by Non-secure code:

```
#ifdef cplusplus
extern "C" {
#endif

int entry1(int x);
int entry2(int x);
int entry3(int x);
int entry4(int x);
```

```
#ifdef __cplusplus
}
#endif
```

2. Include the following in the C program for your Secure code, secure.c:

```
#include <arm_cmse.h>
#include "myinterface_v2.h"

int funcl(int x) { return x; }
int __attribute__((cmse_nonsecure_entry)) entry1(int x) { return funcl(x); }
int __attribute__((cmse_nonsecure_entry)) entry2(int x) { return entry1(x); }
int __attribute__((cmse_nonsecure_entry)) entry3(int x) { return funcl(x) +
entry1(x); }
int __attribute__((cmse_nonsecure_entry)) entry4(int x) { return entry1(x) *
entry2(x); }

int main(void) { return 0; }
```

In addition to the implementation of the two entry functions, the code defines the function func1 () that is called only by Secure code.



If you are compiling the Secure code as C++, then you must add extern "c" to the functions declared as attribute ((cmse nonsecure entry)).

3. Create an object file using the armclang command-line option -mcmse:

4. To see the disassembly of the machine code that is generated by armclang, enter:

```
$ armclang -c --target arm-arm-none-eabi -march=armv8-m.main -mcmse -S secure.c
```

The disassembly is stored in the file secure.s, for example:

```
.text
    .code 16
    .thumb func
func1:
    .fnstart
   bx lr
  acle se_entry1:
entry1:
    .fnstart
    .save
             {r7, lr}
   push
           {r7, lr}
   bl func1
   pop.w {r7, lr}
   bxns lr
  acle se entry4:
entry4:
    .fnstart
    .save
```

```
push {r7, lr}
...
bl entry1
...
pop.w {r7, lr}
bxns lr
...
main:
...
movs r0, #0
...
bx lr
...
```

An entry function does not start with a Secure Gateway (sg) instruction. The two symbols \_\_acle\_se\_<entry\_name> and <entry\_name> indicate the start of an entry function to the linker.

5. Create a scatter file containing the veneer\$\$cmsE selector to place the entry function veneers in a Non-Secure Callable (NSC) memory region.

6. Link the object file using the armlink command-line options --import-cmse-lib-out and -- import-cmse-lib-in, together with the preprocessed scatter file to create the Secure image:

```
$ armlink secure.o -o secure.axf --cpu 8-M.Main --import-cmse-lib-out
importlib_v2.o --import-cmse-lib-in importlib_v1.o --scatter secure.scf
```

In addition to the final image, the link in this example also produces the import library,  $importlib_v2.o$ , for use when building a Non-secure image. Assuming that the section with veneers is placed at address  $o_x4000$ , the import library consists of a relocatable file containing only a symbol table with the following entries:

| Symbol type                   | Name   | Address |  |
|-------------------------------|--------|---------|--|
| STB_GLOBAL, SHN_ABS, STT_FUNC | entry1 | 0x4001  |  |
| STB_GLOBAL, SHN_ABS, STT_FUNC | entry2 | 0x4009  |  |
| STB_GLOBAL, SHN_ABS, STT_FUNC | entry3 | 0x4021  |  |
| STB_GLOBAL, SHN_ABS, STT_FUNC | entry4 | 0x4029  |  |

When you link the relocatable file corresponding to this assembly code into an image, the linker creates veneers in a section containing only entry veneers.

Security features supported in Arm Compiler for Embedded

7. Enter the following command to see the entry veneers that the linker generates:

```
$ fromelf --text -s -c secure.axf
```

The following entry veneers are generated in the EXEC\_NSCR eXecute-Only (XO) region for this example:

```
** Section #3 'EXEC NSCR' (SHT PROGBITS) [SHF ALLOC + SHF EXECINSTR +
SHF ARM NOREAD]
   Size : 64 bytes (alignment 32)
   Address: 0x00004000
    $t
    entry1
       0x00004000: e97fe97f ... SG ; [0x3e08]
0x00004004: f7fcb85e ..^ B __acle_se_e
                                                           acle se entry1 ; 0xc4
    entry2
       0x00004008: e97fe97f .... SG
0x0000400c: f7fcb86c ..1. B
                                                           ; [0x3e10]
                                                           __acle_se_entry2 ; 0xe8
   entrv3
        0x00004020: e97fe97f ... SG
0x00004024: f7fcb872 ..r. B
                                                          ; [0x3e28]
                                                           __acle_se_entry3 ; 0x10c
   entry4
        0x00004028: e97fe97f .... SG
0x0000402c: f7fcb888 .... B
                                                           ; [0x3e30]
                                                           __acle_se_entry4 ; 0x140
```

The section with the veneers is aligned on a 32-byte boundary and padded to a 32-byte boundary.

If you do not use a scatter file, the entry veneers are placed in an ER\_xo section as the first execution region. The entry veneers for the existing entry points are placed in a CMSE veneer section. For example:

```
** Section #1 'ER_XO' (SHT_PROGBITS) [SHF_ALLOC + SHF_EXECINSTR + SHF_ARM_NOREAD]
Size : 32 bytes (alignment 32)
    Address: 0x00008000
    entrv3
        0x00008000: e97fe97f ... SG ; [0x7e08]
0x00008004: f000b87e ... B.W __acle_se_entry3; 0x8104
    entry4
        0x00008008: e97fe97f .... SG 0x0000800c: f000b894 .... B.W
                                                           ; [0x7e10]
                                                            __acle_se_entry4 ; 0x8138
** Section #4 'ER$$Veneer$$CMSE AT 0x00004000' (SHT PROGBITS) [SHF ALLOC +
SHF EXECINSTR + SHF ARM NOREAD]
    Size : 32 bytes (alignment 32)
    Address: 0x00004000
    $t
    entry1
         0x00004000: e97fe97f ... SG 0x00004004: f004b85a ..Z. B.W
                                                           ; [0x3e08]
                                                            __acle_se_entry1 ; 0x80bc
```

```
entry2

0x00004008: e97fe97f .... SG ; [0x3e10]

0x0000400c: f004b868 ..h. B.W __acle_se_entry2 ; 0x80e0

...
```

#### Next steps

After you have built your updated Secure image:

- 1. Pre-load the updated Secure image onto your device.
- 2. Deliver your device with the pre-loaded image, together with the new import library package, to a party who develops the Non-secure code for this device. The import library package contains:
  - The interface header file, myinterface v2.h.
  - The import library, importlib\_v2.o.

#### Related information

Building a Secure image using the Armv8-M Security Extension on page 286 Building a Non-secure image that can call a Secure image on page 290 Whitepaper - Armv8-M Architecture Technical Overview

- -c armclang option
- -march armclang option
- -mcmse armclang option
- -S armclang option
- --target armclang option
- attribute ((cmse nonsecure entry)) function attribute

#### SG instruction

- --cpu armlink option
- --import\_cmse\_lib\_in armlink option
- --import cmse lib out armlink option
- --scatter armlink option
- --text fromelf option

# 12.7 Armv8.1-M PACBTI extension mitigations against ROP and JOP style attacks

The Arm® Compiler for Embedded support of the Armv8.1-M PACBTI extension mitigates against a number of attacks.



This topic describes a [BETA] feature. See Support level definitions.

The Armv8.1-M PACBTI extension consists of the following control-flow integrity approaches:

- Return address signing and authentication (PAC-RET) mitigates against Return Oriented Programming (ROP) style attacks.
- BTI instruction placement (BTI) mitigates against *Jump Oriented Programming* (JOP) style attacks and restricts the set of targets for an indirect branch.

For more information about ROP and JOP style attacks, see Learn the architecture: Providing protection for complex software.

To use the PACBTI feature effectively:

- Your code must initialize the features and the keys.
- Your code must obtain a sufficiently random initial seed for a random key at program startup. For example, do not use the date and time because an attacker can replicate them.

# Startup initialization

If a source of true randomness is available, you must use it to select a random encryption key to initialize PAC. Otherwise, you can use the following sequence for testing only:



The following sequence must only be used for testing.

```
// Set up a PAC signing key.
movw r2, #0xfb42
        r2,#0x11e7
movt.
       PAC KEY P 0, r2
msr
movw r2, \overline{\#0xeea2}
        r2,#0xfc6f
movt
        PAC KEY P 1, r2
msr
       r2, \overline{\#}0xc\overline{2}3\overline{1}
movw
movt
        r2,#0x02c7
msr
        PAC KEY P 2, r2
movw r2, \overline{\#}0x6\overline{5}8\overline{2}
movt
        r2,#0xa269
        PAC_KEY_P_3,r2
msr
// CONTROL register: set PAC EN to enable PAC in privileged mode.
mrs r2, CONTROL
        r2, r2, #0x00000040
orr
        CONTROL, r2
msr
```

Fnable BTI as follows:

```
// CONTROL register: set BTI_EN, to enable BTI in privileged mode.
mrs r2,CONTROL
orr r2,r2,#0x00000010
msr CONTROL,r2
```

#### **EABI** build attributes

The following build attributes have been added to indicate the PACBTI-M features used when compiling code:

Table 12-3: PACRET for Armv8.1-M build attributes

| Build attribute   | <tag></tag> | Value and meaning                                                                                     |  |  |
|-------------------|-------------|-------------------------------------------------------------------------------------------------------|--|--|
| Tag_PAC_extension | 50          | 0 - The user did not permit this entity to use PAC/AUT instructions.                                  |  |  |
|                   |             | 1 - The user permitted this entity to use PAC/AUT instructions in the hint space.                     |  |  |
|                   |             | 2 - The user permitted this entity to use PAC/AUT instructions in the hint and in the non-hint space. |  |  |
| Tag_BTI_extension | 52          | 0 - The user did not permit this entity to use BTI instructions.                                      |  |  |
|                   |             | 1 - The user permitted this entity to use BTI instructions in the hint space.                         |  |  |
|                   |             | 2 - The user permitted this entity to use BTI instructions in the hint and in the non-hint space.     |  |  |
| Tag_BTI_use       | 74          | 0 - This code is compiled without branch target enforcement.                                          |  |  |
|                   |             | 1 - This code is compiled with branch target enforcement.                                             |  |  |
| Tag_PACRET_use    | 76          | 0 - This code is compiled without return address signing and authentication.                          |  |  |
|                   |             | 1 - This code is compiled with return address signing and authentication.                             |  |  |

When compiling with -mbranch-protection=pac-ret, the compiler emits:

```
.eabi_attribute Tag_PAC_extension, 1
.eabi_attribute Tag_PACRET_use, 1
```

When compiling with -mbranch-protection=bti, the compiler emits:

```
.eabi_attribute Tag_BTI_extension, 1
.eabi_attribute Tag_BTI_use, 1
```

The output of PACBTI build attributes depends only on the command-line options given. The build attributes are not affected by function attributes.

These attributes are output only when compiling C or C++ source. They are not output for assembly files. If you are linking with objects that are compiled with a PACBTI feature enabled, Arm recommends that you add the following code to your assembly language source files:

```
#if !defined(_ARM_64BIT_STATE)
#ifdef _ARM_FEATURE_PAC_DEFAULT
    .eabi_attribute Tag_PAC_extension, 1
    .eabi_attribute Tag_PACRET_use, 1
#endif
#ifdef _ARM_FEATURE_BTI_DEFAULT
    .eabi_attribute Tag_BTI_extension, 1
    .eabi_attribute Tag_BTI_use, 1
#endif
#endif
```

If the assembly source uses non-hint-space PACBTI instructions, you must change the directive for the PAC extension to:

```
.eabi_attribute Tag_PAC_extension, 2
```



Without these directives, you might report an incompatible build attributes error.

#### Linker behavior

The following table shows the linker behavior for objects compiled with the Armv8.1-M PACBTI feature and -mbranch-protection options:



The same attributes are generated for each -mbranch-protection option with or without specifying the +pacbti feature.



There is only one library variant for the Armv8.1-M PACBTI extension. This variant provides both pointer authentication and BTI. It is not possible to specify a library variant that supports only one or the other.

Table 12-4: Build attributes and linker behavior

| armclang option                     | Build attribute             | Interpretation                                                  | Linker behavior                                                                                                                                                                                                                                |
|-------------------------------------|-----------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -mbranch-protection=bti             | Tag_BTI_use                 | Use BTI and link to the Armv8.1-M PACBTI libraries.             | The linker issues a warning about mixing BTI with non-BTI objects, for objects that you explicitly specify on the command-line or from user libraries. If the require-bti linker option is specified, an error is issued instead of a warning. |
| -mbranch-<br>protection=pac-ret     | Tag_PACRET_use              | Use PAC-RET and link to the Armv8.1-M PACBTI libraries.         | The linker allows mixing PAC-RET with non-PAC-RET objects.                                                                                                                                                                                     |
| -mbranch-protection=bti<br>+pac-ret | Tag_PACRET_use, Tag_BTI_use | Use BTI and PAC-RET and link to the Armv8.1-M PACBTI libraries. | The linker allows mixing PAC-<br>RET with non-PAC-RET objects.                                                                                                                                                                                 |

You can override this behavior by using the linker option --library\_security=<option>, as shown in the following table:

Table 12-5: --library\_security options and linker behavior

| armlink option            | Linker behavior                                                                                                                                                          |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| library_security=none     | Forces the linker to select a non-PACBTI library and suppresses warnings and errors about mixing BTI and non-BTI user objects.                                           |
|                           | For example, where the linker would have selected c_xua.1, passinglibrary_security=none would make the linker select either c_xu.1 or c_wu.1 depending on final product. |
| library_security=pacbti-m | Forces the linker to always select an Armv8.1-M PACBTI library and suppress errors about mixing BTI and non-BTI user objects.                                            |

You can use the linker option --info=bti to output a list of the BTI and non-BTI user objects in the link.

### Related information

- -march
- -mbranch-protection
- -mcpu
- \_\_attribute\_\_((target("options"))) function attribute
- --info=topic[,topic,...] (armlink)
- --library-security-protection
- --require-bti

# 12.8 Overview of the Realm Management Extension

The Realm Management Extension (RME) is an extension to the Arm®v9-A application profile architecture. RME provides support for confidential computing environments, known as Realms.



The RME support level is [ALPHA]. See Support level definitions.

### RME adds the following features:

- Two additional Security states, Root and Realm.
- Two additional physical address spaces, Root and Realm.
- The ability to dynamically transition memory granules between physical address spaces.
- Granule Protection Check mechanism.



RME does not have an associated +[no]<feature> option for the -march or -mcpu options, because the RME registers are available in the Armv9-A application profile architecture without an additional extension.

#### For more information, see:

- Introducing Arm Confidential Compute Architecture.
- Arm Confidential Compute Architecture software stack.
- Learn the architecture: Realm Management Extension.
- The Realm Management Extension (RME), for Armv9-A.

# 12.9 Overview of memory tagging

Memory tagging stack protection (stack memory tagging) and heap memory tagging are available for the AArch64 state for architectures with the *Memory Tagging Extension* (MTE), +memtag. MTE is optional in Arm®v8.5-A and later architectures.

### Requirements when using memory tagging

You must be aware of the following requirements when using memory tagging:

- When using the armclang option -fsanitize=memtag-stack to enable memory tagging on the stack, you must make sure to place the stack in tagged memory.
- When using the armclang option -fsanitize=memtag-heap to enable memory tagging on the heap, you must make sure to place the heap in tagged memory.

- When defining the symbol <u>\_use\_memtag\_heap</u> to enable the heap implementation that uses memory tagging, you must make sure to place the heap in tagged memory.
- You must ensure that the tagged memory used for the stack and heap has an initial tag value of zero.

# Stack memory tagging

Use -fsanitize=memtag-stack to enable the generation of memory tagging code for protecting the memory allocations on the stack. The resulting code cannot execute on architectures without the MTE. For more information, see the +memtag feature in -mcpu.

When you enable memory tagging, the compiler checks that expressions that evaluate to addresses of objects on the stack are within the bounds of the object. If this cannot be guaranteed, the compiler generates code to ensure that the pointer and the object are tagged. When tagged pointers are dereferenced, the processor checks the tag on the pointer with the tag on the memory location being accessed. If the tags do not match, the processor generates an exception and therefore tries to prevent the pointer from accessing any object that is different from the object whose address was taken.

For example, if a pointer to a variable on the stack is passed to another function, then the compiler might be unable to guarantee that this pointer is only used to access the same variable. In this situation, the compiler generates memory tagging code. The memory tagging instructions apply a unique tag to the pointer and to its corresponding allocation on the stack.

- The ability of the compiler to determine whether a pointer access is bounded might be affected by optimizations. For example, if an optimization inlines a function, and as a result, if the compiler can guarantee that the pointer access is always safe, then the compiler might not generate memory tagging stack protection code. Therefore, the conditions for generating memory tagging stack protection code might not have a direct relationship to the source code.
- When using <code>-fsanitize=memtag-stack</code>, there is a high probability that an unbounded pointer access to the stack causes a processor exception. This option does not guarantee that all unbounded pointer accesses to the stack cause a processor exception.
- The implementation of stack tagging does not protect variable-length allocations on the stack.
- Use of -fsanitize=memtag-stack to protect the stack increases the amount of memory that is allocated on the stack. This memory increase is because the compiler has to allocate a separate 16-byte aligned block of memory on the stack for each variable whose stack allocation is protected by memory tagging.
- Code that is compiled with stack tagging can be safely linked together with code that is compiled without stack tagging. However, if any object file is compiled with -fsanitize=memtag-stack, and if setjmp, longjmp, or C++ exceptions are present anywhere in the image, then you must use the v8.5a library to avoid stack tagging related memory fault at runtime.



• The -fsanitize=memtag-stack option and the -fstack-protector options are independent and provide complementary stack protection. These options can be used together or in isolation.

# Heap memory tagging

Heap memory tagging protects against heap overflow attacks. To access this protection mechanism, use the armclang option -fsanitize=memtag-heap and define the armclang symbol \_\_use\_memtag\_heap. -fsanitize=memtag-heap makes code generation changes for Armv8.5-A and later targets that support the *Memory Tagging Extension* (MTE) extension to protect against heap overflow attacks. \_\_use\_memtag\_heap makes the linker select heap functions in the library that have memory tagging enabled. For more information, see Choosing a heap implementation for memory allocation functions.

# Library support

To ensure full memory tagging protection, you must also link your code with the library that provides memory tagging protection. For more information, see armlink -- library security=protection.

armlink automatically selects the library with memory tagging protection if at least one object file is compiled with pointer authentication using -mbranch-protection, and one of the following is true:

- At least one object file is compiled with -fsanitize=memtag-stack.
- At least one object file includes the symbol \_\_use\_memtag\_heap and is compiled with fsanitize=memtag-heap.

You can override the selected library by using the armlink option --library\_security to specify the library that you want to use.

# Related information

```
armclang -fsanitize, -fno-sanitize
armclang -fstack-protector, -fstack-protector-all, -fstack-protector-strong, -fno-stack-protector
armclang -mbranch-protection
armclang -mcpu
armlink --library_security=protection
Choosing a heap implementation for memory allocation functions
Arm C Language Extensions
```

# 12.10 Overview of Control Flow Integrity

Control Flow Integrity (CFI) sanitizer implements a number of CFI schemes. These schemes are designed to abort the program on detection of certain forms of undefined behavior that can potentially allow attackers to subvert the control flow of the program.

The CFI schemes are:

Table 12-6: Control Flow Integrity schemes supported

| Scheme             | Description                                                                   |
|--------------------|-------------------------------------------------------------------------------|
| cfi-cast-strict    | Enables strict cast checks.                                                   |
| cfi-derived-cast   | Base-to-derived cast to the wrong dynamic type.                               |
| cfi-unrelated-cast | Cast from void* or another unrelated type to the wrong dynamic type.          |
| cfi-nvcall         | Non-virtual call through an object that has a vptr of the wrong dynamic type. |
| cfi-vcall          | Virtual call through an object that has a vptr of the wrong dynamic type.     |
| cfi-icall          | Indirect call of a function with wrong dynamic type.                          |
| cfi-mfcall         | Indirect call through a member function pointer with wrong dynamic type.      |

You can enable any of the CFI schemes individually, or enable all schemes with <code>-fsanitize=cfi</code> then disable some of them with the <code>-fno-sanitize</code> option. For example, to disable the <code>cfi-nvcall</code> and <code>cfi-icall</code> schemes, specify:

-fsanitize=cfi -fno-sanitize=cfi-nvcall,cfi-icall -fvisibility=hidden

If you enable at least one CFI scheme with -fsanitize, then you must also enable Link-Time Optimization (LTO) with the armclang option -flto and the armlink option --lto.

CFI also uses an ignore list that is a list of entities for which the CFI checks are to be relaxed. This list is populated from a text file <code>cfi\_ignorelist.txt</code>. Arm® Compiler for Embedded provides an empty <code>cfi\_ignorelist.txt</code> file. By default, <code>armclang</code> searches for this file in <code><install\_path>/lib/clang/<version>/share</code>:

- You can change the default location that armclang searches for the cfi\_ignorelist.txt file with the -resource-dir=<path to resource folder> Option.
- If you want to clear the ignore list, then specify the armclang option -fno-sanitize-ignorelist.
- If you want to extend the ignore list using your own ignore list files, then specify each file with -fsanitize-ignorelist=<ignorelistfile>.

The member function pointer call checking scheme, <code>cfi-mfcall</code>, checks to make sure that the base type of the member function pointer is complete. <code>armclang</code> only emits a full CFI check if this base type is complete. To ensure <code>armclang</code> always emits a full CFI check, you must specify <code>-fcomplete-member-pointers</code>.

For more information about the CFI checks, see Control Flow Integrity.



Arm Compiler for Embedded does not support the -flto=thin and -fno-sanitize-trap options.

See also List of known unsupported features in Support level definitions.

#### Related information

Support level definitions on page 405 armclang -fcomplete-member-pointers armclang -fsanitize, -fno-sanitize armclang -fsanitize-ignorelist, -fno-sanitize-ignorelist armclang -resource-dir armclang -flto, -fno-lto armlink -lto, -no lto

# 12.11 Overview of Undefined Behavior Sanitizer

The *Undefined Behavior Sanitizer* (UBSan) is a code instrumentation inserted by the compiler to catch undefined behaviors during runtime.

UBSan has the following modes:

## Traps mode

Execute trap instructions on undefined behavior detection.

#### Minimal handlers mode

Call minimal handlers on undefined behavior detection.

#### Non-minimal handlers mode

Call regular handlers on undefined behavior detection. Arm® Compiler for Embedded does not support this mode.

To catch a particular kind of Undefined Behavior, specify the required check with the armclang option -fsanitize=<ubsan\_check>. For a complete list of checks, see Available checks at Undefined Behavior Sanitizer.

However, the option <code>-fsanitize=undefined</code> enables all the UBSan checks, except for <code>float-divide-by-zero</code>, <code>unsigned-integer-overflow</code>, <code>implicit-conversion</code>, <code>local-bounds</code>, and the <code>nullability-\*</code> group of checks. To prevent the non-minimal handlers mode from being enabled, you must include checks that relate to the traps mode and the minimal handlers mode:

- To enable the traps mode for a particular check, specify the required check with the armclang option -fsanitize-trap=<ubsan\_check>. Alternatively, you can specify -fsanitize-trap=all to use traps mode for all checks requested.
- To enable the minimal handlers mode, specify the armclang option -fsanitize-minimal-runtime.

#### Related information

armclang -fsanitize, -fno-sanitize armclang -fsanitize-minimal-runtime armclang -fsanitize-trap, -fno-sanitize-trap armclang -fsanitize-recover, -fno-sanitize-recover Undefined Behavior Sanitizer

# 12.12 Overview of Straight-Line Speculation hardening

Some processors might speculatively execute the instructions immediately following changes in control flow, including RET (returns), BR (indirect jumps), and BLR (indirect function calls). If the speculative execution path contains a suitable code sequence, such *Straight-Line Speculation* (SLS) could lead to changes in the caches and similar structures that contain secrets, making those secrets vulnerable to revelation through timing analysis.

The armclang option -mharden-sls=<option> allows you to mitigate against this vulnerability.

For RET and BR instructions, the mitigation places a speculation barrier after the instructions that prohibits incorrect speculation. armclang uses the SB speculation barrier instruction after RET and BR instructions if that instruction is supported by the target. Otherwise, it uses the DSB and ISB instructions.

For the BLR instruction, the mitigation replaces all instances of BLR with a BL and BR sequence, for example:

```
blr x<N>
```

This instruction gets transformed to:

```
bl __llvm_slsblr_thunk_x<N>
```

armclang creates a thunk \_\_llvm\_slsblr\_thunk\_x<n> for every x<n> register. Each thunk is placed in a separate section named .text. llvm slsblr thunk x<n> that contains:

```
.section
.text.__llvm_slsblr_thunk_x<N>,"axG",@progbits,__llvm_slsblr_thunk_x<N>,comdat
.hidden__llvm_slsblr_thunk_x<N> // -- Begin function
_llvm_slsblr_thunk_x<N>
.weak __llvm_slsblr_thunk_x<N>
.p2align 4
.type __llvm_slsblr_thunk_x<N>,@function
_llvm_slsblr_thunk_x<N>:
    br x<N>
    dsb sy
    isb
```



The register number in the thunk might be different from the register in the original BLR instruction.

The BLR instruction gets split into separate BL and BR instructions. This transformation results in not inserting a speculation barrier on the architectural execution path.

In Arm® Compiler for Embedded 6, the separate thunk code is globally visible and might be called from a location where the sB instruction is locally disabled. Therefore, armclang always uses the DSB and ISB speculation barrier instructions.

The linker unused section elimination feature removes all unused thunk sections. Also, these sections are generated in every object file included in the compile. Because the sections are defined in comdat groups, the linker includes only one instance in the output.

# Placement of .text.\_\_llvm\_slsblr\_thunk\_x<N> sections

You can place the .text.\_\_llvm\_slsblr\_thunk\_x<N> sections with a scatter file as follows:

```
*(.text. llvm slsblr thunk x*)
```

If you place the sections far away from the references, the linker adds a veneer to locate them.

# Restrictions of SLS hardening

SLS hardening is supported on AArch64 targets, but is not available in the following situations:

- Use of BR, RET, and BLR instructions in assembly code.
- Use of BR, RET, and BLR instructions in libraries and run-time library routines that are not recompiled with this toolchain mitigation.

Arm does not provide compiler-generated mitigations for all the other instructions mentioned in the Straight-line speculation whitepaper.

#### Related information

-mharden-sls

BLR instruction

BR instruction

DSB instruction

ISB instruction

**RET** instruction

SB instruction

# 12.13 Memory-safety best practices

Memory-safety is an important aspect of security hardening that addresses issues such as using uninitialized memory, buffer overflow, and use after free.

The following techniques are recommended to improve memory-safety of C and C++ code:

#### Develop code following coding guidelines

There are industry accepted guidelines such as MISRA, AUTOSAR, CERT, and C++ Core Guidelines. Particularly, C++ guidelines focus on avoiding or encapsulating the use of raw pointers and arrays by replacing them with smart pointers and standard C++ library containers.

C++ provides more safety features than C. Therefore C++ might be a better choice for projects where safety is important and technical constraints allow use of C++.

Visit Carnegie Mellon University and search for the following titles:

- SEI CERT C++ Coding Standard.
- SEI CERT C++ Coding Standard: Rules for Developing Safe, Reliable, and Secure Systems (2016 Edition).

### Perform static analysis

Commercial and open source third-party tools, such as the LLVM Project clang-tidy, are available. Such tools allow you to get the most thorough analysis of the code. This analysis includes checking for the compliance with coding guidelines. Arm<sup>®</sup> Compiler for Embedded provides a set of analysis and associated warnings such as:

- -Wall and -Wextra.
- -Wformat=2.

#### Use memory-safety hardening build options

Arm Compiler for Embedded provides the following features to address various memory-safety issues:

- -mbranch-protection=standard. This option requires the Pointer Authentication architecture extension. See Armv8.1-M PACBTI extension for more information.
- -fstack-protector-strong.
- -fsanitize=shadow-call-stack.
- -fsanitize=memtag-stack and -fsanitize=memtag-heap. These options require the memory tagging architecture extension. See Overview of memory tagging for more information.
- -ftrivial-auto-var-init.

#### Perform dynamic analysis

Arm Compiler for Embedded provides the *Undefined Behavior Sanitizer* (UBSan) feature to sanitize code and catch memory-safety defects at run-time during testing.

Third-party fuzz testing tools are available to improve code coverage during testing. These tools help you to find more memory-safety issues. Third-party bounded model checking tools can verify memory-safety properties, among other properties, by using formal proof methods.



There is a wider choice of tools for dynamic analysis on host operating systems than on embedded systems. Therefore, structuring code in a way that allows the running of application logic tests on a host operating system can provide more opportunities to use dynamic analysis tools.

#### Related information

Security features supported in Arm Compiler for Embedded on page 274 -W (armclang)

# 13. Thread Local Storage

Thread Local Storage (TLS) is a method of managing memory in systems that have separate threads. TLS uses static or global memory that is local and unique to a thread. A single instance of a static or global variable is allocated for each thread that exists.



This topic includes descriptions of [ALPHA] and [COMMUNITY] features. See Support level definitions.

When using multiple threads, each thread you create must have an instance of the TLS data area. On switching context, you must arrange for the thread pointer to point to the TLS data area for the thread.

Many functions in the standard C library use a persistent state in the library. For example, the global variable errno holds the error status from the library, so it must not be overwritten by other threads.

The standard C library startup code and linker scatter file ensures that the TLS is instantiated once for the main thread, for use in single threaded systems.



TLS is a replacement for the \_\_user\_libspace static data area.

#### TLS support in C and C++

Arm® Compiler for Embedded provides TLS support in C and C++ as follows:

### TLS in C

Arm Compiler for Embedded supports the thread storage class keyword in C.

For C multithreaded support in Arm Compiler for Embedded, see Multithreaded support in Arm C libraries.

#### TLS in C++

Arm Compiler for Embedded supports the \_\_thread storage class keyword in C++.

Arm Compiler for Embedded supports the thread storage duration specifier of C++, thread\_local, for -std=c++11 or later. This keyword is only supported for C in Arm Compiler for Embedded version 6.19 and later when used with the -std=c2x [COMMUNITY] feature for C23 support.

For C++ multithreaded support in Arm Compiler for Embedded, see Multithreaded support in Arm C++ libraries. The Arm C++ libraries support level for multithreaded applications is [ALPHA].

# TLS models supported in Arm Compiler for Embedded

Various TLS models are supported that specify how access to variables is handled. You can specify the model as follows:

- For a complete compilation, specify the -ftls-model compiler option. For more information, see -ftls-model.
- For a specific variable, use the \_\_attribute\_\_((tls\_model("model"))) variable attribute. For more information, see \_\_attribute\_\_((tls\_model("model"))) variable attribute.

If you specify the <code>-ftls-model=<model></code> command-line option and your code includes the <code>\_\_attribute\_\_((tls\_model("<model>")))</code> variable attribute, then the attribute overrides the command-line option.

For executables that are statically linked, you need only use the <code>local-exec</code> model. <code>local-exec</code> is the least general and most efficient model.

For dynamic linking, you might consider using the initial-exec and global-dynamic models. However, the compiler always selects a compatible model:

- global-dynamic is the most general but least efficient model, and you can use it anywhere.
- You can use the initial-exec model in shared-libraries provided that they are not loaded at runtime with dlopen().

Arm Compiler for Embedded supports TLS in the following linking models:

- Thread local storage in the bare metal and shared library linking models.
- Thread local storage in the SysV linking model.

### Example: TLS example for AArch64

AArch64 TLS local-exec static linking example describes an example with source code that you can build and run.

# 13.1 AArch64 TLS local-exec static linking example

This example is based on the startup\_Armv8-Ax1\_Ac6 example provided with Arm® Development Studio. It can run on a single-core. We have tested it with the FVP\_Base\_Cortex-A53x1 model that is shipped with Arm Development Studio.



This example is not a complete solution and is provided only to show the *Thread Local Storage* (TLS) features available in Arm Compiler for Embedded.

#### What the example does

This example does the following:

Places TLS RW and ZI data in a specific location in memory using a scatter file.

- At the start of the main() function, initializes TLS data by using linker-defined symbols to find the data in memory. You must use the equivalent symbols for your own implementation.
- Accesses the initialized TLS data and prints it to the terminal.

# Requirements for using AArch64 TLS local-exec with static linking

The following are the requirements for using AArch64 TLS local-exec with static linking:

- Annotate the TLS RW and ZI variables with the \_\_thread or \_thread\_local keyword. This example uses \_thread.
- Either compile with the -ftls-model=local-exec option or annotate TLS RW and ZI variables with the \_\_attribute\_\_((tls\_model("local-exec"))) variable attribute.
- Provide an implementation of the void write\_tp(void\* tls\_data) function, This function writes the pointer tls\_data to the TPIDR\_ELn register that you want to use. This example provides the following definition in main.c:

```
__attribute__((always_inline)) static void write_tp(void* tls_data)

__asm volatile("msr TPIDR_EL0, %0" : : "r"(tls_data) : "cc");
}
```

- Compile with -mtp=<e1> to specify the TPIDR\_ELn register to use. For example, to use TPIDR ELO, compile with -mtp=e10.
- Place the TLS RW and ZI data using a scatter file in the following order of increasing addresses:
  - If the TLS RW and ZI data is part of an existing load region:
    - 1. Any RO code and data as needed.
    - 2. TLS RW data.
    - 3. No gaps, other than alignment padding.
    - 4. TLS ZI data.
    - 5. Any non-TLS RW and ZI data as needed.
  - If the TLS RW and ZI data is in its own dedicated load region:
    - 1. TLS RW data.
    - 2. Make sure there are no gaps other than alignment padding.
    - 3. TLS ZI data.

You can use the +tls-rw selector to select the TLS RW data. You can use the +tls-zi selector to select the TLS ZI data. You must keep all the TLS data for the entire application in one execution region.

This example places the TLS RW and ZI data in an existing load region called LOAD:

```
LOAD 0x80000000
{
    STARTUP +0
    {
        startup.o (StartUp, +FIRST)
    }
```

```
EXEC +0 {
    *(+RO, +RW, +ZI)
}

;
; TLS RW region
; If the load region contains more execution regions
; than just TLS execution regions, then do not place
; any non-TLS RW or ZI data before TLS RW or ZI data
;
; ER_TLS_RW +0 {
    *(+tls-rw)
}

; TLS ZI region
; This must be immediately after the TLS RW region
; ER_TLS_ZI +0 {
    *(+tls-zi)
}
...
}
```

 Provide your own implementation of a function that initializes the TLS RW and ZI data for each thread from its initial location in memory.

If your TLS RW data is in an execution region ER\_TLS\_RW and your TLS ZI data is in an execution region ER\_TLS\_ZI, then you can use the following linker-defined symbols to determine the TLS data attributes:

```
// Start address of TLS RW data
(unsigned int*)&Image$$ER_TLS_RW$$Base

// Number of bytes of TLS RW data
(size_t)&Image$$ER_TLS_RW$$Limit - (size_t)&Image$$ER_TLS_RW$$Base

// Number of bytes of TLS ZI data
// Using this calculation takes into account
// any alignment padding between the
// ER_TLS_RW and ER_TLS_ZI execution regions
(size_t)&Image$$ER_TLS_ZI$$ZI$$Limit - (size_t)&Image$$ER_TLS_RW$$Limit
```



It is important that you use \$\$zī\$\$ when referring to the TLS ZI data. Without it, the linker does not include the ZI data when calculating the value of the linker-defined symbol.

For more information, see linker-defined symbols.

• Link with the --bare metal sysv and --sysv options.

#### Requirements for building and running the example

To build the example, do the following:

 Create a project folder to contain the build and source files, for example tls-aarch64-scatterloading-example.

- 2. Create the build, clean, and run scripts for your environment and place them in the project folder. See the following for the contents of the scripts:
  - Build and clean scripts for the AArch64 TLS local-exec static linking example.
  - Run scripts for the AArch64 TLS local-exec static linking example.
- 3. Create the scatter file shown in Scatter file for the AArch64 TLS local-exec static linking example, and place it in the project folder.
- 4. Create the asm, src, and obj folders in the project folder.
- 5. Create the assembly source files shown in Assembly source files for the AArch64 TLS local-exec static linking example, and place them in the asm folder.
- 6. Create the C source files shown in C source files for the AArch64 TLS local-exec static linking example, and place them in the src folder.

# Building and running the example

You can use the build scripts build.sh and build.bat to build the example on a Linux or Windows environment respectively. The scripts generate the image file tls aarch64.axf.

You can use the run.sh and run.bat scripts to run the example on the FVP\_Base\_Cortex-A53x1 FVP that is shipped with Arm Development Studio. You must provide the path to the directory containing the FVP executable when running these scripts. For example, with Arm Development Studio 2021.0 installed to the default installation directory:

• On Linux:

```
./run.sh /opt/arm/developmentstudio-2021.0/sw/models/bin
```

On Windows:

```
run.bat "\Program Files\Arm\Development Studio 2021.0\sw\models\bin"
```

When you run the example, it prints messages similar to the following:

```
TLS RW foo @ 0x000000080051480 = 0xdeadbeef
TLS ZI bar @ 0x000000080051484 = 0x0
```

The addresses are from after TLS data initialization at run-time. You can verify that the RW address is not the link-time address of the TLS RW data by examining the memory map in the tls\_aarch64.1st file. For example:

| Exec Addr<br>Object  | Load Addr | Size      | Type | Attr | Idx | E Section Name |
|----------------------|-----------|-----------|------|------|-----|----------------|
| 0x80004254<br>main.o | -         | 0x0000004 | Zero | RW   | 46  | .tbss.bar      |

#### Related information

- -ftls-model
- -mtp
- attribute ((tls\_model("model"))) variable attribute
- --SVSV
- --bare metal sysv

Requirements and restrictions for using scatter files with SysV linking model

# 13.2 Build and clean scripts for the AArch64 TLS localexec static linking example

The build script provides the armclang and armlink commands to build the *Thread Local Storage* (TLS) example. Use the clean script to remove the files generated by these commands. There is a build and clean script for both Windows and Linux environments.

# build.sh and clean.sh scripts for Linux environments

Create the build.sh script containing the following commands:

```
# Compile files from Arm DS example
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -01 -c src/
retarget.c -o obj/retarget.o
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -01 -c src/
uart.c -o obj/uart.o
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -O1 -c src/
GICv3 gicd.c -o obj/GICv3 gicd.o
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -O1 -c src/
GICv3 gicr.c -o obj/GICv3 gicr.o
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -O1 -c src/
sp804 timer.c -o obj/sp804 timer.o
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -01 -c src/
timer interrupts.c -o obj/timer interrupts.o
# Assemble startup files from Arm DS example
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -c asm/
startup.S -o obj/startup.o
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -c asm/
vectors.S -o obj/vectors.o
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -c asm/
v8 utils.S -o obj/v8 utils.o
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -c asm/
v8 aarch64.S -o obj/v8_aarch64.o
# Compile example single-threaded TLS code
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -01 -c src/
main.c -o obj/main.o -mtp=el0
armlink --cpu=8-A.64 --sysv --bare_metal_sysv --scatter=scatter.scat --
diag suppress=6329 --entry start64 --map --load addr map info --list tls aarch64.lst
```

```
obj/retarget.o obj/uart.o obj/GICv3_gicr.o obj/main.o obj/sp804_timer.o obj/
timer_interrupts.o obj/GICv3_gicd.o obj/startup.o obj/v8_utils.o obj/v8_aarch64.o
obj/vectors.o -o tls_aarch64.axf
```

Create the clean.sh script containing the following commands:

```
rm obj/*
rm tls_aarch64.lst
rm tls_aarch64.axf
```

# build.bat and clean.bat scripts for Windows environments

Create the build.bat script containing the following commands:

```
REM Compile files from Arm DS example
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -01 -c src
\retarget.c -o obj\retarget.o
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -01 -c src
\uart.c -o obj\uart.o
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -01 -c src
\GICv3_gicd.c -o obj\GICv3_gicd.o
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -O1 -c src
\GICv3 gicr.c -o obj\GICv3_gicr.o
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -O1 -c src
\sp804 timer.c -o obj\sp804 timer.o
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -01 -c src
\timer interrupts.c -o obj\timer interrupts.o
REM Assemble startup files from Arm DS example
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -c asm
\startup.S -o obj\startup.o
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -c asm
\vectors.S -o obj\vectors.o
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -c asm
\v8 utils.S -o obj\v8 utils.o
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -c asm
\v8 aarch64.S -o obj\v8 aarch64.o
REM Compile example single-threaded TLS code
armclang --target=aarch64-arm-none-eabi -march=armv8-a -Isrc -DCORTEXA -01 -c src
\main.c -o obj\main.o -mtp=el0
REM Link everything
armlink --cpu=8-A.64 --sysv --bare metal sysv --scatter=scatter.scat --
diag_suppress=6329 --entry_start64 --map --load_addr_map_info --list_tls_aarch64.lst_obj\retarget.o obj\uart.o obj\GICv3_gicr.o obj\main.o obj\sp804_timer.o obj
\timer interrupts.o obj\GICv3 gicd.o obj\startup.o obj\v8 utils.o obj\v8 aarch64.o
 obj\vectors.o -o tls_aarch64.axf
```

Create the clean.bat script containing the following commands:

```
del obj\*
del tls_aarch64.lst
del tls_aarch64.axf
```

# 13.3 Run scripts for the AArch64 TLS local-exec static linking example

Create the run scripts for your environment.

# run.sh script for Linux environments

Create the run.sh script containing the following command:

```
$1/FVP_Base_Cortex-A53x1 -C bp.secure_memory=false -C bp.vis.disable_visualisation=1
-a tls_aarch64.axf
```

## run.bat script for Windows environments

Create the run.bat script containing the following command:

```
%1\FVP_Base_Cortex-A53x1 -C bp.secure_memory=false -C bp.vis.disable_visualisation=1
-a tls_aarch64.axf
```

# 13.4 Scatter file for the AArch64 TLS local-exec static linking example

Create the scatter file scatter.scat for the AArch64 TLS local-exec static linking example.

```
; Scatter file for Armv8-A Startup code on FVP Base model
; Copyright (c) 2014-2016 Arm Limited (or its affiliates). All rights reserved.
; Use, modification and redistribution of this file is subject to your possession ; of a valid End User License Agreement for the Arm Product of which these
; examples are part of and your compliance with all applicable terms and
; conditions of such licence agreement.
LOAD 0x8000000
    STARTUP +0
         startup.o (StartUp, +FIRST)
    EXEC +0 {
         * (+RO, +RW)
    ; TLS RW region
    ; If the load region contains more execution regions
    ; than just TLS execution regions, then do not place
    ; any non-TLS RW or ZI data before TLS RW or ZI data
    ER TLS RW +0 {
         * (+tls-rw)
    ; TLS ZI region
```

```
; This must be immediately after the TLS RW region
ER TLS ZI +0 {
   *(\frac{1}{2}tls-zi)
ER ZI +0 {
    * (+ZI)
; GICv3 distributor
GICD +0 UNINIT 0x8000
    GICv3 gicd.o (.bss.distributor)
; GICv3 redistributors
; 128KB for each redistributor in the system
GICR +0 UNINIT 0x80000
    GICv3 gicr.o (.bss.redistributor)
; App stack
; All stacks and heap are aligned to a cache-line boundary
ARM LIB STACK +0 ALIGN 64 EMPTY 0x4000 {}
; Stack for EL3
EL3 STACKS
             +0 ALIGN 64 EMPTY 0x1000 {}
; Separate heap - import symbol __use_two_region_memory ; in source code for this to work correctly
ARM LIB HEAP
                +0 ALIGN 64 EMPTY 0xA0000 {}
; Strictly speaking, the L1 tables do not need to
; be so strongly aligned, but no matter
                 +0 ALIGN 4096 EMPTY 0x1000 {}
TTB0 L1
; Various sets of L2 tables
; Alignment is 4KB, since the code uses a 4K page ; granularity - larger granularities would require
; correspondingly stricter alignment
TTB0 L2 RAM
               +0 ALIGN 4096 EMPTY 0x1000 {}
TTB0 L2 PRIVATE +0 ALIGN 4096 EMPTY 0x1000 {}
TTB0 L2 PERIPH +0 ALIGN 4096 EMPTY 0x1000 {}
; The startup code uses the end of this region to calculate
; the top of memory - do not place any RAM regions after it
TOP OF RAM +0 EMPTY 4 {}
; CS3 Peripherals is a 64MB region from 0x1c000000
```

# 13.5 Assembly source files for the AArch64 TLS local-exec static linking example

Create the assembly source files for the AArch64 TLS local-exec static linking example.

### List of assembly source files for the example

- PPM AEM.h
- startup.S
- v8\_aarch64.S
- v8 mmu.h
- v8 system.h
- v8\_utils.S
- vectors.S

# Contents of the assembly source files for the example

Create the file PPM AEM.h containing the following code:

```
//
// Private Peripheral Map for the v8 Architecture Envelope Model
//
// Copyright (c) 2012-2017 Arm Limited (or its affiliates). All rights reserved.
// Use, modification and redistribution of this file is subject to your possession of a
// valid End User License Agreement for the Arm Product of which these examples are part of
// and your compliance with all applicable terms and conditions of such licence agreement.
//
#ifndef PPM_AEM_H
#define PPM_AEM_H
```

```
// Distributor layout
#define GICD CTLR
                             0x0000
#define GICD TYPER
                           0x0004
#define GICD IIDR
                            0x0008
#define GICD_IGROUP 0x0080
#define GICD_ISENABLE 0x0100
#define GICD ICENABLE 0x0180
#define GICD_ISPEND 0x0200
#define GICD_ICPEND 0x0280
#define GICD_ISACTIVE 0x0300
#define GICD_ICACTIVE 0x0380
#define GICD_IPRIORITY 0x0400
#define GICD_ITARGETS 0x0800
                          0x0c00
#define GICD ICFG
#define GICD_PPISR
#define GICD_SPISR
                             0x0d00
                            0x0d04
#define GICD SGIR
                            0x0f00
#define GICD_CPENDSGI 0x0f10
#define GICD_SPENDSGI 0x0f20
#define GICD PIDR4
                            0x0fd0
#define GICD_PIDR5
                             0x0fd4
#define GICD_PIDR6
#define GICD_PIDR7
                             0x0fd8
                            0x0fdc
#define GICD PIDR0
                           0x0fe0
#define GICD_PIDR1
#define GICD_PIDR2
                             0x0fe4
                             0x0fe8
#define GICD PIDR3
                            0x0fec
                            0x0ff0
#define GICD_CIDR0
#define GICD_CIDR1
#define GICD_CIDR2
                             0x0ff4
                            0x0ff8
#define GICD CIDR3
                            0x0ffc
// CPU Interface layout
#define GICC CTLR
                           0x0000
#define GICC PMR
                           0x0004
#define GICC_BPR
                            0x0008
#define GICC_IAR
#define GICC_EOIR
                             0x000c
                            0x0010
#define GICC RPR
                            0x0014
#define GICC_HPPIR
#define GICC_ABPR
                           0x0018
0x001c
#define GICC AIAR
                           0x0020
                            0x0024
#define GICC_AEOIR
#define GICC_AHPPIR
#define GICC_APR0
                             0x0028
                            0x00d0
#define GICC_NSAPRO
#define GICC_IIDR
#define GICC_DIR
                             0x00e0
                             0x00fc
                            0x1000
#endif // PPM AEM H
```

Create the file startup.s containing the following code:

```
// valid End User License Agreement for the Arm Product of which these examples are
part of
// and your compliance with all applicable terms and conditions of such licence
 agreement.
#include "v8_mmu.h"
#include "v8_system.h"
    .section StartUp, "ax"
    .balign 4
    .cfi_sections .debug_frame // put stack frame info into .debug_frame instead
 of .eh_{\overline{f}rame}
    .global el1_vectors
.global el2_vectors
.global el3_vectors
    .global InvalidateUDCaches
.global ZeroBlock
    .global SetPrivateIntSecurityBlock
    .global SetSPISecurityAll
    .global WakeupGICR
    .global SyncAREinGICD .global EnableGICD
    .global main
    .global Image$$EXEC$$RO$$Base
    .global Image$$TTB0 L1$$ZI$$Base
.global Image$$TTB0 L2 RAM$$ZI$$Base
.global Image$$TTB0 L2 PERIPH$$ZI$$Base
    .global Image$$TOP OF RAM$$ZI$$Base
    .global Image$$GICD$$ZI$$Base
.global Image$$ARM_LIB_STACK$$ZI$$Limit
    .global Image$$EL3 STACKS$$ZI$$Limit
     .global Image$$CS3_PERIPHERALS$$ZI$$Base
    // use separate stack and heap, as anticipated by scatter.scat
    .global use two region memory
// -----
    .global start64
     .type start64, "function"
start64:
    // Extract the core number from MPIDR EL1 and store it in x19
    // (defined by the AAPCS as callee-saved), so we can re-use it later
    bl GetCPUID
    mov x19, x0
    // If run on a multi-core system, put any secondary cores to sleep
    cbz x19, core0 only
loop_wfi:
    dsb SY
                  // Clear all pending data accesses
    wfi
                  // Go to sleep
    b loop wfi
core0 only:
    // program the VBARs
    ldr x1, =ell_vectors
msr VBAR_EL1, x1
    ldr x1, =el2 vectors
```

```
msr VBAR EL2, x1
    ldr x1, =el3 vectors
    msr VBAR EL3, x1
    // GIC-500 comes out of reset in GICv2 compatibility mode - first set // system register enables for all relevant exception levels, and
    // select GICv3 operating mode
    msr SCR EL3, xzr // Ensure NS bit is initially clear, so secure copy of
ICC SRE ELI can be configured
    īsb
    mov x0, #15
    msr ICC SRE EL3, x0
    msr ICC SRE EL1, x0 // Secure copy of ICC SRE EL1
    // set lower exception levels as non-secure, with no access
    // back to EL2 or EL3, and are AArch64 capable
   mov x3, #(SCR_EL3_RW | \
SCR_EL3_SMD | \
               SCR EL3 NS)
                                 // Set NS bit, to access Non-secure registers
    msr SCR EL3, \overline{x}3
    isb
    mov x0, #15
msr ICC SRE EL2, x0
    msr ICC SRE EL1, x0 // Non-secure copy of ICC SRE EL1
    // no traps or VM modifications from the Hypervisor, EL1 is AArch64
    mov x2, #HCR EL2 RW
    msr HCR EL2, x2
    // VMID is still significant, even when virtualization is not
    // being used, so ensure VTTBR EL2 is properly initialized
    msr VTTBR EL2, xzr
    // VMPIDR EL2 holds the value of the Virtualization Multiprocessor ID. This is
the value returned by Non-secure EL1 reads of MPIDR EL1.
    // VPIDR EL2 holds the value of the Virtualization Processor ID. This is the
value returned by Non-secure EL1 reads of MIDR EL1.
   // Both of these registers are architecturally UNKNOWN at reset, and so they
must be set to the correct value
    // (even if EL2/virtualization is not being used), otherwise non-secure EL1
reads of MPIDR EL1/MIDR EL1 will return garbage values.
    // This guarantees that any future reads of MPIDR_EL1 and MIDR_EL1 from Non-
secure EL1 will return the correct value.
    //
    mrs x0, MPIDR EL1
    msr VMPIDR_EL\overline{2}, x0
    mrs x0, MIDR EL1
    msr VPIDR EL\overline{2}, x0
    // neither EL3 nor EL2 trap floating point or accesses to CPACR
    msr CPTR EL3, xzr
    msr CPTR EL2, xzr
    //
```

```
// SCTLR ELx may come out of reset with UNKNOWN values so we will
    // set the fields to 0 except, possibly, the endianess field(s).
// Note that setting SCTLR_EL2 or the EL0 related fields of SCTLR_EL1
    // is not strictly needed, since we are never in EL2 or EL0
#ifdef __ARM_BIG_ENDIAN
    mov x0, \#(SCTLR ELx EE | SCTLR EL1 E0E)
#else
    mov x0, #0
#endif
    msr SCTLR EL3, x0
    msr SCTLR_EL2, x0
    msr SCTLR EL1, x0
#ifdef CORTEXA
    // Configure ACTLR EL[23]
    // These bits are IMPLEMENTATION DEFINED, so are different for
    // different processors
    // For Cortex-A57, the controls we set are:
        Enable lower level access to CPUACTLR EL1
    // Enable lower level access to CPUECTLR EL1
        Enable lower level access to L2CTLR \overline{\text{EL}1} Enable lower level access to L2ECTLR \overline{\text{EL}1}
        Enable lower level access to L2ACTLR EL1
    mov x0, \#((1 << 0))
                (1 << 1)
                (1 << 4)
                (1 << 5)
                (1 << 6))
    msr ACTLR_EL3, x0
    msr ACTLR EL2, x0
    // configure CPUECTLR EL1
    // These bits are IMP DEF, so need to be different for different
    // processors
    // SMPEN - bit 6 - Enables the processor to receive cache
                          and TLB maintenance operations
    // Note: For Cortex-A57/53 SMPEN should be set before enabling
              the caches and MMU, or performing any cache and TLB
              maintenance operations.
              This register has a defined reset value, so we use a
              read-modify-write sequence to set SMPEN
    mrs x0, S3_1 c15_c2_1 // Read EL1 CPU Extended Control Register orr x0, x0, \#(1 \le 6) // Set the SMPEN bit msr S3_1_c15_c2_1, x0 // Write EL1 CPU Extended Control Register
    isb
#endif
    // That is the last of the control settings for now
    // Note: no ISB after all these changes, because registers will not be
    // accessed until after an exception return, which is itself a
    // context synchronization event
```

```
// Setup some EL3 stack space, ready for calling some subroutines, below.
    ldr x0, =Image$$EL3 STACKS$$ZI$$Limit
    mov sp, x0
    // we need to configure the GIC while still in secure mode, specifically
    // all PPIs and SPIs have to be programmed as Group1 interrupts
    // Before the GIC can be reliably programmed, we need to
    // enable Affinity Routing, as this affects where the configuration
    // registers are (with Affinity Routing enabled, some registers are // in the Redistributor, whereas those same registers are in the
    // Distributor with Affinity Routing disabled (that is, when in GICv2
    // compatibility mode).
    mov \times 0, \#(1 << 4) \mid (1 << 5) // gicdctlr ARE S | gicdctlr ARE NS
    mov x1, x19
    bl SyncAREinGICD
    // The Redistributor comes out of reset assuming the processor is
    // asleep - correct that assumption
    mov w0, w19
    bl WakeupGICR
    // Now we are ready to set security and other initializations
    // This is a per-CPU configuration for these interrupts
    // for the first cluster, CPU number is the redistributor index
    mov w0, w19
                  // gicigroupr_G1NS
    mov w1, #1
    bl SetPrivateIntSecurityBlock
    // While we are in the Secure World, set the priority mask low enough
    // for it to be writable in the Non-Secure World
    //mov x0, #16 << 3 // 5 bits of priority mov x0, #0xFF // for Non-Secure interrupts
                          // 5 bits of priority in the Secure world
    msr ICC PMR EL1, x0
    // There is more to do to the GIC - call the utility routine to set
    // all SPIs to Group1
    mov w0, #1
                 // gicigroupr G1NS
    bl SetSPISecurityAll
    // Set up EL1 entry point and "dummy" exception return information,
    // then perform exception return to enter EL1
    .global drop to el1
drop_to_el1:
    adr x1, el1_entry_aarch64
    msr ELR EL3, x1
   AARCH64 SPSR A)
    msr SPSR EL3, x1
    eret
```

```
// EL1 - Common start-up code
    .global el1 entry aarch64
.type ell_entry_aarch64, "function"
ell_entry_aarch64:
    // Now we are in EL1, setup the application stack
    ldr x0, =Image$$ARM_LIB_STACK$$ZI$$Limit
    mov sp, x0
    // Enable floating point
    mov x0, #CPACR EL1 FPEN
    msr CPACR EL1, x0
    // Invalidate caches and TLBs for all stage 1
    // translations used at EL1
    // Cortex-A processors automatically invalidate their caches on reset
    // (unless suppressed with the DBGL1RSTDISABLE or L2RSTDISABLE pins).
// It is therefore not necessary for software to invalidate the caches
    // on startup, however, this is done here in case of a warm reset.
    bl InvalidateUDCaches
    tlbi VMALLE1
    // Set TTBR0 Base address
    // The CPUs share one set of translation tables that are
    // generated by CPU0 at run-time
    // TTBR1 EL1 is not used in this example
    ldr x1, =Image$$TTB0 L1$$ZI$$Base
    msr TTBR0 EL1, x1
    // Set up memory attributes
    // These equate to:
    // 0 -> 0b01000100 = 0x00000044 = Normal, Inner/Outer Non-Cacheable // 1 -> 0b11111111 = 0x0000ff00 = Normal, Inner/Outer WriteBack Read/Write
 Allocate
    // 2 -> 0b00000100 = 0x00040000 = Device-nGnRE
    mov x1, #0xff44
    movk x1, #4, LSL #16 // equiv to: movk x1, #0x00000000000040000
    msr MAIR EL1, x1
    // Set up TCR_EL1
    // We are using only TTBR0 (EPD1 = 1), and the page table entries:
        - are using an 8-bit ASID from TTBR0
        - have a 4K granularity (TG0 = 0b00)
        - are outer-shareable (SH0 = 0b10)
        - are using Inner & Outer WBWA Normal memory ([IO]RGN0 = 0b01)
        - map
             + 32 bits of VA space (TOSZ = 0x20)
             + into a 32-bit PA space (IPS = 0b000)
```

```
36
             32
                  28
                      24
                             20
                                   16
                                       12
                                                          0
                     |OOII|
                                           |00II|
                     |RRRR|E T |
                                   TΙ
                                           |RRRR|E T
                                                          TΙ
      BB | I I|TTSS|GGGG|P 1 | 1|TTSS|GGGG|P 0 | IIA| P P|GGHH|NNNN|DAS | S|GGHH|NNNN|D S |
                                                          0 |
                                                          SI
      10S| S-S|1111|1111|11z-|---z|0000|0000|0 z-|---z|
      000 0000 0000 0000 1000 0000 0010 0101 0010 0000
                              8
                                 0
                                        2
                                              5
                        0x
   Note: the ISB is needed to ensure the changes to system
          context are before the write of SCTLR_EL1.M to enable
         the MMU. It is likely on a "real" implementation that
         this setup would work without an ISB, due to the amount of code that gets executed before enabling the
         MMU, but that would not be architecturally correct.
1dr \times 1, =0 \times 00000000000802520
msr TCR EL1, x1
isb
// Turn on the banked GIC distributor enable,
// ready for individual CPU enables later
mov w0, #(1 << 1) // gicdctlr EnableGrp1A
bl EnableGICD
// Generate TTBR0 L1
// at 4KB granularity, 32-bit VA space, table lookup starts at
// L1, with 1GB regions
// we are going to create entries pointing to L2 tables for a
// couple of these 1GB regions, the first of which is the
// RAM on the VE board model - get the table addresses and
// start by emptying out the L1 page tables (4 entries at L1 // for a 4K granularity)
// x21 = address of L1 tables
ldr x21, =Image$$TTB0_L1$$ZI$$Base
mov x0, x21
mov x1, #(4 << 3)
bl ZeroBlock
// time to start mapping the RAM regions - clear out the
// L2 tables and point to them from the L1 tables
// x22 = address of L2 tables, needs to be remembered in case
        we want to re-use the tables for mapping peripherals
ldr x22, =Image$$TTB0_L2_RAM$$ZI$$Base
mov x1, #(512 << 3)</pre>
mov x0, x22
bl ZeroBlock
// Get the start address of RAM (the EXEC region) into x4
// and calculate the offset into the L1 table (1GB per region,
// max 4GB)
// x23 = L1 table offset, saved for later comparison against
         peripheral offset
ldr x4, =Image$$EXEC$$RO$$Base
```

```
ubfx x23, x4, #30, #2
    orr x1, x22, #TT_S1_ATTR_PAGE
    str x1, [x21, x2\overline{3}, \overline{1}s1 #\overline{3}]
    // We have already used the RAM start address in x4 - we now need // to get this in terms of an offset into the L2 page tables,
    // where each entry covers 2MB
    ubfx x2, x4, #21, #9
    // TOP OF RAM in the scatter file marks the end of the
    // Execute region in RAM: convert the end of this region to an
    // offset too, being careful to round up, then calculate the
    // number of entries to write
    ldr x5, =Image$$TOP OF RAM$$ZI$$Base
    sub x3, x5, #1
    ubfx x3, x3, #21, add x3, x3, #1
    sub x3, x3, x2
    // set x1 to the required page table attributes, then orr
    // in the start address (modulo 2MB)
    // L2 tables in our configuration cover 2MB per entry - map
    // memory as Shared, Normal WBWA (MAIR[1]) with a flat
    // VA->PA translation
    bic x4, x4, \#((1 << 21) - 1)
    TT S1 ATTR NS |
               TT S1 ATTR AP RW PL1 |
TT S1 ATTR SH INNER | \
TT S1 ATTR AF | \
               TT_S1_ATTR_nG)
    orr x1, x1, \overline{x}4
    // factor the offset into the page table address and then write
    // the entries
    add x0, x22, x2, ls1 #3
loop1:
    subs x3, x3, #1
    str x1, [x0], #8 add x1, x1, #0x200, LSL #12 // equiv to add x1, x1, #(1 << 21) // 2MB per
 entry
    bne loop1
    // now mapping the Peripheral regions - clear out the
    // L2 tables and point to them from the L1 tables
    // The assumption here is that all peripherals live within // a common 1GB region (that is, that there is a single set of
    // L2 pages for all the peripherals). We only use a UART
    // and the GIC in this example, so the assumption is sound
    // x24 = address of L2 peripheral tables
    ldr x24, =Image$$TTB0 L2 PERIPH$$ZI$$Base
    // get the GICD address into x4 and calculate
```

```
// the offset into the L1 table
    // x25 = L1 table offset
    ldr x4, =Image$$GICD$$ZI$$Base
    ubfx x25, x4, #30, #2
    // Here is the tricky bit: it is possible that the peripherals are
    // in the same 1GB region as the RAM, in which case we do not need // to prime a separate set of L2 page tables, nor add them to the
    // L1 tables
    // if we are going to re-use the TTBO_L2_RAM tables, get their
    // address into x24, which is used later on to write the PTEs
    cmp x25, x23 csel x24, x22, x24, EQ
    b.eq nol2setup
    // Peripherals are in a separate 1GB region, and so have their own
    // set of L2 tables - clean out the tables and add them to the L1
    // table
    //
    mov x0, x24
mov x1, #512 << 3
bl ZeroBlock
    orr x1, x24, #TT S1 ATTR PAGE str x1, [x21, x25, Is1 #3]
    // there is only going to be a single 2MB region for GICD (in
    // x4) - get this in terms of an offset into the L2 page tables
    // with larger systems, it is possible that the GIC redistributor // registers require extra 2MB pages, in which case extra code
    // would be required here
nol2setup:
    ubfx x2, x4, #21, #9
     // set x1 to the required page table attributes, then orr
    // in the start address (modulo 2MB)
    // L2 tables in our configuration cover 2MB per entry - map
    // memory as NS Device-nGnRE (MAIR[2]) with a flat VA->PA
     // translation
    bic x4, x4, \#((1 << 21) - 1) // start address mod 2MB
    ldr x1, =(TT_S1_ATTR_BLOCK | \
               (2 << TT_S1_ATTR_MATTR_LSB) | \
TT_S1_ATTR_NS | \
                TT S1 ATTR AP RW PL1 | \
                TT_S1_ATTR_AF | \\
TT_S1_ATTR_nG)
    orr x1, x1, \overline{x}4
    // only a single L2 entry for this, so no loop as we have for RAM, above
    str x1, [x24, x2, 1s1 #3]
     // we have CS3 PERIPHERALS that include the UART controller
    // Again, the code is making assumptions - this time that the CS3_PERIPHERALS
     // region uses the same 1GB portion of the address space as the G\overline{	ext{ICD}},
     // and thus shares the same set of L2 page tables
```

```
// Get CS3 PERIPHERALS address into x4 and calculate the offset into the
    // L2 tables
    ldr x4, =Image$$CS3 PERIPHERALS$$ZI$$Base
    ubfx x2, x4, \#21, \#9
    // set x1 to the required page table attributes, then orr
    // in the start address (modulo 2MB)
    // L2 tables in our configuration cover 2MB per entry - map
    // memory as NS Device-nGnRE (MAIR[2]) with a flat VA->PA
    // translation
    bic x4, x4, \#((1 << 21) - 1) // start address mod 2MB ldr x1, =(TT\_S1\_ATTR\_BLOCK \mid \setminus (2 << TT\_S1\_ATTR\_MATTR\_LSB) \mid \setminus
               TT_S1_ATTR_NS |
              TT_S1_ATTR_AP_RW_PL1 | \
TT_S1_ATTR_AF | \
TT_S1_ATTR_nG)
    orr x1, x1, \overline{x}4
    // only a single L2 entry again - write it
    str x1, [x24, x2, 1s1 #3]
    // issue a barrier to ensure all table entry writes are complete
    dsb ish
    // Enable the MMU. Caches will be enabled later, after scatterloading.
    mrs x1, SCTLR EL1
    orr x1, x1, #SCTLR_ELx_M
    bic x1, x1, #SCTLR ELx A // Disable alignment fault checking. To enable, change
 bic to orr
    msr SCTLR EL1, x1
    isb
    // Branch to C library init code
    b __main
// AArch64 Arm C library startup add-in:
// The Arm Architecture Reference Manual for Armv8-A states:
       Instruction accesses to Non-cacheable Normal memory can be held in
 instruction caches.
       Correspondingly, the sequence for ensuring that modifications to instructions
are available
       for execution must include invalidation of the modified locations from the
 instruction cache,
       even if the instructions are held in Normal Non-cacheable memory.
       This includes cases where the instruction cache is disabled.
// To invalidate the AArch64 instruction cache after scatter-loading and before
initialization of the stack and heap,
// it is necessary for the user to:
// * Implement instruction cache invalidation code in platform pre stackheap init.
```

```
// * Ensure all code on the path from the program entry up to and including
 platform pre stackheap init is located in a root region.
    .global platform pre stackheap init
    .type _platform_pre_stackheap_init, "function"
    .cfi startproc
_platform_pre_stackheap_init:
    dsb ish
               // ensure all previous stores have completed before invalidating
    ic ialluis // I cache invalidate all inner shareable to PoU (which includes
 secondary cores)
    dsb ish // ensure completion on inner shareable domain (which includes
 secondary cores)
    isb
    // Scatter-loading is complete, so enable the caches here, so that the C-
library's mutex initialization later will work
    mrs x1, SCTLR_EL1
    orr x1, x1, #SCTLR_ELx_C orr x1, x1, #SCTLR_ELx_I
    msr SCTLR EL1, x1
    isb
    ret
    .cfi endproc
```

Create the file v8 aarch64.s containing the following code:

```
// Armv8-A AArch64 - Common helper functions
// Copyright (c) 2012-2020 Arm Limited (or its affiliates). All rights reserved.
// Use, modification and redistribution of this file is subject to your possession
// valid End User License Agreement for the Arm Product of which these examples are
part of
^{/\!/} and your compliance with all applicable terms and conditions of such licence
agreement.
#include "v8 system.h"
    .cfi_sections .debug_frame // put stack frame info into .debug frame instead
 of .eh \overline{f}rame
    .global EnableCachesEL1
    .global DisableCachesEL1
    .global InvalidateUDCaches .global GetMIDR
    .qlobal GetMPIDR
    .global GetCPUID
// void EnableCachesEL1(void)
      enable Instruction and Data caches
    .type EnableCachesEL1, "function"
    .cfi startproc
EnableCachesEL1:
    mrs x0, SCTLR_EL1
    orr x0, x0, #SCTLR_ELx_I orr x0, x0, #SCTLR_ELx_C
    msr SCTLR EL1, x0
```

```
isb
    ret
     .cfi endproc
     .type DisableCachesEL1, "function"
     .cfi startproc
DisableCachesEL1:
    mrs x0, SCTLR EL1
    bic x0, x0, #\overline{\overline{SCTLR}} ELx_I bic x0, x0, #SCTLR_ELx_C msr SCTLR_EL1, x0
    isb
    ret
    .cfi endproc
// void InvalidateUDCaches(void)
       Invalidate data and unified caches
     .type InvalidateUDCaches, "function"
     .cfi startproc
InvalidateUDCaches:
    // From the Armv8-A Architecture Reference Manual
    dmb ish
                                     // ensure all prior inner-shareable accesses have
 been observed
    mrs x0, CLIDR EL1 and w3, w0, \#\overline{0}x07000000 // get 2 x level of coherence
    lsr w3, w3, #23
    cbz w3, finished
    mov w10, #0 mov w8, #1
                                     // w10 = 2 x cache level
                                     // w8 = constant 0b1
loop level:
    add w2, w10, w10, lsr #1 // calculate 3 x cache level lsr w1, w0, w2 // extract 3-bit cache type for this level
    and w1, w1, \#0x7
    cmp w1, #2
    b.lt next level
                                     // no data or unified cache at this level
                                     // select this cache level
    msr CSSETR EL1, x10
                                     // synchronize change of csselr
    isb
    mrs x1, CCSIDR_EL1 and w2, w1, #7
                                     // read ccsidr
// w2 = log2(linelen)-4
    add w2, w2, #4
                                    // w2 = log2(linelen)
    ubfx w4, w1, #3, #10 clz w5, w4
                                     // w4 = max way number, right aligned
// w5 = 32-log2(ways), bit position of way in dc
 operand
    lsl w9, w4, w5
                                     // w9 = max way number, aligned to position in dc
 operand
                                     // w16 = amount to decrement way number per iteration
    lsl w16, w8, w5
loop way:
                                     // w7 = max set number, right aligned // w7 = max set number, aligned to position in dc \,
    ubfx w7, w1, #13, #15
    lsl w7, w7, w2
 operand
    lsl w17, w8, w2
                                     // w17 = amount to decrement set number per iteration
loop set:
    orr w11, w10, w9
                                     // w11 = combine way number and cache number ...
                                     // ... and set number for dc operand
// do data cache invalidate by set and way
    orr w11, w11, w7
    dc
          isw, x11
                                     // decrement set number
    subs w7, w7, w17
    b.ge loop set
    subs x9, \overline{x}9, x16
                                     // decrement way number
```

```
b.ge loop way
next level:
    add w10, w10, #2 cmp w3, w10 b.gt loop_level
                                 // increment 2 x cache level
                                    // ensure completion of previous cache maintenance
    dsb sy
 operation
    isb
finished:
    ret
    .cfi endproc
   ID Register functions
     .type GetMIDR, "function"
     .cfi startproc
GetMIDR:
    mrs x0, MIDR EL1
    ret
    .cfi endproc
    .type GetMPIDR, "function"
     .cfi_startproc
GetMPIDR:
    mrs x0, MPIDR EL1
    ret
     .cfi endproc
    .type GetCPUID, "function"
     .cfi_startproc
GetCPUID:
    mrs x0, MIDR EL1
    ubfx x0, \overline{x}0, \#4, \#12 // extract PartNum cmp x0, \#0xD0F // AEMv8-A FVP
                        // AEMv8-A FVP
    b.eq Others
    cmp x0, #0xD05
                               // Cortex-A55
    b.eq DynamIQ
                                // Cortex-A65
    cmp x0, #0xD06
    b.eq DynamIQ
    cmp x0, #0xD0A
                               // Cortex-A75 or higher
    b.pl DynamIQ
b Others
DynamIQ:
    mrs x0, MPIDR EL1
           x0, x\overline{0}, #MPIDR EL1 AFF1 LSB, #MPIDR EL1 AFF WIDTH
    ubfx
    ret
Others:
    mrs x0, MPIDR EL1
             x1, x0, #MPIDR_EL1_AFF0_LSB, #MPIDR_EL1_AFF_WIDTH x2, x0, #MPIDR_EL1_AFF1_LSB, #MPIDR_EL1_AFF_WIDTH x0, x1, x2, LSL #2
    ubfx
    add
    .cfi endproc
```

Create the file v8 mmu.h containing the following code:

```
//
```

```
// Defines for v8 Memory Model
// Copyright (c) 2012-2019 Arm Limited (or its affiliates). All rights reserved.
// Use, modification and redistribution of this file is subject to your possession
// valid End User License Agreement for the Arm Product of which these examples are
 part of
// and your compliance with all applicable terms and conditions of such licence
 agreement.
#ifndef V8 MMU H
#define V8 MMU H
// Translation Control Register fields
// RGN field encodings
#define TCR_RGN_NC 0b00
#define TCR_RGN_WBWA 0b01
#define TCR_RGN_WT 0b10
#define TCR_RGN_WBRA 0b11
// Shareability encodings
#define TCR_SHARE_NONE 0b00
#define TCR_SHARE_OUTER 0b10
#define TCR SHARE INNER 0b11
// Granule size encodings
#define TCR_GRANULE_4K 0b00
#define TCR GRANULE 64K 0b01
#define TCR_GRANULE_16K 0b10
// Physical Address sizes
#define TCR SIZE 4G
                               0b000
#define TCR_SIZE_64G 0b001
#define TCR_SIZE_1T 0b010
#define TCR_SIZE_4T 0b011
#define TCR_SIZE_16T 0b100
#define TCR_SIZE_256T 0b101
// Translation Control Register fields
#define TCR_EL1_T0SZ_SHIFT 0
#define TCR_EL1_EPD0 (1 << 7)
#define TCR_EL1_IRGNO_SHIFT 8
#define TCR_EL1_ORGNO_SHIFT 10
#define TCR_EL1_SHO_SHIFT 12
#define TCR_EL1_TG0_SHIFT
#define TCR_EL1_T1SZ_SHIFT 16
#define TCR_EL1_A1 (1 << 22)
#define TCR EL1 EPD1 (1 << 23)
#define TCR EL1 IRGN1 SHIFT 24
#define TCR EL1 ORGN1 SHIFT 26
#define TCR_EL1_ORGNI_SHIFT 28
#define TCR_EL1_SHI_SHIFT 28
#define TCR_EL1_TG1_SHIFT 30
#define TCR_EL1_IPS_SHIFT 32
#define TCR_EL1_AS (1 << 36)
#define TCR_EL1_TBIO (1 << 37)
#define TCR_EL1_TBII (1 << 38)
//
```

```
// Stage 1 Translation Table descriptor fields
#define TT_S1_ATTR_FAULT (0b00 << 0)
#define TT_S1_ATTR_BLOCK (0b01 << 0) // Level 1/2
#define TT_S1_ATTR_TABLE (0b11 << 0) // Level 0/1/2
#define TT S1 ATTR PAGE (0b11 << 0) // Level 3
#define TT S1 ATTR MATTR LSB 2
#define TT S1 ATTR NS (1 << 5)
#define TT S1 ATTR AP RW PL1 (0b00 << 6)
#define TT_S1_ATTR_AP_RW_ANY (0b01 << 6)
#define TT_S1_ATTR_AP_RO_PL1 (0b10 << 6)
#define TT_S1_ATTR_AP_RO_ANY (0b11 << 6)
#define TT S1 ATTR AF (1 << 10)
#define TT S1 ATTR nG (1 << 11)</pre>
// OA bits [15:12] - If Armv8.2-LPA is implemented, bits[15:12] are bits[51:48] // and bits[47:16] are bits[47:16] of the output address for a page of memory
#define TT S1 ATTR nT (1 << 16) // Present if Armv8.4-TTRem is implemented,
 otherwise RESO
#define TT_S1_ATTR_DBM (1 << 51) // Present if Armv8.1-TTHM is implemented,
 otherwise RESO
#define TT_S1_ATTR_CONTIG (1 << 52) #define TT_S1_ATTR_PXN (1 << 53) #define TT_S1_ATTR_UXN (1 << 54)
// PBHA bits[62:59] - If Armv8.2-TTPBHA is implemented, hardware can use these bits // for IMPLEMENTATIONDEFINED purposes, otherwise IGNORED
// Inner and Outer Normal memory attributes use the same bit patterns
// Outer attributes just need to be shifted up
#define TT_S1_MAIR_OUTER_SHIFT 4
#define TT S1 MAIR WT TRANS RA 0b0010
#define TT S1 MAIR WB TRANS RA 0b0110
#define TT_S1_MAIR_WB_TRANS_RWA 0b0111
#define TT S1 MAIR WT RA 0b1010
#define TT S1 MAIR WB RA 0b1110
#define TT_S1_MAIR_WB_RWA 0b1111
#endif // V8 MMU H
```

Create the file v8 system.h containing the following code:

```
//
// Defines for v8 System Registers
//
// Copyright (c) 2012-2016 Arm Limited (or its affiliates). All rights reserved.
```

```
// Use, modification and redistribution of this file is subject to your possession
 of a
// valid End User License Agreement for the Arm Product of which these examples are
 part of
// and your compliance with all applicable terms and conditions of such licence
 agreement.
#ifndef V8 SYSTEM H
#define V8 SYSTEM H
// AArch64 SPSR
#define AARCH64 SPSR EL3h 0b1101
#define AARCH64_SPSR_EL3t 0b1100
#define AARCH64_SPSR_EL2h 0b1001
#define AARCH64_SPSR_EL2t 0b1000
#define AARCH64 SPSR EL1h 0b0101
#define AARCH64_SPSR_EL1t 0b0100
#define AARCH64_SPSR_EL0t 0b0000
#define AARCH64 SPSR RW (1 << 4)
#define AARCH64_SPSR_F (1 << 6)
#define AARCH64_SPSR_I (1 << 7)
#define AARCH64_SPSR_A (1 << 8)</pre>
#define AARCH64 SPSR D (1 << 9)</pre>
#define AARCH64_SPSR_IL (1 << 20)
#define AARCH64_SPSR_SS (1 << 21)</pre>
#define AARCH64 SPSR V
                                 (1 << 28)
#define AARCH64_SPSR_C
#define AARCH64_SPSR_Z
                                 (1 << 29)
                                 (1 << 30)
#define AARCH64 SPSR N
                                 (1 << 31)
// Multiprocessor Affinity Register
#define MPIDR_EL1_AFF3_LSB_32
#define MPIDR_EL1_U (1 << 30)
#define MPIDR_EL1_MT (1 << 24)
#define MPIDR_EL1_AFF2_LSB_16
#define MPIDR_EL1_AFF1_LSB_8
#define MPIDR_EL1_AFF0_LSB_0
#define MPIDR_EL1_AFF WIDTH 8
// Data Cache Zero ID Register
#define DCZID ELO BS LSB
#define DCZID_ELO_BS_WIDTH 4
#define DCZID_EL0_DZP_LSB 5
#define DCZID_ELO_DZP_(1 << 5)</pre>
// System Control Register
#define SCTLR EL1 UCI
                                     (1 << 26)
                                    (1 << 25)
#define SCTLR_ELx_EE
#define SCTLR_EL1_E0E
#define SCTLR_ELx_WXN
                                    (1 << 24)
                                    (1 << 19)
#define SCTLR_EL1_nTWE
                                    (1 << 18)
#define SCTLR_EL1_nTWI
#define SCTLR_EL1_UCT
                                    (1 << 16)
                                    (1 << 15)
#define SCTLR_EL1_DZE
                                     (1 << 14)
#define SCTLR_ELx_I
#define SCTLR_EL1_UMA
#define SCTLR_EL1_SED
                                     (1 << 12)
                                     (1 << 9)
                                     (1 << 8)
#define SCTLR_EL1_ITD (1 << 7)
#define SCTLR_EL1_THEE (1 << 6)
#define SCTLR_EL1_CP15BEN (1 << 5)
#define SCTLR_EL1_SA0 (1 << 4)
#define SCTLR ELx SA
                                     (1 << 3)
```

```
#define SCTLR ELx C
                                        (1 << 2)
#define SCTLR ELx A
                                     (1 << 1)
                                       (1 << 0)
#define SCTLR ELx M
// Architectural Feature Access Control Register
#define CPACR EL1 TTA
                                        (1 << 28)
#define CPACR EL1 FPEN (3 << 20)
// Architectural Feature Trap Register
#define CPTR_ELx_TCPAC (1 << 31)
#define CPTR_ELx_TTA (1 << 20)
#define CPTR_ELx_TFP (1 << 10)</pre>
// Secure Configuration Register
#define SCR_EL3_TWE (1 << 13)
#define SCR_EL3_TWI (1 << 12)
#define SCR_EL3_ST (1 << 11)
#define SCR_EL3_RW (1 << 10)
#define SCR_EL3_RW (1 << 10
#define SCR_EL3_SIF (1 << 9)</pre>
#define SCR_EL3_HCE (1 << 8)</pre>
#define SCR_EL3_SMD (1 << 7)
#define SCR_EL3_EA (1 << 3)</pre>
                                (1 << 3)
#define SCR_EL3_FIQ
                               (1 << 2)
#define SCR_EL3_IRQ (1 << 1)
#define SCR_EL3_NS (1 << 0)
// Hypervisor Configuration Register
#define HCR EL2 ID
                              (1 << 33)
#define HCR_EL2_CD (1 << 32)
#define HCR_EL2_RW (1 << 31)
#define HCR_EL2_TRVM (1 << 30)
#define HCR_EL2_HVC (1 << 29)
#define HCR_EL2_TDZ (1 << 28)
#endif // V8 SYSTEM H
```

Create the file v8 utils.s containing the following code:

```
//
// Simple utility routines for baremetal v8 code
//
// Copyright (c) 2013-2017 Arm Limited (or its affiliates). All rights reserved.
// Use, modification and redistribution of this file is subject to your possession of a
// valid End User License Agreement for the Arm Product of which these examples are part of
// and your compliance with all applicable terms and conditions of such licence agreement.
//
#include "v8_system.h"

.text
.cfi_sections .debug_frame // put stack frame info into .debug_frame instead of .eh_frame
//
// void *ZeroBlock(void *blockPtr, unsigned int nBytes)
//
// Zero fill a block of memory
```

```
Fill memory pages or similar structures with zeros.
     The byte count must be a multiple of the block fill size (16 bytes)
     blockPtr - base address of block to fill
      nBytes - block size, in bytes
     pointer to just filled block, NULL if nBytes is
    incompatible with block fill size
    .global ZeroBlock
    .type ZeroBlock, "function"
    .cfi_startproc
ZeroBloc\overline{k}:
    // we fill data by steam, 16 bytes at a time: check that
    // blocksize is a multiple of that
   ubfx x2, x1, #0, #4 cbnz x2, incompatible
    // we already have one register full of zeros, get another
   mov x3, x2
    // OK, set temporary pointer and away we go
    add x0, x0, x1
loop0:
   subs x1, x1, #16
    stp x2, x3, [x0, \#-16]!
   b.ne loop0
    // that's all - x0 will be back to its start value
    ret.
    // parameters are incompatible with block size - return
    // an indication that this is so
incompatible:
   mov x0,#0
    ret
    .cfi endproc
```

Create the file vectors.s containing the following code:

```
.global el2 vectors
    .global el3_vectors
    .global c0sync1 .global irqHandler
    .global fiqHandler
    .global irqFirstLevelHandler
    .global fiqFirstLevelHandler
    .section EL1VECTORS, "ax"
    .align 11
// Current EL with SPO
el1 vectors:
c0sync1: B c0sync1
    .balign 0x80
c0irq1: B irqFirstLevelHandler
    .balign 0x80
cOfiq1: B fiqFirstLevelHandler
    .balign 0x80
cOserr1: B cOserr1
// Current EL with SPx
    .balign 0x80
cxsync1: B cxsync1
    .balign 0x80
cxirq1: B irqFirstLevelHandler
    .balign 0x80
cxfiq1: B fiqFirstLevelHandler
    .balign 0x80
cxserr1: B cxserr1
// Lower EL using AArch64
    .balign 0x80
164sync1: B 164sync1
    .balign 0x80
164irq1: B irqFirstLevelHandler
    .balign 0x80
164fiq1: B fiqFirstLevelHandler
.balign 0x80
164serr1: B 164serr1
  Lower EL using AArch32
    .balign 0x80
132sync1: B 132sync1
    .balign 0x80
132irq1: B irqFirstLevelHandler
    .balign 0x80
132fiq1: B fiqFirstLevelHandler
    .balign 0x80
132serr1: B 132serr1
```

```
//----
    .section EL2VECTORS, "ax"
    .align 11
// Current EL with SPO
el2 vectors:
c0sync2: B c0sync2
    .balign 0x80
c0irq2: B irqFirstLevelHandler
    .balign 0x80
cOfiq2: B fiqFirstLevelHandler
    .balign 0x80
c0serr2: B c0serr2
// Current EL with SPx
    .balign 0x80
cxsync2: B cxsync2
.balign 0x80
cxirq2: B irqFirstLevelHandler
    .balign 0x80
cxfiq2: B fiqFirstLevelHandler
    .balign 0x80
cxserr2: B cxserr2
  Lower EL using AArch64
    .balign 0x80
164sync2: B 164sync2
    .balign 0x80
164irq2: B irqFirstLevelHandler
    .balign 0x80
164fiq2: B fiqFirstLevelHandler
    .balign 0x80
164serr2: B 164serr2
// Lower EL using AArch32
.balign 0x80
132sync2: B 132sync2
    .balign 0x80
132irq2: B irqFirstLevelHandler
    .balign 0x80
132fiq2: B fiqFirstLevelHandler
    .balign 0x80
132serr2: B 132serr2
    .section EL3VECTORS, "ax"
.align 11
//
```

```
// Current EL with SPO
el3 vectors:
c0sync3: B c0sync3
    .balign 0x80
c0irq3: B irqFirstLevelHandler
    .balign 0x80
cOfiq3: B fiqFirstLevelHandler
    .balign 0x80
cOserr3: B cOserr3
// Current EL with SPx
    .balign 0x80
cxsync3: B cxsync3
    .balign 0x80
cxirq3: B irqFirstLevelHandler
    .balign 0x80
cxfiq3: B fiqFirstLevelHandler
.balign 0x80 cxserr3: B cxserr3
// Lower EL using AArch64
    .balign 0x80
164sync3: B 164sync3
    .balign 0x80
164irq3: B irqFirstLevelHandler
    .balign 0x80
164fiq3: B fiqFirstLevelHandler
    .balign 0x80
164serr3: B 164serr3
   Lower EL using AArch32
    .balign 0x80
132sync3: B 132sync3
    .balign 0x80
132irq3: B irqFirstLevelHandler
    .balign 0x80
132fiq3: B fiqFirstLevelHandler
    .balign 0x80
132serr3: B 132serr3
    .section InterruptHandlers, "ax"
    .balign 4
    .type irqFirstLevelHandler, "function"
irqFirstLevelHandler:
  STP
           x29, x30, [sp, #-16]!
           x18, x19, [sp, #-16]!
x16, x17, [sp, #-16]!
x14, x15, [sp, #-16]!
x12, x13, [sp, #-16]!
  STP
  STP
  STP
  STP
  STP
            x10, x11, [sp, #-16]!
```

```
x8, x9, [sp, #-16]!
  STP
            x6, x7, [sp, #-16]!
            x4, x5, [sp, #-16]!
  STP
  STP
             x2, x3, [sp, #-16]
  STP
            x0, x1, [sp, #-16]!
            irqHandler
  BL
  LDP
            x0, x1, [sp], #16
            x2, x3, [sp], #16
x4, x5, [sp], #16
  LDP
  LDP
            x6, x7, [sp], #16
  LDP
  LDP
            x8, x9, [sp], #16
            x10, x11, [sp], #16
x12, x13, [sp], #16
  LDP
  LDP
            x14, x15, [sp], #16
  LDP
            x16, x17, [sp], #16
x18, x19, [sp], #16
  LDP
  LDP
  LDP
            x29, x30, [sp], #16
  ERET
     .type fiqFirstLevelHandler, "function"
fiqFirstLevelHandler:
            x29, x30, [sp, #-16]!
x18, x19, [sp, #-16]!
  STP
  STP
            x16, x17, [sp, #-16]!
            x14, x15, [sp, #-16]!
x12, x13, [sp, #-16]!
  STP
  STP
  STP
            x10, x11, [sp, #-16]!
            x8, x9, [sp, #-16]!
x6, x7, [sp, #-16]!
  STP
  STP
            x4, x5, [sp, #-16]!
  STP
            x2, x3, [sp, #-16]!
  STP
            x0, x1, [sp, #-16]!
  STP
            figHandler
  LDP
             x0, x1, [sp], #16
            x2, x3, [sp], #16
  LDP
            x4, x5, [sp], #16
x6, x7, [sp], #16
x8, x9, [sp], #16
  LDP
  LDP
  LDP
            x10, x11, [sp], #16
  LDP
            x12, x13, [sp], #16
x14, x15, [sp], #16
  LDP
  LDP
  LDP
            x16, x17, [sp], #16
            x18, x19, [sp], #16
x29, x30, [sp], #16
  LDP
  LDP
  ERET
```

## 13.6 C source files for the AArch64 TLS local-exec static linking example

Create the C source files for the AArch64 TLS local-exec static linking example.

## List of C source files for the example

- GICv3.h
- GICv3 gicc.h
- GICv3 gicd.c

- GICv3 gicr.c
- main.c
- retarget.c
- sp804 timer.c
- sp804 timer.h
- timer interrupts.c
- uart.c
- uart.h
- v8\_aarch64.h

## Contents of the C source files for the example

Create the file grcv3.h containing the following code:

```
* GICv3.h - data types and function prototypes for GICv3 utility routines
 * Copyright (c) 2014-2017 Arm Limited (or its affiliates). All rights reserved.
 * Use, modification and redistribution of this file is subject to your possession
 * valid End User License Agreement for the Arm Product of which these examples are
 part of
  and your compliance with all applicable terms and conditions of such licence
#ifndef GICV3 h
#define GICV3 h
#include <stdint.h>
 * extra flags for GICD enable
typedef enum
     gicdctlr_EnableGrp0 = (1 << 0),
     gicdctlr EnableGrp1NS = (1 << 1),
     gicdctlr_EnableGrp1A = (1 << 1),</pre>
     gicdctlr_EnableGrp1S = (1 << 2),

gicdctlr_EnableAll = (1 << 2) | (1 << 1) | (1 << 0),

gicdctlr_ARE_S = (1 << 4), /* Enable Secure state affinity routing */

gicdctlr_ARE_NS = (1 << 5), /* Enable Non-Secure state affinity routing */

gicdctlr_DS = (1 << 6), /* Disable Security support */

gicdctlr_E1NWF = (1 << 7) /* Enable "1-of-N" wakeup model */
} GICDCTLRFlags t;
 * modes for SPI routing
typedef enum
     gicdirouter_ModeSpecific = 0,
gicdirouter_ModeAny = (1 << 31)</pre>
} GICDIROUTERBITS t;
typedef enum
     gicdicfgr_Level = 0,
gicdicfgr_Edge = (1 << 1)
} GICDICFGRBits_t;</pre>
```

```
typedef enum
    gicigroupr_GOS = 0,
gicigroupr_G1NS = (1 << 0),
gicigroupr_G1S = (1 << 2)</pre>
} GICIGROUPRBits t;
typedef enum
    gicrwaker_ProcessorSleep = (1 << 1),
gicrwaker_ChildrenAsleep = (1 << 2)</pre>
} GICRWAKERBits_t;
* Utility macros & functions
#define RANGE LIMIT(x) ((sizeof(x) / sizeof((x)[0])) - 1)
static inline uint64_t gicv3PackAffinity(uint32_t aff3, uint32 t aff2,
     uint32 t aff1, uint32 t aff0)
     * only need to cast aff3 to get type promotion for all affinities
    return ((((uint64 t)aff3 & 0xff) << 32) |
     ((aff2 \& 0xff) < < 16)
     ((aff1 & 0xff) << 8) | aff0);
/******************************
 * GIC Distributor Function Prototypes
 * ConfigGICD - configure GIC Distributor prior to enabling it
 * Inputs:
   control - control flags
 * Returns:
   <nothing>
 * NOTE:
   ConfigGICD() will set an absolute flags value, whereas
    {En, Dis}ableGICD() will only {set, clear} the flag bits
   passed as a parameter
void ConfigGICD(GICDCTLRFlags t flags);
 * EnableGICD - top-level enable for GIC Distributor
  Inputs:
   flags - new control flags to set
 * Returns:
   <nothing>
  NOTE:
   ConfigGICD() will set an absolute flags value, whereas
```

```
{En,Dis}ableGICD() will only {set,clear} the flag bits
   passed as a parameter
void EnableGICD(GICDCTLRFlags t flags);
* DisableGICD - top-level disable for GIC Distributor
 * Inputs
   flags - control flags to clear
 * Returns
   <nothing>
 * NOTE:
    ConfigGICD() will set an absolute flags value, whereas
    {En, Dis}ableGICD() will only {set, clear} the flag bits
    passed as a parameter
void DisableGICD(GICDCTLRFlags t flags);
 * SyncAREinGICD - synchronise GICD Address Routing Enable bits
 * Inputs
   flags - absolute flag bits to set in GIC Distributor
    dosync - flag whether to wait for ARE bits to match passed
        flag field (dosync = true), or whether to set absolute
flag bits (dosync = false)
 * Returns
  <nothing>
 * NOTE:
 * This function is used to resolve a race in an MP system whereby secondary
 * CPUs cannot reliably program all Redistributor registers until the
  primary CPU has enabled Address Routing. The primary CPU will call this function with dosync = false, while the secondaries will call it with
 * dosync = true.
void SyncAREinGICD(GICDCTLRFlags t flags, uint32 t dosync);
 * EnableSPI - enable a specific shared peripheral interrupt
 * Inputs:
   id - which interrupt to enable
 * Returns:
   <nothing>
 * /
void EnableSPI(uint32 t id);
 * DisableSPI - disable a specific shared peripheral interrupt
  Inputs:
    id - which interrupt to disable
 * Returns:
```

```
<nothing>
 * /
void DisableSPI(uint32 t id);
 * SetSPIPriority - configure the priority for a shared peripheral interrupt
 * Inputs:
   id - interrupt identifier
   priority - 8-bit priority to program (see note below)
 * Returns:
   <nothing>
 * Note:
   The GICv3 architecture makes this function sensitive to the Security context in terms of what effect it has on the programmed priority: no
   attempt is made to adjust for the reduced priority range available
   when making Non-Secure accesses to the GIC
void SetSPIPriority(uint32 t id, uint32 t priority);
 * GetSPIPriority - determine the priority for a shared peripheral interrupt
 * Inputs:
  id - interrupt identifier
 * Returns:
   interrupt priority in the range 0 - 0xff
uint32 t GetSPIPriority(uint32 t id);
* SetSPIRoute - specify interrupt routing when gicdctlr ARE is enabled
 * Inputs:
  id - interrupt identifier
  affinity - prepacked "dotted quad" affinity routing. NOTE: use the
        gicv3PackAffinity() helper routine to generate this input
   mode - select routing mode (specific affinity, or any recipient)
 * Returns:
    <nothing>
void SetSPIRoute(uint32 t id, uint64 t affinity, GICDIROUTERBits t mode);
 * GetSPIRoute - read ARE-enabled interrupt routing information
 * Inputs:
  id - interrupt identifier
 * Returns:
    routing configuration
uint64 t GetSPIRoute(uint32 t id);
```

```
* SetSPITarget - configure the set of processor targets for an interrupt
 * Inputs
 * id - interrupt identifier
   target - 8-bit target bitmap
 * Returns
   <nothing>
void SetSPITarget(uint32 t id, uint32 t target);
 * GetSPITarget - read the set of processor targets for an interrupt
 * Inputs
  id - interrupt identifier
 * Returns
 * 8-bit target bitmap
uint32 t GetSPITarget(uint32 t id);
* ConfigureSPI - setup an interrupt as edge- or level-triggered
 * Inputs
   id - interrupt identifier
   config - desired configuration
 * Returns
   <nothing>
void ConfigureSPI(uint32 t id, GICDICFGRBits t config);
* SetSPIPending - mark an interrupt as pending
 * Inputs
  id - interrupt identifier
 * Returns
   <nothing>
void SetSPIPending(uint32 t id);
* ClearSPIPending - mark an interrupt as not pending
 * Inputs
  id - interrupt identifier
 * Returns
    <nothing>
void ClearSPIPending(uint32 t id);
 * GetSPIPending - query whether an interrupt is pending
```

```
* Inputs
 * id - interrupt identifier
 * Returns
    pending status
uint32 t GetSPIPending(uint32 t id);
 * SetSPISecurity - mark a shared peripheral interrupt as
       security <group>
 * Inputs
 * id - which interrupt to mark
  group - the group for the interrupt
 * Returns
   <nothing>
void SetSPISecurity(uint32 t id, GICIGROUPRBits t group);
 * SetSPISecurityBlock - mark a block of 32 shared peripheral
       interrupts as security <group>
 * block - which block to mark (for example, 1 = Ints 32-63)
   group - the group for the interrupts
 * Returns:
   <nothing>
void SetSPISecurityBlock(uint32 t block, GICIGROUPRBits t group);
 * SetSPISecurityAll - mark all shared peripheral interrupts
       as security <group>
 * Inputs:
  group - the group for the interrupts
 * Returns:
   <nothing>
void SetSPISecurityAll(GICIGROUPRBits t group);
/******************************
 * GIC Re-Distributor Function Prototypes
 * The model for calling Redistributor functions is that, rather than
 * identifying the target redistributor with every function call, the
 * SelectRedistributor() function is used to identify which redistributor * is to be used for all functions until a different redistributor is
 * explicitly selected
 * WakeupGICR - wake up a Redistributor
```

```
* Inputs:
   gicr - which Redistributor to wakeup
 * Returns:
   <nothing>
void WakeupGICR(uint32 t gicr);
 * EnablePrivateInt - enable a private (SGI/PPI) interrupt
 * Inputs:
 * gicr - which Redistributor to program
  id - which interrupt to enable
 * Returns:
   <nothing>
void EnablePrivateInt(uint32 t gicr, uint32 t id);
 * DisablePrivateInt - disable a private (SGI/PPI) interrupt
 * Inputs:
   gicr - which Redistributor to program
  id - which interrupt to disable
 * Returns:
   <nothing>
void DisablePrivateInt(uint32 t gicr, uint32 t id);
 * SetPrivateIntPriority - configure the priority for a private
       (SGI/PPI) interrupt
 * Inputs:
   gicr - which Redistributor to program
  id - interrupt identifier
   priority - 8-bit priority to program (see note below)
 * Returns:
   <nothing>
 * Note:
  The GICv3 architecture makes this function sensitive to the Security
   context in terms of what effect it has on the programmed priority: no
   attempt is made to adjust for the reduced priority range available when making Non-Secure accesses to the GIC
 * /
void SetPrivateIntPriority(uint32 t gicr, uint32 t id, uint32 t priority);
 * GetPrivateIntPriority - configure the priority for a private
       (SGI/PPI) interrupt
 * Inputs:
```

```
gicr - which Redistributor to program
 * id - interrupt identifier
 * Returns:
    Int priority
uint32 t GetPrivateIntPriority(uint32 t gicr, uint32 t id);
 * SetPrivateIntPending - mark a private (SGI/PPI) interrupt as pending
 * Inputs
 * gicr - which Redistributor to program
 * id - interrupt identifier
 * Returns
    <nothing>
void SetPrivateIntPending(uint32 t gicr, uint32 t id);
* ClearPrivateIntPending - mark a private (SGI/PPI) interrupt as not pending
 * Inputs
 gicr - which Redistributor to program
  id - interrupt identifier
 * Returns
    <nothing>
void ClearPrivateIntPending(uint32 t gicr, uint32 t id);
 * GetPrivateIntPending - query whether a private (SGI/PPI) interrupt is pending
* Inputs
 * gicr - which Redistributor to program
   id - interrupt identifier
 * Returns
    pending status
uint32 t GetPrivateIntPending(uint32 t gicr, uint32 t id);
 * SetPrivateIntSecurity - mark a private (SGI/PPI) interrupt as
       security <group>
 * Inputs
   gicr - which Redistributor to program
 * id - which interrupt to mark
  group - the group for the interrupt
 * Returns
   <nothing>
```

```
void SetPrivateIntSecurity(uint32_t gicr, uint32_t id, GICIGROUPRBits_t group);

/*
    * SetPrivateIntSecurityBlock - mark all 32 private (SGI/PPI)
    * interrupts as security <group>
    *
    * Inputs:
    *
    * gicr - which Redistributor to program
    *
    * group - the group for the interrupt
    *
    * Returns:
    *
    * <nothing>
    */
    void SetPrivateIntSecurityBlock(uint32_t gicr, GICIGROUPRBits_t group);
#endif /* ndef GICV3_h */

/* EOF GICv3.h */
```

Create the file gicv3\_gicc.h containing the following code:

```
* GICv3 gicc.h - prototypes and inline functions for GICC system register
operations
 * Copyright (c) 2014-2017 Arm Limited (or its affiliates). All rights reserved.
* Use, modification and redistribution of this file is subject to your possession
 * valid End User License Agreement for the Arm Product of which these examples are
 part of
 * and your compliance with all applicable terms and conditions of such licence
agreement.
#ifndef GICV3_gicc_h
#define GICV3 gicc h
/*****
typedef enum
    sreSRE = (1 << 0),
    sreDFB = (1 << 1),
   sreDIB = (1 << 2),
    sreEnable = (1 << 3)
} ICC_SREBits_t;
static inline void setICC SRE EL1(ICC SREBits t mode)
    asm("msr ICC SRE EL1, %0\n; isb" :: "r" ((uint64 t)mode));
static inline uint64 t getICC SRE EL1(void)
    uint64 t retc;
    asm("mrs %0, ICC SRE EL1\n" : "=r" (retc));
    return retc;
static inline void setICC SRE EL2(ICC SREBits t mode)
    asm("msr ICC SRE EL2, %0\n; isb" :: "r" ((uint64 t)mode));
```

```
static inline uint64 t getICC SRE EL2(void)
    uint64 t retc;
    asm("mrs %0, ICC SRE EL2\n" : "=r" (retc));
    return retc;
static inline void setICC SRE EL3(ICC SREBits t mode)
    asm("msr ICC SRE EL3, %0\n; isb" :: "r" ((uint64 t)mode));
static inline uint64 t getICC SRE EL3(void)
    uint64 t retc;
    asm("mrs %0, ICC SRE EL3\n" : "=r" (retc));
    return retc;
typedef enum
    igrpEnable = (1 << 0),
    igrpEnableGrp1NS = (1 << 0),
    igrpEnableGrp1S = (1 << 2)</pre>
} ICC IGRPBits t;
static inline void setICC IGRPENO EL1(ICC IGRPBits t mode)
    asm("msr ICC IGRPEN0 EL1, %0\n; isb" :: "r" ((uint64 t)mode));
static inline void setICC IGRPEN1 EL1(ICC IGRPBits t mode)
    asm("msr ICC IGRPEN1 EL1, %0\n; isb" :: "r" ((uint64 t)mode));
static inline void setICC IGRPEN1 EL3(ICC IGRPBits t mode)
    asm("msr ICC IGRPEN1 EL3, %0\n; isb" :: "r" ((uint64 t)mode));
typedef enum
    ctlrCBPR = (1 << 0),
    ctlrCBPR EL1S = (1 << 0),
    ctlrEOImode = (1 << 1),
ctlrCBPR_EL1NS = (1 << 1)
    ctlrEOImode_EL3 = (1 << 2),
    ctlrEOImode_EL1S = (1 << 3),
ctlrEOImode_EL1NS = (1 << 4),
ctlrRM = (1 << 5),
    ctlrPMHE = (1 << 6)
} ICC CTLRBits t;
static inline void setICC CTLR EL1(ICC CTLRBits t mode)
    asm("msr ICC CTLR EL1, %0\n; isb" :: "r" ((uint64 t)mode));
static inline uint64 t getICC CTLR EL1(void)
    uint64 t retc;
```

```
asm("mrs %0, ICC CTLR EL1\n" : "=r" (retc));
   return retc;
static inline void setICC CTLR EL3(ICC CTLRBits t mode)
    asm("msr ICC CTLR EL3, %0\n; isb" :: "r" ((uint64 t)mode));
static inline uint64 t getICC CTLR EL3(void)
   uint64 t retc;
   asm("mrs %0, ICC CTLR EL3\n" : "=r" (retc));
   return retc;
static inline uint64 t getICC IARO(void)
   uint64 t retc;
   asm("mrs %0, ICC IAR0 EL1\n" : "=r" (retc));
   return retc;
static inline uint64 t getICC IAR1 (void)
   uint64 t retc;
    asm("mrs %0, ICC IAR1 EL1\n" : "=r" (retc));
   return retc;
static inline void setICC EOIRO(uint32 t interrupt)
   asm("msr ICC EOIRO EL1, %0\n; isb" :: "r" ((uint64 t)interrupt));
static inline void setICC EOIR1(uint32 t interrupt)
   asm("msr ICC EOIR1 EL1, %0\n; isb" :: "r" ((uint64 t)interrupt));
static inline void setICC_DIR(uint32_t interrupt)
   asm("msr ICC DIR EL1, %0\n; isb" :: "r" ((uint64 t)interrupt));
static inline void setICC PMR(uint32 t priority)
   asm("msr ICC PMR EL1, %0\n; isb" :: "r" ((uint64 t)priority));
static inline void setICC BPR0(uint32 t binarypoint)
    asm("msr ICC BPR0 EL1, %0\n; isb" :: "r" ((uint64 t)binarypoint));
static inline void setICC BPR1(uint32 t binarypoint)
    asm("msr ICC BPR1 EL1, %0\n; isb" :: "r" ((uint64 t)binarypoint));
static inline uint64 t getICC BPR0 (void)
```

```
uint64 t retc;
   asm("mrs %0, ICC BPR0 EL1\n" : "=r" (retc));
   return retc;
}
static inline uint64 t getICC BPR1 (void)
   uint64 t retc;
   asm("mrs %0, ICC BPR1 EL1\n" : "=r" (retc));
   return retc;
static inline uint64 t getICC RPR(void)
   uint64 t retc;
   asm("mrs %0, ICC RPR EL1\n" : "=r" (retc));
   return retc;
/*****************************
typedef enum
   sgirIRMTarget = 0,
sgirIRMAll = (1ull << 40)</pre>
} ICC SGIRBits t;
{
   asm("msr ICC SGIOR EL1, %0\n; isb" :: "r" (packedbits));
static inline void setICC SGI1R(uint8 t aff3, uint8 t aff2,
               uint8 t aff1, ICC SGIRBits t irm,
               uint16 t targetlist, uint8 t intid)
   uint64_t packedbits = (((uint64_t)aff3 << 48) | ((uint64_t)aff2 << 32) | \
              ((uint64 t)aff1 << 1\overline{6}) | irm | targetlist | \
              ((uint64^-t)(intid & 0x0f) << 24));
   asm("msr ICC SGI1R EL1, %0\n; isb" :: "r" (packedbits));
static inline void setICC ASGI1R(uint8 t aff3, uint8 t aff2,
               uint8_t aff1, ICC_SGIRBits_t irm,
               uint16 t targetlist, uint8 t intid)
   uint64 t packedbits = (((uint64 t)aff3 << 48) | ((uint64 t)aff2 << 32) | \
              ((uint64_t)aff1 << 16) | irm | targetlist | \( ((uint64_t) (intid & 0x0f) << 24));
   asm("msr ICC ASGI1R EL1, %0\n; isb" :: "r" (packedbits));
#endif /* ndef GICV3 gicc h */
```

## Create the file gicv3\_gicd.c containing the following code:

```
* GICv3 gicd.c - generic driver code for GICv3 distributor
 * Copyright (c) 2014-2017 Arm Limited (or its affiliates). All rights reserved.
 * Use, modification and redistribution of this file is subject to your possession
 of a
 * valid End User License Agreement for the Arm Product of which these examples are
 part of
 \dot{}^{*} and your compliance with all applicable terms and conditions of such licence
 agreement.
#include <stdint.h>
#include "GICv3.h"
typedef struct
  volatile uint32_t GICD_CTLR;
const volatile uint32_t GICD_TYPER;
const volatile uint32_t GICD_IIDR;
                                                                         // +0x0000
                                                                         // +0x0004
// +0x0008
  const volatile uint32 t padding0;
                                                                          // +0x000c
           volatile uint32 t GICD STATUSR;
                                                                          // +0x0010
  const volatile uint32 t padding1[3];
                                                                          // +0x0014
           volatile uint32 t IMP DEF[8];
                                                                          // +0x0020
  volatile uint32_t GICD_SETSPI_NSR;
const volatile uint32_t padding2;
   volatile uint32_t GICD_CLRSPI_NSR;
const volatile uint32_t padding3;
                                                                          // +0x0040
// +0x0044
                                                                          // +0x0048
  const volatile uint32_t padding3;
volatile uint32_t GICD_SETSPI_SR;
const volatile uint32_t padding4;
                                                                          // +0x004c
// +0x0050
// +0x0054
                                                                          // +0x0058
           volatile uint32 t GICD CLRSPI SR;
  const volatile uint32 t padding5[3];
                                                                          // +0x005c
           volatile uint32 t GICD SEIR;
                                                                          // +0x0068
  const volatile uint32 t padding6[5];
                                                                          // +0x006c
           volatile uint32 t GICD IGROUPR[32];
                                                                          // +0x0080
          volatile uint32_t GICD_ISENABLER[32];
volatile uint32_t GICD_ICENABLER[32];
volatile uint32_t GICD_ISPENDR[32];
volatile uint32_t GICD_ICPENDR[32];
volatile uint32_t GICD_ISACTIVER[32];
volatile uint32_t GICD_ICACTIVER[32];
                                                                          // +0x0100
                                                                          // +0x0180
// +0x0200
                                                                          // +0x0280
                                                                          // +0x0300
// +0x0380
  volatile uint8_t GICD_IPRIORITYR[1024];  // +0x0400
volatile uint8_t GICD_ITARGETSR[1024];  // +0x0800
volatile uint32_t GICD_ICFGR[64];  // +0x0c00
volatile uint32_t GICD_IGRPMODR[32];  // +0x0d00
const volatile uint32_t padding7[32];  // +0x0d80
volatile uint32_t GICD_NSACR[64];  // +0x0e00
           volatile uint32 t GICD_SGIR;
                                                                          // +0x0f00
  const volatile uint32 t padding8[3];
                                                                          // +0x0f04
           volatile uint32_t GICD_CPENDSGIR[4];
volatile uint32_t GICD_SPENDSGIR[4];
                                                                          // +0x0f10
// +0x0f20
  const volatile uint32_t padding9[52];
                                                                          // +0x0f30
```

```
const volatile uint32 t padding10[5120];
                                                    // +0x1000
        volatile uint64 t GICD IROUTER[1024]; // +0x6000
} GICv3 distributor;
* use the scatter file to place GICD
static GICv3 distributor attribute ((section(".bss.distributor"))) gicd;
void ConfigGICD(GICDCTLRFlags t flags)
    gicd.GICD CTLR = flags;
void EnableGICD(GICDCTLRFlags t flags)
    gicd.GICD CTLR |= flags;
void DisableGICD(GICDCTLRFlags t flags)
    gicd.GICD CTLR &= ~flags;
void SyncAREinGICD(GICDCTLRFlags t flags, uint32 t dosync)
    if (dosync)
const uint32_t tmask = gicdctlr_ARE_S | gicdctlr_ARE_NS;
const uint32_t tval = flags & tmask;
 while ((gicd.GICD CTLR & tmask) != tval)
    continue;
    else
gicd.GICD_CTLR = flags;
void EnableSPI(uint32 t id)
    uint32 t bank;
     * GICD ISENABLER has 32 interrupts for each register
    bank = (id >> 5) & RANGE_LIMIT(gicd.GICD_ISENABLER);
id &= 32 - 1;
    gicd.GICD ISENABLER[bank] = 1 << id;</pre>
    return;
}
void DisableSPI(uint32 t id)
    uint32 t bank;
     * GICD_ISENABLER has 32 interrupts for each register
    bank = (id >> 5) & RANGE LIMIT(gicd.GICD ICENABLER);
    id \&= 32 - 1;
    gicd.GICD ICENABLER[bank] = 1 << id;</pre>
    return;
}
void SetSPIPriority(uint32 t id, uint32 t priority)
```

```
uint32 t bank;
      GICD IPRIORITYR has one byte-wide entry for each interrupt
    bank = id & RANGE LIMIT(gicd.GICD IPRIORITYR);
    gicd.GICD IPRIORITYR[bank] = priority;
}
uint32 t GetSPIPriority(uint32 t id)
   uint32 t bank;
     * GICD_IPRIORITYR has one byte-wide entry for each interrupt
    bank = id & RANGE LIMIT(gicd.GICD IPRIORITYR);
    return (uint32_t)(gicd.GICD_IPRIORITYR[bank]);
}
void SetSPIRoute(uint32 t id, uint64 t affinity, GICDIROUTERBits t mode)
   uint32 t bank;
     * GICD_IROUTER has one doubleword-wide entry for each interrupt
    bank = id & RANGE LIMIT(gicd.GICD IROUTER);
    gicd.GICD IROUTER[bank] = affinity | (uint64 t)mode;
}
uint64 t GetSPIRoute(uint32 t id)
    uint32 t bank;
     * GICD_IROUTER has one doubleword-wide entry for each interrupt
    bank = id & RANGE LIMIT(gicd.GICD IROUTER);
    return gicd.GICD IROUTER[bank];
void SetSPITarget(uint32 t id, uint32 t target)
    uint32 t bank;
     * GICD ITARGETSR has one byte-wide entry for each interrupt
    bank = id & RANGE LIMIT(gicd.GICD ITARGETSR);
   gicd.GICD ITARGETSR[bank] = target;
}
uint32 t GetSPITarget(uint32 t id)
    uint32 t bank;
     * GICD ITARGETSR has one byte-wide entry for each interrupt
    * GICD ITARGETSR has 4 interrupts for each register. That is, 8-bits of
     * target bitmap for each register
    bank = id & RANGE LIMIT(gicd.GICD ITARGETSR);
```

```
return (uint32_t)(gicd.GICD_ITARGETSR[bank]);
void ConfigureSPI(uint32 t id, GICDICFGRBits t config)
    uint32 t bank, tmp;
     * GICD ICFGR has 16 interrupts for each register. That is, 2-bits of
     * configuration for each register
    bank = (id >> 4) & RANGE LIMIT(gicd.GICD ICFGR);
    config &= 3;
    id = (id \& 0xf) << 1;
    tmp = gicd.GICD ICFGR[bank];
    tmp &= \sim (3 << id);
tmp |= config << id;
    gicd.GICD ICFGR[bank] = tmp;
void SetSPIPending(uint32 t id)
    uint32 t bank;
     * GICD_ISPENDR has 32 interrupts for each register
    bank = (id >> 5) & RANGE LIMIT(gicd.GICD ISPENDR);
    id &= 0x1f;
    gicd.GICD ISPENDR[bank] = 1 << id;</pre>
}
void ClearSPIPending(uint32 t id)
    uint32 t bank;
     * GICD ICPENDR has 32 interrupts for each register
    bank = (id >> 5) & RANGE LIMIT(gicd.GICD ICPENDR);
    id &= 0x1f;
    gicd.GICD ICPENDR[bank] = 1 << id;
}
uint32 t GetSPIPending(uint32 t id)
    uint32 t bank;
     * GICD ICPENDR has 32 interrupts for each register
    bank = (id >> 5) & RANGE LIMIT(gicd.GICD ICPENDR);
    id &= 0x1f;
    return (gicd.GICD ICPENDR[bank] >> id) & 1;
}
void SetSPISecurity(uint32 t id, GICIGROUPRBits t group)
    uint32 t bank, groupmod;
     * GICD IGROUPR has 32 interrupts for each register
    bank = (id >> 5) & RANGE LIMIT(gicd.GICD IGROUPR);
    id &= 0x1f;
```

```
* the single group argument is split into two separate
     * registers, so filter out and remove the (new to gicv3)
     * group modifier bit
    groupmod = (group >> 1) & 1;
    group &= 1;
     * either set or clear the Group bit for the interrupt as appropriate
    if (group)
 gicd.GICD IGROUPR[bank] |= 1 << id;</pre>
 gicd.GICD IGROUPR[bank] &= ~(1 << id);</pre>
     * now deal with groupmod
    if (groupmod)
 gicd.GICD IGRPMODR[bank] |= 1 << id;
    else
gicd.GICD IGRPMODR[bank] &= ~(1 << id);</pre>
void SetSPISecurityBlock(uint32 t block, GICIGROUPRBits t group)
    uint32_t groupmod;
    const \overline{u}int32 t nbits = (sizeof group * 8) - 1;
     * GICD IGROUPR has 32 interrupts for each register
    block &= RANGE LIMIT(gicd.GICD IGROUPR);
     * get each bit of group config duplicated over all 32-bits in a word
    groupmod = (uint32_t)(((int32_t)group << (nbits - 1)) >> 31);
    group = (uint32 t)\overline{((int32 t)group << nbits) >> 31);}
     * set the security state for this block of SPIs
    gicd.GICD IGROUPR[block] = group;
    gicd.GICD IGRPMODR[block] = groupmod;
}
void SetSPISecurityAll(GICIGROUPRBits t group)
    uint32 t block;
     * GICD_TYPER.ITLinesNumber gives (No. SPIS / 32) - 1, and we * want to iterate over all blocks excluding 0 (which are the
     * SGI/PPI interrupts, and not relevant here)
    for (block = (gicd.GICD TYPER & ((1 << 5) - 1)); block > 0; --block)
 SetSPISecurityBlock(block, group);
/* EOF GICv3 gicd.c */
```

Create the file gicv3 gicr.c containing the following code:

```
/*
* GICv3_gicr.c - generic driver code for GICv3 redistributor
*
```

```
* Copyright (c) 2014-2020 Arm Limited (or its affiliates). All rights reserved.
 * Use, modification and redistribution of this file is subject to your possession
of a
 * valid End User License Agreement for the Arm Product of which these examples are
part of
 * and your compliance with all applicable terms and conditions of such licence
agreement.
#include "GICv3.h"
* Physical LPI Redistributor register map
typedef struct
                                                // +0x0000 - RW - Redistributor
       volatile uint32 t GICR CTLR;
Control Register
                                                // +0x0004 - RO - Implementer
 const volatile uint32 t GICR IIDR;
Identification Register
 const volatile uint32_t GICR TYPER[2];
                                                 // +0x0008 - RO - Redistributor
Type Register
       volatile uint32 t GICR STATUSR;
                                                 // +0x0010 - RW - Error Reporting
Status Register, optional
       volatile uint32 t GICR WAKER;
                                                 // +0x0014 - RW - Redistributor
Wake Register
 const volatile uint32 t padding1[2];
                                                 // +0x0018 - RESERVED
#ifndef USE GIC600
       volatile uint32 t IMPDEF1[8];
                                                 // +0x0020 - ?? - IMPLEMENTATION
#else
       volatile uint32 t GICR FCTLR;
                                                 // +0x0020 - RW - Function Control
Register
                                                 // +0x0024 - RW - Power Management
       volatile uint32 t GICR PWRR;
Control Register
       volatile uint32 t GICR CLASS;
                                                 // +0x0028 - RW - Class Register
 const volatile uint32 t padding2[5];
                                                 // +0x002C - RESERVED
#endif
       volatile uint64_t GICR SETLPIR;
                                                 // +0x0040 - WO - Set LPI Pending
Register
       volatile uint64 t GICR CLRLPIR;
                                                 // +0x0048 - WO - Clear LPI Pending
Register
 const volatile uint32 t padding3[8];
                                                 // +0x0050 - RESERVED
       volatile uint64 t GICR PROPBASER;
                                                 // +0x0070 - RW - Redistributor
Properties Base Address Register
       volatile uint64 t GICR PENDBASER;
                                                 // +0x0078 - RW - Redistributor LPI
Pending Table Base Address Register
                                                 // +0x0080 - RESERVED
// +0x00A0 - WO - Redistributor
 const volatile uint32 t padding4[8];
   volatile uint64_t GICR_INVLPIR;
Invalidate LPI Register
 const volatile uint32_t padding5[2];
                                                 // +0x00A8 - RESERVED
        volatile uint64_t GICR_INVALLR;
                                                // +0x00B0 - WO - Redistributor
Invalidate All Register
 const volatile uint32 t padding6[2];
                                                // +0x00B8 - RESERVED
       volatile uint64_t GICR_SYNCR;
                                                 // +0x00C0 - RO - Redistributor
Synchronize Register
 const volatile uint32_t padding7[2];
const volatile uint32_t padding8[12];
volatile uint64_t IMPDEF2;
                                                 // +0x00C8 - RESERVED
                                                 // +0x00D0 - RESERVED
                                                 // +0 \times 0100 - WO - IMPLEMENTATION
DEFINED
 const volatile uint32_t padding9[2];
                                               // +0x0108 - RESERVED
       volatile uint64 t IMPDEF3;
                                                 // +0x0110 - WO - IMPLEMENTATION
DEFINED
 const volatile uint32 t padding10[2];
                                                 // +0x0118 - RESERVED
} GICv3 redistributor R\overline{D};
\star SGI and PPI Redistributor register map
typedef struct
```

```
volatile uint32 t GICR IGROUPRO;
                                                    // +0x0080 - RW - Interrupt Group
 Registers (Security Registers in GICv1)
 const volatile uint32_t padding2[31];
    volatile uint32_t GICR_ISENABLER;
                                                    // +0x0084 - RESERVED
// +0x0100 - RW - Interrupt Set-
Enable Registers
 const volatile uint32_t padding3[31];
    volatile uint32_t GICR_ICENABLER;
                                                      // +0x0104 - RESERVED
                                                      // +0x0180 - RW - Interrupt Clear-
Enable Registers
 const volatile uint32 t padding4[31];
                                                      // +0x0184 - RESERVED
                                                      // +0x0200 - RW - Interrupt Set-
        volatile uint32 t GICR ISPENDR;
Pending Registers
 const volatile uint32 t padding5[31];
                                                      // +0x0204 - RESERVED
                                                     // +0x0280 - RW - Interrupt Clear-
        volatile uint32 t GICR ICPENDR;
Pending Registers
 const volatile uint32 t padding6[31];
                                                      // +0x0284 - RESERVED
        volatile uint32 t GICR ISACTIVER;
                                                     // +0x0300 - RW - Interrupt Set-
Active Register
 const volatile uint32 t padding7[31];
                                                      // +0x0304 - RESERVED
        volatile uint32 t GICR ICACTIVER;
                                                      // +0x0380 - RW - Interrupt Clear-
Active Register
  Priority Registers
 const volatile uint32_t padding9[504];
    volatile uint32_t GICR_ICnoFGR[2];
                                                      // +0x0420 - RESERVED
                                                     // +0x0C00 - RW - Interrupt
 Configuration Registers
 const volatile uint32 t padding10[62];
volatile uint32 t GICR_IGRPMODR0;
const volatile uint32 t padding11[63];
                                                   // +0x0C08 - RESERVED
// +0x0D00 - RW - ????
// +0x0D04 - RESERVED
                                                     // +0x0E00 - RW - Non-Secure Access
        volatile uint32 t GICR NSACR;
 Control Register
} GICv3 redistributor SGI;
 \mbox{\ensuremath{\,^{\star}}} We have a multiplicity of GIC Redistributors; on the GIC-AEM and
 * GIC-500 they are arranged as one 128KB region per redistributor: one
 * 64KB page of GICR LPI registers, and one 64KB page of GICR Private
 * Int registers
 */
typedef struct
    union
        GICv3_redistributor_RD RD_base;
uint8_t padding[64 * 1024];
    } RDblock;
    union
        GICv3 redistributor SGI SGI base;
        uint8 ^-t padding[64 ^+ 1024];
    } SGIblock;
} GICv3 GICR;
 * use the scatter file to place GIC Redistributor base address
 * although this code does not know how many Redistributor banks
 * a particular system will have, we declare gicrbase as an array
 ^{\star} to avoid unwanted compiler optimizations when calculating the
 * base of a particular Redistributor bank
static const GICv3 GICR gicrbase[2] attribute ((section (".bss.redistributor")));
 * utility functions to calculate base of a particular
 * Redistributor bank
```

```
static inline GICv3 redistributor RD *const getgicrRD(uint32 t gicr)
    GICv3 GICR *const arraybase = (GICv3 GICR *const) &gicrbase;
    return &((arraybase + gicr)->RDblock.RD base);
}
static inline GICv3 redistributor SGI *const getgicrSGI(uint32 t gicr)
    GICv3 GICR *arraybase = (GICv3 GICR *)(&gicrbase);
    return &(arraybase[gicr].SGIblock.SGI base);
}
// This function walks a block of RDs to find one with the matching affinity
uint32 t GetGICR(uint32 t affinity)
  GICv3_redistributor_RD* gicr;
uint32_t index = 0;
  do
    gicr = getgicrRD(index);
    if (gicr->GICR TYPER[1] == affinity)
       return index;
    index++;
  while((gicr->GICR TYPER[0] & (1<<4)) == 0); // Keep looking until GICR TYPER.Last
 reports no more RDs in block
  return OxFFFFFFFF; // return -1 to signal not RD found
void WakeupGICR(uint32 t gicr)
    GICv3 redistributor RD *const gicrRD = getgicrRD(gicr);
#ifdef USE GIC600
/* GICR PWRR fields */
#define PWRR RDPD SHIFT
#define PWRR_RDAG_SHIFT 1
#define PWRR_RDGPD_SHIFT 2
#define PWRR RDGPO SHIFT 3
#define PWRR RDPD (1 << PWRR RDPD SHIFT)</pre>
#define PWRR RDAG (1 << PWRR RDAG SHIFT)</pre>
#define PWRR RDGPD (1 << PWRR RDGPD SHIFT)
#define PWRR RDGPO (1 << PWRR RDGPO SHIFT)</pre>
 * Values to write to GICR_PWRR register to power redistributor
 * for operating through the core (GICR_PWRR.RDAG = 0)
#define PWRR_ON (0 << PWRR_RDPD_SHIFT)
#define PWRR_OFF (1 << PWRR_RDPD_SHIFT)</pre>
    do {
     while (((gicrRD->GICR PWRR & PWRR RDGPD) >> PWRR RDGPD SHIFT) != ((gicrRD-
>GICR PWRR & PWRR RDGPO) >> PWRR RDGPO SHIFT));
     7* Power on redistributor *7
     gicrRD->GICR PWRR=PWRR ON;
    } while ((gicrRD->GICR PWRR & PWRR RDPD) != PWRR ON);
#endif
     * step 1 - ensure GICR WAKER.ProcessorSleep is off
```

```
gicrRD->GICR WAKER &= ~gicrwaker ProcessorSleep;
     * step 2 - wait for children asleep to be cleared
    while ((gicrRD->GICR WAKER & gicrwaker ChildrenAsleep) != 0)
       continue;
     * OK, GICR is go
    return;
}
void EnablePrivateInt(uint32 t gicr, uint32 t id)
    GICv3 redistributor SGI *const gicrSGI = getgicrSGI(gicr);
   id &= 0x1f;
    gicrSGI->GICR ISENABLER = 1 << id;</pre>
void DisablePrivateInt(uint32 t gicr, uint32 t id)
    GICv3 redistributor SGI *const gicrSGI = getgicrSGI(gicr);
   id \&= 0x1f;
    gicrSGI->GICR ICENABLER = 1 << id;
void SetPrivateIntPriority(uint32 t gicr, uint32 t id, uint32 t priority)
    GICv3 redistributor SGI *const gicrSGI = getgicrSGI(gicr);
     * GICD IPRIORITYR has one byte-wide entry per interrupt
    id &= RANGE LIMIT(gicrSGI->GICR IPRIORITYR);
   gicrSGI->GICR IPRIORITYR[id] = priority;
}
uint32 t GetPrivateIntPriority(uint32 t gicr, uint32 t id)
    GICv3 redistributor SGI *const gicrSGI = getgicrSGI(gicr);
     * GICD IPRIORITYR has one byte-wide entry per interrupt
    id &= RANGE LIMIT(gicrSGI->GICR IPRIORITYR);
   return (uint32 t)(gicrSGI->GICR IPRIORITYR[id]);
void SetPrivateIntPending(uint32 t gicr, uint32 t id)
    GICv3 redistributor SGI *const gicrSGI = getgicrSGI(gicr);
     * GICR ISPENDR is one 32-bit register
    id &= 0x1f;
    gicrSGI->GICR ISPENDR = 1 << id;
}
void ClearPrivateIntPending(uint32 t gicr, uint32 t id)
    GICv3_redistributor_SGI *const gicrSGI = getgicrSGI(gicr);
```

```
* GICR ICPENDR is one 32-bit register
    id &= 0x1f;
    gicrSGI->GICR ICPENDR = 1 << id;</pre>
}
uint32 t GetPrivateIntPending(uint32 t gicr, uint32 t id)
    GICv3 redistributor SGI *const gicrSGI = getgicrSGI(gicr);
     * GICR ISPENDR is one 32-bit register
    id &= 0x1f;
    return (gicrSGI->GICR ISPENDR >> id) & 0x01;
}
void SetPrivateIntSecurity(uint32 t gicr, uint32 t id, GICIGROUPRBits t group)
    GICv3_redistributor_SGI *const gicrSGI = getgicrSGI(gicr); uint3\overline{2}_t groupmod;
     * GICR IGROUPRO is one 32-bit register
    id &= 0x1f;
     ^{\star} the single group argument is split into two separate
     * registers, so filter out and remove the (new to gicv3)
* group modifier bit
    groupmod = (group >> 1) & 1;
    group &= 1;
     * either set or clear the Group bit for the interrupt as appropriate
    if (group)
        gicrSGI->GICR IGROUPR0 |= 1 << id;
    else
        gicrSGI->GICR IGROUPR0 &= ~(1 << id);
     * now deal with groupmod
    if (groupmod)
        gicrSGI->GICR IGRPMODR0 |= 1 << id;
    else
        gicrSGI->GICR IGRPMODR0 &= ~(1 << id);
void SetPrivateIntSecurityBlock(uint32 t gicr, GICIGROUPRBits t group)
    GICv3_redistributor_SGI *const gicrSGI = getgicrSGI(gicr);
    const uint32_t nbits = (sizeof group * 8) - 1;
    uint32 t groupmod;
     * get each bit of group config duplicated over all 32 bits ^{\star/}
    groupmod = (uint32 t)(((int32 t)group << (nbits - 1)) >> 31);
    group = (uint32_t) \overline{((int32_t)group << nbits)} >> 31);
     * set the security state for this block of SPIs
```

```
gicrSGI->GICR_IGROUPR0 = group;
gicrSGI->GICR_IGRPMODR0 = groupmod;
}
/* EOF GICv3_gicr.c */
```

Create the file main.c containing the following code:

```
#include <stdio.h>
#include <stdlib.h>
#include <stddef.h>
#include <string.h>
// We use attributes to force the compiler to use the local-exec model // Alternatively, you can compile with -ftls-model=local-exec
// Global TLS RW variable.
  thread int foo attribute ((tls model("local-exec"))) = 0xdeadbeef;
77 Global TLS ZI variable
__thread int bar __attribute__((tls_model("local-exec"))) = 0;
// You must implement this function. The register used here must
// match the one specified with -mtp=<el> during compilation.
// Defining this function as always inline and static with inline
// assembly means it only ever uses one instruction without needing
// a full function call.
 attribute ((always inline)) static void write tp(void* tls data)
      asm volatile("msr TPIDR_ELO, %0" : : "r"(tls_data) : "cc");
// Example function to initialize TLS data from memory.
// This function assumes that a single-threaded application is being used.
void attribute((noinline)) initialise tls from mem(void *data start,
                                                         size_t data_length,
size_t bss_length)
    // Reserve space for the thread's TLS. The ABI requires it to be in
    // form.
    // | 8-bytes | 8-bytes | sizeof applications TLS
              | reserved | TLS data
    // | TCB
    // The TCB points to the Thread Control Block. As we are a single threaded
    // application using local exec only we do not need one as all TLS can be
    // accessed via offsets from the thread pointer which points to the start
    // of the structure above.
    void *app_tls = malloc(8 /* TCB */ +
                             8 /* reserved */ +
                             data_length /* .tdata */ +
bss_length /* .tbss */);
    if (app tls == NULL) {
        printf("Malloc of TLS data failed\n");
        exit(1);
    // copy .tdata from template to TLS data
    memcpy(app_tls + 16 /* data starts after TCB and reserved */,
           data start,
           data length);
    // .tbss starts after .tdata, initialise with 0
    memset(app tls + 16 + data_length, 0, bss_length);
    // Set thread pointer to point to our copy of the TLS data.
    write_tp(app_tls);
    // We can now use local exec TLS variables
// Linker-defined symbols for accessing information about // the local and size of TLS RW and ZI data.
extern int Image$$ER TLS RW$$Base;
extern int Image$$ER_TLS_RW$$Limit;
```

Create the file retarget.c containing the following code:

```
** Copyright (c) 2006-2014 Arm Limited (or its affiliates). All rights reserved.
** Use, modification and redistribution of this file is subject to your possession
of a
** valid End User License Agreement for the Arm Product of which these examples are
^{**} and your compliance with all applicable terms and conditions of such licence
agreement.
** This file contains re-implementations of functions whose
** C library implementations rely on semihosting.
** Define USE SERIAL PORT to retarget the I/O only to the serial port.
** Otherwise, I/O is targeted to the debugger console using semihosting.
** Define STANDALONE to eliminate all use of semihosting-using functions too.
#include <stdio.h>
#define TRUE 1
#define FALSE 0
** Importing
              _use_no_semihosting ensures that our image doesn't link
** with any C Library code that makes direct use of semihosting.
** Build with STANDALONE to include this symbol.
#ifdef STANDALONE
#define USE SERIAL PORT 1
asm(".global __use_no_semihosting");
#endif
** Retargeted I/O
```

```
** The following C library functions make use of semihosting
** to read or write characters to the debugger console: fputc(),
** fgetc(), and _ttywrch(). They must be retargeted to write to
** the model's UART. backspace() must also be retargeted
** with this layer to enable scanf(). See the Compiler and
** Libraries Guide.
*/
#ifdef USE SERIAL PORT
extern void uart putc polled(char c);
extern char uart getchar polled (void);
** These must be defined to avoid linking in stdio.o from the
** C Library
struct __FILE { int handle; /* Add whatever you need here */};
FILE __stdout;
FILE __stdin;
/*
^{\prime} ** backspace must return the last char read to the stream ** \overline{\text{fgetc}}() needs to keep a record of whether __backspace was
** called directly before it
int last_char_read;
int backspace called;
int fgetc(FILE *f)
     unsigned char tempch;
tempch = uart_getchar_polled();
     last char read = (int)tempch;
                                            /* backspace must return this value */
     return tempch;
int fputc(int ch, FILE *f)
     unsigned char tempch = ch;
     if (tempch == '\n') uart_putc_polled('\r');
     uart_putc_polled(tempch);
     return ch;
}
void _ttywrch(int ch)
     unsigned char tempch = ch;
if (tempch == '\n') uart putc polled('\r');
     uart putc polled (tempch);
}
** The effect of __backspace() should be to return the last character ** read from the stream, such that a subsequent fgetc() will
** return the same character again.
int backspace(FILE *f)
     backspace called = TRUE;
     return 1;
/* END of Retargeted I/O */
#endif // USE SERIAL PORT
```

Create the file sp804 timer.c containing the following code:

```
// SP804 Dual Timer
// Copyright (c) 2009-2017 Arm Limited (or its affiliates). All rights reserved.
// Use, modification and redistribution of this file is subject to your possession
// valid End User License Agreement for the Arm Product of which these examples are
 part of
^{/\!/} and your compliance with all applicable terms and conditions of such licence
 agreement.
#include "sp804 timer.h"
#define TIMER SP804 CTRL TIMEREN
                                             (1 << 7)
#define TIMER SP804 CTRL TIMERMODE (1 << 6)</pre>
                                                               // Bit 6:
#define TIMER_SP804_CTRL_INTENABLE (1 << 5)
#define TIMER_SP804_CTRL_TIMERSIZE (1 << 1)
#define TIMER_SP804_CTRL_ONESHOT (1 << 0)
                                                                // Bit 1: 0=16-bit, 1=32-bit
// Bit 0: 0=wrapping, 1=one-
                                                                // clk/1
#define TIMER SP804 CTRL PRESCALE 1 (0 << 2)</pre>
                                                                // clk/4
#define TIMER SP804 CTRL PRESCALE 4 (1 << 2)</pre>
#define TIMER_SP804_CTRL_PRESCALE_8 (2 << 2)</pre>
                                                                // clk/8
struct sp804 timer
  volatile uint32 t Timer1Control; // +0x08
  volatile uint32_t Timer1IntClr; // +0x0C - WO const volatile uint32_t Timer1RIS; // +0x10 - RO const volatile uint32_t Timer1MIS; // +0x14 - RO
         volatile uint32 t Timer1BGLoad; // +0x18
                                                 // +0x20
         volatile uint32 t Time2Load;
         volatile uint32_t Time2Value;
                                                 // +0x24
  volatile uint8 t Timer2Control; // +0x28 volatile uint32 t Timer2IntClr; // +0x2C - WO const volatile uint32 t Timer2RIS; // +0x30 - RO
                                                 // +0x34 - RO
  const volatile uint32 t Timer2MIS;
```

```
volatile uint32 t Timer2BGLoad; // +0x38
  // Not including ID registers
};
// Instance of the dual timer, will be placed using the scatter file
struct sp804 timer* dual timer;
// Set base address of timer
// address - virtual address of SP804 timer
void setTimerBaseAddress(uint64 t address)
  dual timer = (struct sp804 timer*)address;
  return;
// Sets up the private timer
// load_value - Initial value of timer
// auto_reload - Periodic (SP804_AUTORELOAD) or one shot (SP804_SINGLESHOT) // interrupt - Whether to generate an interrupt
void initTimer(uint32_t load_value, uint32_t auto_reload, uint32_t interrupt)
  uint32 t tmp = 0;
  dual timer->Time1Load = load value;
  // Fixed setting: 32-bit, no prescaling
tmp = TIMER_SP804_CTRL_TIMERSIZE | TIMER_SP804_CTRL_PRESCALE_1 |
 TIMER SP804 CTRL TIMERMODE;
  // Settings from parameters: interrupt generation & reload
tmp = tmp | interrupt | auto_reload;
  // Write control register
  dual timer->Timer1Control = tmp;
  return;
// Starts the timer
void startTimer(void)
 uint32 t tmp;
 tmp = dual_timer->Timer1Control;
 dual timer->TimerTControl = Tmp;
  return;
}
// Stops the timer
void stopTimer(void)
  uint32 t tmp;
  tmp = dual_timer->Timer1Control;
  tmp = tmp & ~TIMER SP804 CTRL TIMEREN; // Clear TimerEn (bit 7)
 dual timer->Timer1Control = tmp;
  return:
}
// Returns the current timer count
uint32 t getTimerCount(void)
```

Create the file sp804 timer.h containing the following code:

```
// SP804 Dual Timer
// Header Filer
// Copyright (c) 2009-2017 Arm Limited (or its affiliates). All rights reserved.
// Use, modification and redistribution of this file is subject to your possession
// valid End User License Agreement for the Arm Product of which these examples are
part of // and your compliance with all applicable terms and conditions of such licence
 agreement.
#ifndef _SP804_TIMER_
#define SP804_TIMER
#include <stdint.h>
// Set base address of timer
// address - virtual address of SP804 timer
void setTimerBaseAddress(uint64 t address);
// Sets up the private timer
// load_value - Initial value of timer
// auto_reload - Periodic (SP804_AUTORELOAD) or one shot (SP804_SINGLESHOT)
// interrupt - Whether to generate an interrupt
#define SP804_AUTORELOAD
#define SP804_SINGLESHOT (1)
#define SP804_GENERATE_IRQ (1 << 5)
#define SP804_NO_IRQ (0)
void initTimer(uint32 t load value, uint32 t auto reload, uint32 t interrupt);
// Starts the timer
void startTimer(void);
// Stops the timer
void stopTimer(void);
// Returns the current timer count
uint32 t getTimerCount(void);
// Clears the timer interrupt
void clearTimerIrq(void);
```

```
#endif

// -----
// End of sp804_timer.h
// -----
```

Create the file timer interrupts.c containing the following code:

```
/* Bare-metal example for Armv8-A Base FVP model */
/* Timer and interrupts */
^{\prime \star} Copyright (c) 2016 Arm Limited (or its affiliates). All rights reserved. ^{\star \prime}
/* Use, modification and redistribution of this file is subject to your possession
of a
/* valid End User License Agreement for the Arm Product of which these examples are
part of */
/* and your compliance with all applicable terms and conditions of such licence
agreement.
#include <stdio.h>
#include "GICv3.h"
#include "GICv3_gicc.h"
#include "sp804_timer.h"
// LED Base address
#define LED_BASE (volatile unsigned int *)0x1C010008
void nudge leds(void) // Move LEDs along
    static int state = 1;
    static int value = 1;
    if (state)
        int max = (1 << 7);
        value <<= 1;</pre>
        if (value == max)
             state = 0;
    else
        value >>= 1;
        if (value == 1)
             state = 1;
    *LED_BASE = value; // Update LEDs hardware
// Initialize Timer 0 and Interrupt Controller
void init timer(void)
    // Enable interrupts
__asm("MSR DAIFClr, #0xF");
setICC_IGRPEN1_EL1(igrpEnable);
    // Configure the SP804 timer to generate an interrupt
    setTimerBaseAddress(0x1C110000);
    initTimer(0x2000, SP804 AUTORELOAD, SP804 GENERATE IRQ);
    startTimer();
    // The SP804 timer generates SPI INTID 34. Enable
    // this ID, and route it to core 0.0.0.0 (this one!)
```

```
SetSPIRoute(34, 0, gicdirouter ModeSpecific);
                                                         // Route INTID 34 to 0.0.0.0
 (this core)
    SetSPIPriority(34, 0);
                                                         // Set INTID 34 to priority to
    ConfigureSPI(34, gicdicfgr Level);
                                                         // Set INTID 34 as level-
sensitive
                                                         // Enable INTID 34
   EnableSPI(34);
void irqHandler(void)
  unsigned int ID;
  ID = getICC IAR1(); // readIntAck();
  // Check for reserved IDs
  if ((1020 <= ID) && (ID <= 1023))
      printf("irqHandler() - Reserved INTID %d\n\n", ID);
  switch(ID)
    case 34:
      // Dual-Timer 0 (SP804)
      printf("irqHandler() - External timer interrupt\n\n");
      nudge_leds();
clearTimerIrq();
      break;
    default:
      // Unexpected ID value
      printf("irqHandler() - Unexpected INTID %d\n\n", ID);
      break;
 }
  // Write the End of Interrupt register to tell the GIC
  // we have finished handling the interrupt
  setICC EOIR1(ID); // writeAliasedEOI(ID);
// -----
// Not actually used in this example, but provided for completeness
void fiqHandler(void)
 unsigned int ID;
 unsigned int aliased = 0;
 ID = getICC_IAR0(); // readIntAck();
printf("fiqHandler() - Read %d from IAR0\n", ID);
  // Check for reserved IDs
  if ((1020 <= ID) && (ID <= 1023))
    printf("fiqHandler() - Reserved INTID %d\n\n", ID);
ID = getICC_IAR1(); // readAliasedIntAck();
printf("fiqHandler() - Read %d from AIAR\n", ID);
    aliased = 1;
    // If still spurious then simply return
    if ((1020 \le ID) \&\& (ID \le 1023))
        return;
  switch(ID)
```

```
case 34:
   // Dual-Timer 0 (SP804)
   printf("fiqHandler() - External timer interrupt\n\n");
   clearTimerIrq();
   break;
  default:
   // Unexpected ID value
    printf("fiqHandler() - Unexpected INTID %d\n\n", ID);
    break;
// Write the End of Interrupt register to tell the GIC
// we have finished handling the interrupt
// NOTE: If the ID was read from the Aliased IAR, then
// the aliased EOI register must be used
if (aliased == 0)
 setICC EOIRO(ID); // writeEOI(ID);
else
 setICC EOIR1(ID); // writeAliasedEOI(ID);
```

Create the file uart.c containing the following code:

```
* PL011 UART driver
 * Copyright (c) 2005-2014 Arm Limited (or its affiliates). All rights reserved.
 * Use, modification and redistribution of this file is subject to your possession
 of a
 * valid End User License Agreement for the Arm Product of which these examples are
 part of
 \overline{\phantom{a}} and your compliance with all applicable terms and conditions of such licence
 agreement.
#include <stdio.h>
#include "uart.h"
 * UART instance: will be placed using the scatter file
static struct pl011 uart uart;
void UartInit(void)
      * ensure the UART is disabled
     uart.UARTCR = 0 \times 0;
      * OK, now program this thing up
    uart.UARTECR = 0x0; // Clear the receive status (i.e. error) register uart.UARTLCR H = 0x0 | PL011 LCR WORD LENGTH 8 | PL011 LCR FIFO DISABLE | \
PL011 LCR ONE STOP BIT | PL011 LCR PARITY DISABLE | PL011 LCR BREAK DISABLE;
     uart.UARTIBRD = PL011_IBRD_DIV_38400;
uart.UARTFBRD = PL011_FBRD_DIV_38400;
      * mask and clear all interrupts
     uart.UARTIMSC = 0x0;
     uart.UARTICR = PL011 ICR CLR ALL IRQS;
```

```
uart.UARTCR = 0x0 | PL011 CR UART ENABLE | PL011 CR TX ENABLE |
 PL011 CR RX ENABLE;
    return;
void uart putc polled(char c)
    /* Wait for UART to become free */
    /* Note that FIFOs are not being used here */
    while (uart.UARTFR & PL011 FR BUSY FLAG);
    /* Write character and send it */
    uart.UARTDR = c;
}
char uart getchar polled (void)
    /* Wait for UART to become free */   
/* Note that FIFOs are not being used here */  
    while (uart.UARTFR & PL011 FR BUSY FLAG);
    /* Read character received */
    return uart.UARTDR;
}
```

Create the file uart.h containing the following code:

```
* PL011 UART driver
 * Copyright (c) 2005-2016 Arm Limited (or its affiliates). All rights reserved.
 * Use, modification and redistribution of this file is subject to your possession
 of a
 * valid End User License Agreement for the Arm Product of which these examples are
 part of
 * and your compliance with all applicable terms and conditions of such licence
 agreement.
#ifndef uart_h
#define uart h
* the layout of the UART device
struct pl011 uart
                                                // +0x00
        volatile unsigned int UARTDR;
                                                // +0x04
        volatile unsigned int UARTECR;
                                                // +0x08 to +0x14 reserved
// +0x18 - RO
 const volatile unsigned int unused0[4];
  const volatile unsigned int UARTFR;
  const volatile unsigned int unused1;
                                                 // +0x1C reserved
                                                 // +0x20
        volatile unsigned int UARTILPR;
        volatile unsigned int UARTIBRD;
volatile unsigned int UARTFBRD;
                                                 // +0x28
                                                 // +0x2C
        volatile unsigned int UARTLCR H;
                                                 // +0x30
// +0x34
        volatile unsigned int UARTCR;
volatile unsigned int UARTIFLS;
        volatile unsigned int UARTIMSC;
                                                 // +0x38
                                                 // +0x3C - RO
// +0x40 - RO
  const volatile unsigned int UARTRIS;
  const volatile unsigned int UARTMIS;
        volatile unsigned int UARTICR;
                                                 // +0x44 - WO
                                                // +0x48
        volatile unsigned int UARTDMACR;
};
 * defines for control/status registers
```

```
#define PL011 LCR WORD LENGTH 8
                                              (0x60)
#define PL011_LCR_WORD_LENGTH_7 #define PL011_LCR_WORD_LENGTH_6 #define PL011_LCR_WORD_LENGTH_5
                                              (0x40)
                                              (0x20)
                                              (0x00)
#define PL011_LCR_FIF0_ENABLE
#define PL011_LCR_FIF0_DISABLE
                                              (0x10)
                                              (0x00)
#define PL011_LCR_TWO_STOP_BITS
#define PL011_LCR_ONE_STOP_BIT
                                              (0 \times 08)
                                              (0x00)
#define PL011_LCR_PARITY_ENABLE
#define PL011_LCR_PARITY_DISABLE
                                              (0x02)
                                              (0x00)
#define PL011_LCR_BREAK_ENABLE
                                              (0x01)
#define PL011 LCR BREAK DISABLE
                                              (0x00)
#define PL011 IBRD DIV 38400
                                              (0x27)
#define PL011 FBRD DIV 38400
                                              (0x09)
#define PL011 ICR CLR ALL IRQS
                                              (0x07FF)
#define PL011_FR_BUSY_FLAG
#define PL011_FR_RXFE_FLAG
                                              (0x08)
                                              (0x10)
#define PL011_FR_TXFF_FLAG
                                              (0x20)
#define PL011_FR_RXFF_FLAG
#define PL011_FR_TXFE_FLAG
                                              (0x40)
                                              (0x80)
#define PL011 CR UART ENABLE
                                             (0x01)
#define PL011 CR TX ENABLE
                                             (0x0100)
#define PL011 CR RX ENABLE
                                             (0x0200)
void UartInit(void);
void uart_putc_polled(char c);
char uart getchar polled(void);
#endif
```

Create the file v8 aarch64.h containing the following code:

```
/*
   * Armv8-A AArch64 common helper functions

* Copyright (c) 2012-2016 Arm Limited (or its affiliates). All rights reserved.

* Use, modification and redistribution of this file is subject to your possession of a

* valid End User License Agreement for the Arm Product of which these examples are part of

* and your compliance with all applicable terms and conditions of such licence agreement.

*/

#ifndef V8_AARCH64_H

#define V8_AARCH64_H

/*

* Parameters for data barriers

*/

#define OSHLD 1

#define OSHST 2

#define OSHST 2

#define NSHD 5

#define NSHST 6

#define NSHST 6
```

```
#define ISHLD 9
#define ISHST 10
#define ISH
#define LD
              13
#define ST
              14
#define SY
              15
* function prototypes
* void InvalidateUDCaches(void)
   invalidates all Unified and Data Caches
 * Inputs
    <none>
 * Returns
   <nothing>
 * Side Effects
    guarantees that all levels of cache will be invalidated before
    returning to caller
void InvalidateUDCaches(void);
* unsigned long long EnableCachesEL1 (void)
   enables I- and D- caches at EL1
* Inputs
    <none>
* Returns
   New value of SCTLR EL1
* Side Effects
    context will be synchronised before returning to caller
* /
unsigned long long EnableCachesEL1(void);
* unsigned long long GetMIDR(void)
    returns the contents of MIDR ELO
* Inputs
    <none>
 * Returns
   MIDR ELO
*/
unsigned long long GetMIDR(void);
* unsigned long long GetMPIDR(void)
   returns the contents of MPIDR ELO
* Inputs
    <none>
* Returns
    MPIDR ELO
unsigned long long GetMPIDR(void);
* unsigned int GetCPUID(void)
    returns the AffO field of MPIDR ELO
```

```
*
 * Inputs
 * <none>
 *
 * Returns
 * MPIDR_EL0[7:0]
 */
unsigned int GetCPUID(void);
#endif
```

# 14. Overview of the Linker

The linker combines the contents of one or more object files with selected parts of one or more object libraries to produce executable images, partially linked object files, or shared object files.

### Summary of the linker features

The linker has many features for linking input files to generate various types of output files.

### The linker can:

- Link A32 and T32 code, or A64 code.
- Generate interworking veneers to switch between A32 and T32 states when required.
- Generate range extension veneers, where required, to extend the range of branch instructions.
- Automatically select the appropriate standard C or C++ library variants to link with, based on the build attributes of the objects it is linking.
- Position code and data at specific locations within the system memory map, using either a command-line option or a scatter file.
- Perform RW data compression to minimize ROM size.
- Eliminate unused sections to reduce the size of your output image.
- Control the generation of debug information in the output file.
- Generate a static callgraph and list the stack usage.
- Control the contents of the symbol table in output images.
- Show the sizes of code and data in the output.
- Build images suitable for all states of the Arm®v8-M Security Extension.

Be aware of the following:



- Generated code might be different between two Arm Compiler for Embedded releases.
- For a feature release, there might be significant code generation differences.
- You cannot link A32 or T32 code with A64 code.



The command-line option descriptions and related information in the *Arm Compiler* for *Embedded Reference Guide* describe all the features that Arm Compiler for Embedded supports. Any features not documented are not supported and are used at your own risk. You are responsible for making sure that any generated code using community features is operating correctly. For more information, see Support level definitions.

# 14.1 armlink command-line syntax

The armlink command can accept many input files together with options that determine how to process the files.

The command for invoking armlink is:

armlink <options> <input-file-list>

where:

### <options>

armlink command-line options.

### <input-file-list>

A space-separated list of objects, libraries, or symbol definitions (symdefs) files.

### Related information

input-file-list linker option Linker Command-line Options

# 14.2 What the linker does when constructing an executable image

armlink performs many operations, depending on the content of the input files and the command-line options you specify.

When you use the linker to construct an executable image, it:

- Resolves symbolic references between the input object files.
- Extracts object modules from libraries to satisfy otherwise unsatisfied symbolic references.
- Removes unused sections.
- Eliminates duplicate common section groups.
- Sorts input sections according to their attributes and names, and merges sections with similar attributes and names into contiguous chunks.
- Organizes object fragments into memory regions according to the grouping and placement information provided.
- Assigns addresses to relocatable values.
- Generates an executable image.

### Related information

Elimination of unused sections
The structure of an Arm ELF image

# 14.3 What the linker can accept as input

armlink can accept one or more object files from toolchains that support Arm ELF.

Object files must be formatted as Arm® ELF. This format is described in:

- ELF for the Arm Architecture (IHI 0044).
- ELF for the Arm 64-bit Architecture (AArch64) (IHI 0056).

Optionally, the following files can be used as input to armlink:

- One or more libraries created by the librarian, armar.
- A symbol definitions file.
- A scatter file.
- A steering file.
- A Secure code import library when building a Non-secure image that needs to call a Secure image.
- A Secure code import library when building a Secure image that has to use the entry addresses in a previously generated import library.

### Related information

Overview of the Arm Librarian on page 399
Security features supported in Arm Compiler for Embedded on page 274
--import\_cmse\_lib\_in=filename
Access symbols in another image
Scatter-loading Features
Scatter File Syntax
Linker Steering File Command Reference
ELF for the Arm Architecture
ELF for the Arm 64-bit Architecture (AArch64)

# 14.4 What the linker outputs

armlink can create executable images and object files.

Output from armlink can be:

- An ELF executable image.
- A partially linked ELF object that can be used as input in a subsequent link step.
- A Secure code import library that is required by developers building a Non-secure image that needs to call a Secure image.



You can also use fromelf to convert an ELF executable image to other file formats, or to display, process, and protect the content of an ELF executable image.

### Related information

Security features supported in Arm Compiler for Embedded on page 274

Overview of the fromelf Image Converter on page 389

Partial linking model

Section placement with the linker

The structure of an Arm ELF image

--import\_cmse\_lib\_out=filename

# 15. Getting Image Details

armlink and fromelf provide options for getting information about your images, object files, and libraries.

### Use armlink command-line options

You can use the following options to get information about how the linker generates your file, and about the properties of the file:

### --info=<topic>

Displays information about various topics.

### --map

Displays the image memory map, and contains the address and the size of each load region, execution region, and input section in the image, including linker-generated input sections. It also shows how RW data compression is applied.

### --show cmdline

Outputs the command-line used by the linker.

### --symbols

Displays a list of each local and global symbol used in the link step, and its value.

#### --verbose

Displays detailed information about the link operation, including the objects that are included and the libraries that contain them.

#### --xref

Displays a list of all cross-references between input sections.

### --xrefdbg

Displays a list of all cross-references between input debug sections.

The information can be written to a file using the --list=<filename> option.

### Use frome1f command-line options

You can use the following options to display information about your file:

### --decode build attributes

Displays the build attributes in human-readable form.

### --emit=<option>

Displays specific elements of your ELF objects in text format.

### --info=<topic>

Displays information about various topics.

### --show cmdline

Outputs the command-line used by fromelf.

### --text [<options>]

Displays image information in text format.

The information can be written to a file using the --output=<destination> option.

## 15.1 Identifying the source of some link errors

The linker provides options to help you identify the source of some link errors.

### **Procedure**

To identify the source of some link errors, use --info inputs.

For example, you can search the output to locate undefined references from library objects or multiply defined symbols caused by retargeting some library functions and not others. Search backwards from the end of this output to find and resolve link errors.

You can also use the --verbose option to output similar text with additional information on the linker operations.

### Related information

Getting Image Details on page 379

- --info=topic[,topic,...] (armlink)
- --verbose (armlink)

# 15.2 Example of using the --info linker option

An example of the --info output.

To display the component sizes when linking enter:

```
armlink --info sizes ...
```

Here, sizes gives a list of the Code and data sizes for each input object and library member in the image. Using this option implies --info sizes, totals.

The following example shows the output in tabular format with the totals separated out for easy reading:

| Image component       | t sizes  |           |         |              |          |                           |
|-----------------------|----------|-----------|---------|--------------|----------|---------------------------|
| Code (inc             | c. data) | RO Data   | RW Data | ZI Data      | Debug    | Object Name               |
| 30<br>56              | 16<br>10 | 0<br>960  | 0       | 0<br>1024    | 0<br>372 | foo.o<br>startup_ARMCM7.o |
| 88<br>0<br>Generated) | 26<br>0  | 992<br>32 | 0       | 5120<br>4096 | 372<br>0 | Object Totals (incl.      |
| 2                     | 0        | 0         | 0       | 0            | 0        | (incl. Padding)           |
|                       |          |           |         |              |          |                           |

|                  | (inc. data)        | RO Data    | RW Data | ZI Data  | Debug    | Library Member                          |
|------------------|--------------------|------------|---------|----------|----------|-----------------------------------------|
| Name             |                    |            |         |          |          |                                         |
| 8                | 0                  | 0          | 0       | 0        | 68<br>0  | main.o<br>rtentry.o                     |
| 12               | 0                  | 0          | 0       | 0        | 0        | rtentry2.o                              |
| 8                | 4                  | 0          | 0       | 0        | 0        | rtentry5.o                              |
| 52               | 8                  | 0          | 0       | 0        | 0        | scatter.o                               |
| 26<br>28         | 0                  | 0          | 0       | 0        | 0        | scatter_copy.o<br>scatter zi.o          |
| 10               | 0                  | 0          | 0       | 0        | 68       | defsig_exit.o                           |
| 50               | 0                  | 0          | 0       | 0        | 88       | defsig_general.o                        |
| 80<br>defsig rtr | 58<br>nem inner.o  | 0          | 0       | 0        | 76       |                                         |
| 14               | 0                  | 0          | 0       | 0        | 80       |                                         |
|                  | mem_outer.o        | 0          | 0       | 0        | 7.6      |                                         |
| 52<br>defsig rti | 38 red inner.o     | 0          | 0       | 0        | 76       |                                         |
| 14               | 0                  | 0          | 0       | 0        | 80       |                                         |
|                  | red_outer.o        | 2          | 2       | 2        | 0.0      |                                         |
| 18<br>76         | 0                  | 0          | 0       | 0        | 80<br>88 | exit.o<br>fclose.o                      |
| 470              | 0                  | 0          | 0       | 0        | 88       | flsbuf.o                                |
| 236              | 4                  | 0          | 0       | 0        | 128      | fopen.o                                 |
| 26<br>248        | 0                  | 0          | 0       | 0        | 68<br>84 | fputc.o<br>fseek.o                      |
| 66               | 0                  | 0          | 0       | 0        | 76       | ftell.o                                 |
| 94               | 0                  | 0          | 0       | 0        | 80       | h1_alloc.o                              |
| 52<br>78         | 0                  | 0          | 0       | 0        | 68<br>80 | h1_extend.o<br>h1_free.o                |
| 14               | 0                  | 0          | 0       | 0        | 84       | h1 init.o                               |
| 80               | 6                  | 0          | 4       | 0        | 96       | heapauxa.o                              |
| 4                | 0                  | 0          | 0       | 0        | 136      | hguard.o                                |
| 0<br>138         | 0                  | 0          | 0       | 0        | 0<br>168 | <pre>indicate_semi.o init alloc.o</pre> |
| 312              | 46                 | 0          | 0       | 0        | 112      | initīo.o                                |
| 2                | 0                  | 0          | 0       | 0        | 0        | libinit.o                               |
| 6<br>16          | 0                  | 0          | 0       | 0        | 0        | libinit2.o<br>libinit4.o                |
| 2                | Ö                  | Ö          | Ö       | Ö        | Ö        | libshutdown.o                           |
| 6                | 0                  | 0          | 0       | 0        | 0        | libshutdown2.o                          |
| 0                | 0                  | 0          | 0       | 96       | 0        | libspace.o                              |
| maybeterma       |                    | O .        | O O     | Ŭ        | O .      |                                         |
| 44               | 4                  | 0          | 0       | 0        | 84       | puts.o                                  |
| 8                | 4<br>addr intlibsp | 0          | 0       | 0        | 68       |                                         |
| <u>8</u>         | - 4                | 0          | 0       | 0        | 68       |                                         |
| rt_heap_de       | escriptor_int      | libspace.o |         |          |          |                                         |
| - <del>7</del> 8 | 0                  | 0          | 0       | 0        | 80       | rt_memclr_w.o rtexit.o                  |
| 10               | 0                  | 0          | 0       | 0        | 0        | rtexit2.o                               |
| 70               | 0                  | 0          | 0       | 0        | 80       | setvbuf.o                               |
| 240              | 6                  | 0          | 0<br>12 | 0<br>252 | 156<br>0 | stdio.o<br>stdio streams.o              |
| 62               | · ·                | 0          | 0       | 252      | 76       | strlen.o                                |
| 12               | 4                  | 0          | 0       | 0        | 68       | sys_exit.o                              |
| 102              |                    | 0<br>12    | 0       | 0        | 240      | sys_io.o                                |
| 14               | 0                  | 0          | 0       | 0        | 76       | <pre>sys_io_names.o sys_wrch.o</pre>    |
| 2                | 0                  | 0          | 0       | 0        | 68       | use_no_semi.o                           |
|                  |                    |            |         |          |          |                                         |
| 2962             | 200                | 14         | <br>16  | 352      | 3036     | Library Totals                          |
| 12               | 0                  | 2          | 0       | 4        | 0        | (incl. Padding)                         |
| Code             | (inc. data)        | RO Data    | RW Data | ZI Data  | Debug    | Library Name                            |
| 2950             | 200                | 12         |         | 348      |          | _                                       |
| 2930             | 200                | 12         | 16      | 348      | 3036     | c_wu.l                                  |

Copyright © 2019–2024 Arm Limited (or its affiliates). All rights reserved. Non-Confidential

|                      | 200               | 14      | 16             | 352               | 3036              | Library Totals                          |
|----------------------|-------------------|---------|----------------|-------------------|-------------------|-----------------------------------------|
| ======               |                   |         |                |                   |                   |                                         |
| Code (               | inc. data)        | RO Data | RW Data        | ZI Data           | Debug             |                                         |
| 3050<br>3050<br>3050 | 226<br>226<br>226 |         | 16<br>16<br>16 | 5472<br>5472<br>0 | 1948<br>1948<br>0 | Grand Totals ELF Image Total ROM Totals |

### In this example:

#### Code (inc. data)

The number of bytes occupied by the code. In this image, there are 3050 bytes of code. This value includes 226 bytes of inline data (inc. data), for example, literal pools, and short strings.

### RO Data

The number of bytes occupied by the RO data. This value is in addition to the inline data included in the code (inc. data) column.

### RW Data

The number of bytes occupied by the RW data.

### ZI Data

The number of bytes occupied by the ZI data.

### Debug

The number of bytes occupied by the debug data, for example, debug Input sections and the symbol and string table.

### Object Totals

The number of bytes occupied by the objects when linked together to generate the image.

### (incl. Generated)

armlink might generate image contents, for example, interworking veneers, and Input sections such as region tables. If the <code>object Totals</code> row includes this type of data, it is shown in this row.

Combined across all of the object files (foo.o and startup\_ARMCM7.o), the example shows that there are 992 bytes of RO data, of which 32 bytes are linker-generated RO data.



If the scatter file contains EMPTY regions, the linker might generate ZI data. In the example, the 4096 bytes of ZI data labeled (incl. generated) correspond to an ARM\_LIB\_STACKHEAP execution region used to set up the stack and heap in a scatter file as follows:

ARM LIB STACKHEAP +0x0 EMPTY 0x1000 {}; 4KB stack + heap

### Library Totals

The number of bytes occupied by the library members that have been extracted and added to the image as individual objects.

### (incl. Padding)

If necessary, armlink inserts padding to force section alignment. If the object Totals row includes this type of data, it is shown in the associated (incl. Padding) row. Similarly, if the Library Totals row includes this type of data, it is shown in its associated row.

In the example, there are 992 bytes of RO data in the object total, of which 0 bytes is linker-generated padding, and 14 bytes of RO data in the library total, with 2 bytes of padding.

### Grand Totals

Shows the true size of the image. In the example, there are 5120 bytes of ZI data (in object Totals) and 352 of ZI data (in Library Totals) giving a total of 5472 bytes.

### **ELF Image Totals**

If you are using RW data compression (the default) to optimize ROM size, the size of the final image changes. This change is reflected in the output from --info. Compare the number of bytes under Grand Totals and ELF Image Totals to see the effect of compression.

In the example, RW data compression is not enabled. If data is compressed, the RW value changes.



Not supported for AArch64 state.

### ROM Totals

Shows the minimum size of ROM required to contain the image. This size does not include ZI data and debug information that is not stored in the ROM.

### Related information

Getting Image Details on page 379 --info=topic[,topic,...] (armlink)

# 15.3 How to find where a symbol is placed when linking

To find where a symbol is placed when linking you must find the section that defines the symbol, and ensure that the linker has not removed the section.

### About this task

You can find where a symbol is placed with the --keep="<section\_id>" and --symbols options. For example, if <object>(<section>) is the section containing the symbol, enter:

```
armlink --cpu=8-A.32 --keep="<object>(<section>)" --symbols s.o --output=s.axf
```



You can also run fromelf -s on the resultant image.

As an example, do the following:

### Procedure

1. Create the file s.c containing the following source code:

```
long long array[10] __attribute__ ((section ("ARRAY")));
int main(void)
{
    return sizeof(array);
}
```

2. Compile the source:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -c s.c -o s.o
```

- 3. Link the object s.o, keeping the ARRAY symbol and displaying the symbols: armlink --cpu=8-A.32 --keep="s.o(ARRAY)" --map --symbols s.o --output=s.axf
- 4. Locate the ARRAY symbol in the output, for example:

```
Execution Region ER_RW (Base: 0x000083a8, Size: 0x00000028, Max: 0xffffffff, ABSOLUTE)

Base Addr Size Type Attr Idx E Section Name Object

0x000083a8 0x00000028 Data RW 4 ARRAY s.o
```

```
Execution Region ER_RW (Base: 0x00008360, Size: 0x00000050, Max: 0xffffffff, ABSOLUTE)

Base Addr Size Type Attr Idx E Section Name Object

0x00008360 0x00000050 Data RW 3 ARRAY s.o
```

This shows that the array is placed in execution region ER\_RW.

### Related information

Using fromelf to find where a symbol is placed in an executable ELF image on page 396

- --keep=section\_id (armlink)
- --map --no\_map (armlink)
- -o filename --output=filename (armlink)
- -c compiler option
- -march compiler option
- -o compiler option
- --target compiler option

# 16. SysV Dynamic Linking

Arm® Compiler for Embedded 6 supports the *System V* (SysV) linking model and can produce SysV shared objects and executables. The feature allows building programs for SysV-like platforms.



Cortex®-M processors do not support dynamic linking.

# 16.1 Build a SysV shared object

To build SysV shared libraries, compile the code for position independence using the <code>-fsysv</code> and <code>-fpic</code> options. Compiling for position independence is required because a shared library can load to any suitable address in the memory map. The linker options that are required to build a SysV shared library are <code>--sysv</code>, <code>--shared</code>, and <code>--fpic</code>.

### About this task

Build the shared library and then run fromelf to examine the contents.

### **Procedure**

1. Create the file lib.c containing the following code:

```
attribute__((visibility("default")))
int lib_func(int a)
{
   return 5 * a;
}
```

2. Build the library:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -c -fsysv -fpic lib.c armlink --sysv --shared --fpic lib.o -o lib.so
```

3. Run fromelf with the --only option to see that the function lib\_func() has the visibility set to default and is present in the dynamic symbol table:

## 16.2 Build a SysV executable

To build a SysV executable with position independence compile with the <code>-fsysv</code> option. Compiling with position independence is not required by some SysV systems. For example, Arm Linux executables always execute from a fixed address of <code>0x8000</code>. However, other operating systems that are based on the SysV model might decide to have position independent executables.

### Before you begin

Build the lib.o shared library as described in Build a SysV shared object.

Build the image and then run fromelf to examine the contents.

### Procedure

1. Create the file app.c containing the following code:

```
#include <stdio.h>
int lib_func(int a);
int main(void)
{
    printf("Result: %d.\n", lib_func(3));
    return 0;
}
```

2. Build the main executable:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -c -fsysv app.c armlink --sysv app.o lib.so -o app.axf
```

The reference to function lib\_func() gets resolved by lib.so.

3. Run fromelf with the --only option to see that the resulting image contains a DT\_NEEDED tag that indicates library lib.so is needed by the executable:

```
fromelf -y --only=.dynamic app.axf
** Section #9 '.dynamic' (SHT_DYNAMIC) [SHF_ALLOC + SHF_WRITE]
    Size : 168 bytes (alignment 4)
Address: 0x00012c9c
    String table #4 '.dynstr'
       # Tag Name
                                     Value
       0 DT_NEEDED
1 DT HASH
                                 1 (IID.50)
33100 (0x0000814c)
33156 (0x00008184)
33124 (0x00008164)
                                          1 (lib.so)
       2 DT_HASH
2 DT_STRTAB
3 DT_SYMTAB
4 DT_STRSZ
5 DT_SYMTAB
       5 DT SYMENT
                                         16
       6 DT_PLTRELSZ
7 DT_PLTGOT
                                 77124 (0x00012d44)
               PLTGOT
       8 DT DEBUG
                                          0 (0x00000000)
      9 DT_JMPREL
10 DT_PLTREL
11 DT_NULL
                                     33176 (0x00008198)
                                      17 (DT_REL)
```

When executed, a platform-specific dynamic loader processes information in the dynamic array, loads <code>lib.so</code>, resolves relocations in all loaded files, and passes control to the main executable. The program then outputs:

Result: 15.

# 17. Overview of the fromelf Image Converter

The fromelf image conversion utility allows you to modify ELF image and object files, and to display information on those files.

fromelf allows you to:

- Process Arm ELF object and image files that the compiler, assembler, and linker generate.
- Process all ELF files in an archive that armar creates, and output the processed files into another archive if necessary.
- Convert ELF images into other formats for use by ROM tools or for direct loading into memory. The formats available are:
  - Plain binary.
  - Motorola 32-bit S-record. (AArch32 state only).
  - Intel Hex-32. (AArch32 state only).
  - Byte oriented (Verilog Memory Model) hexadecimal.
- Display information about the input file, for example, disassembly output or symbol listings, to either stdout or a text file. Disassembly is generated in armasm assembler syntax and not GNU assembler syntax. Therefore you cannot reassemble disassembled output with armclang.



armasm does not support features of Arm®v8.4-A and later architectures, even those back-ported to Armv8.2-A and Armv8.3-A.



If your image is produced without debug information, fromelf cannot:

- Translate the image into other file formats.
- Produce a meaningful disassembly listing.



The command-line option descriptions and related information in the *Arm Compiler* for *Embedded Reference Guide* describe all the features that Arm Compiler for Embedded supports. Any features not documented are not supported and are used at your own risk. You are responsible for making sure that any generated code using community features is operating correctly. For more information, see Support level definitions.

### 17.1 fromelf execution modes

You can run fromelf in various execution modes.

The execution modes are:

- ELF mode (--elf), to resave a file as ELF.
- Text mode (--text, and others), to output information about an object or image file.
- Format conversion mode (--bin, --m32, --i32, --vhx).

### Related information

- --bin (fromelf)
- --elf (fromelf)
- --i32 (fromelf)
- --m32 (fromelf)
- --text (fromelf)
- --vhx (fromelf)

# 17.2 Getting help on the fromelf command

Use the --help option to display a summary of the main command-line options. This option is the default if you do not specify any options or files.

### **Procedure**

To display the help information, enter:

```
fromelf --help
```

### Related information

fromelf command-line syntax on page 390 --help (fromelf)

# 17.3 fromelf command-line syntax

You can specify an ELF file or library of ELF files on the frome1f command-line.

### **Syntax**

fromelf <options> <input file>

### <options>

fromelf command-line options.

### <input\_file>

The ELF file or library file to be processed. When some options are used, multiple input files can be specified.

### **Related information**

fromelf Command-line Options input\_file (fromelf)

# 18. Using fromelf

Describes how to use the frome1f image converter provided with Arm® Compiler for Embedded.

# 18.1 General considerations when using fromelf

There are some changes that you cannot make to an image with fromelf.

When using fromelf you cannot:

- Change the image structure or addresses, other than altering the base address of Motorola S-record or Intel Hex output with the --base option.
- Change a scatter-loaded ELF image into a non scatter-loaded image in another format. Any structural or addressing information must be provided to the linker at link time.

### Related information

```
--base [[object_file::]load_region_ID=]num (fromelf) input file (fromelf)
```

# 18.2 Examples of processing ELF files in an archive

Examples of how you can process all ELF files in an archive, or a subset of those files. The processed files together with any unprocessed files are output to another archive.

### **Examples**

Consider an archive, test.a, containing the following ELF files:

```
bmw.o
bmw1.o
call_c_code.o
newtst.o
shapes.o
strmtst.o
```

### Example of processing all files in the archive

This example removes all debug, comments, notes and symbols from all the files in the archive:

```
fromelf --elf --strip=all test.a -o strip_all/
```

The example also creates an output archive with the name test.a in the subdirectory strip\_all

### Example of processing a subset of files in the archive

To remove all debug, comments, notes and symbols from only the shapes.o and the strmtst.o files in the archive, enter:

```
fromelf --elf --strip=all test.a(s*.o) -o subset/
```

The example also creates an output archive with the name test.a in the subdirectory subset. The archive contains the processed files together with the remaining files that are unprocessed.

To process the bmw.o, bmw1.o, and newtst.o files in the archive, enter:

```
fromelf --elf --strip=all test.a(??w*) -o subset/
```

### Example of displaying a disassembled version of files in an archive

To display the disassembled version of call c code.o in the archive, enter:

```
fromelf --disassemble test.a(c*)
```



On Unix systems your shell typically requires the parentheses to be escaped with backslashes. Alternatively, enclose the complete section specifier in double quotes, for example:

```
--entry="8+startup.o(startupseg)"
```

### Related information

- --disassemble (fromelf)
- --elf (fromelf)

input file (fromelf)

- --output=destination (fromelf)
- --strip=option[,option,...] (fromelf)

## 18.3 Options to protect code in image files with fromelf

If you are delivering images to third parties, then you might want to protect the code they contain.

To help you to protect this code, fromelf provides the --strip option and the --privacy option. These options remove or obscure the symbol names in the image. The option that you choose depends on how much information you want to remove. The effect of these options is different for image files.

### Restrictions

You must use --elf with these options. Because you have to use --elf, you must also use --output.

### Effect of the --privacy and --strip options for protecting code in image files

| Option                       | Effect                                                                                                                      |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| fromelfelfprivacy            | Removes the whole symbol table.                                                                                             |
|                              | Removes the .comment section name. This section is marked as [Anonymous Section] in the output from the fromelf optiontext. |
|                              | Gives section names a default value. For example, changes code section names to '.text'.                                    |
| fromelfelfstrip=symbols      | Removes the whole symbol table.                                                                                             |
|                              | Section names remain the same.                                                                                              |
| fromelfelfstrip=localsymbols | Removes local and mapping symbols.                                                                                          |
|                              | Retains section names and build attributes.                                                                                 |

### Example

To produce a new ELF executable image with the complete symbol table removed and with the various section names changed, enter:

fromelf --elf --privacy --output=outfile.axf infile.axf

### Related information

Options to protect code in object files with fromelf on page 394 fromelf command-line syntax on page 390

- --elf (fromelf)
- --output=destination (fromelf)
- --privacy (fromelf)
- --strip=option[,option,...] (fromelf)

## 18.4 Options to protect code in object files with fromelf

If you are delivering objects to third parties, then you might want to protect the code they contain.

To help you to protect this code, fromelf provides the --strip option and the --privacy option. These options remove or obscure the symbol names in the object. The option you choose depends on how much information you want to remove. The effect of these options is different for object files.

### Restrictions

You must use --elf with these options. Because you have to use --elf, you must also use --output.

### Effect of the --privacy and --strip options for protecting code in object files

| Option                           | Local symbols                                                                                                                                                                                                                                                              | Section names                                                                           | Mapping symbols | Build attributes |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------|------------------|
| fromelfelf<br>privacy            | Removes those local symbols that can be removed without loss of functionality.  Symbols that cannot be removed, such as the targets for relocations, are kept. For these symbols, the names are removed. These are marked as [Anonymous Symbol] in the fromelftext output. | Gives section names a default value. For example, changes code section names to '.text' | Present         | Present          |
| fromelfelf<br>strip=symbols      | Removes those local symbols that can be removed without loss of functionality.  Symbols that cannot be removed, such as the targets for relocations, are kept. For these symbols, the names are removed. These are marked as [Anonymous Symbol] in the fromelftext output. | Section names remain the same                                                           | Present         | Present          |
| fromelfelf<br>strip=localsymbols | Removes those local symbols that can be removed without loss of functionality.  Symbols that cannot be removed, such as the targets for relocations, are kept. For these symbols, the names are removed. These are marked as [Anonymous Symbol] in the fromelftext output. | Section names remain the same                                                           | Present         | Present          |

### Example

To produce a new ELF object with the complete symbol table removed and various section names changed, enter:

fromelf --elf --privacy --output=outfile.o

### Related information

Options to protect code in image files with fromelf on page 393 fromelf command-line syntax on page 390 --elf (fromelf)

- --output=destination (fromelf)
- --privacy (fromelf)
- --strip=option[,option,...] (fromelf)

# 18.5 Option to print specific details of ELF files

fromelf can extract information from ELF files. For example, ELF header and section information. Specify the information to extract using the --emit command-line option.



You can specify some of the --emit options using the --text option.

### **Examples**

To print the contents of the data sections of an ELF file, infile.axf, enter:

```
fromelf --emit=data infile.axf
```

To print relocation information and the dynamic section contents for the ELF file infile2.axf, enter:

fromelf --emit=relocation tables, dynamic segment infile2.axf

### Related information

fromelf command-line syntax on page 390 --emit=option[,option,...] (fromelf)

--text (fromelf)

# 18.6 Using fromelf to find where a symbol is placed in an executable ELF image

You can find where a symbol is placed in an executable ELF image.

### About this task

To find where a symbol is placed in an ELF image file, use the --text -s -v options to view the symbol table and detailed information on each segment and section header, for example:

The symbol table identifies the section where the symbol is placed.

#### **Procedure**

1. Create the file s.c containing the following source code:

```
long long arr[10] __attribute__ ((section ("ARRAY")));
int main()
{
    return sizeof(arr);
}
```

2. Compile the source:

```
armclang --target=arm-arm-none-eabi -march=armv8-a -c s.c -o s.o
```

3. Link the object s.o and keep the ARRAY symbol:

```
armlink --cpu=8-A.32 --keep=s.o(ARRAY) s.o --output=s.axf
```

4. Run the frome1f command to display the symbol table and detailed information on each segment and section header:

```
fromelf --text -s -v s.o
```

5. Locate the arr symbol in the frome1f output, for example:

The sec column shows the section where the stack is placed. In this example, section 5.

6. Locate the section identified for the symbol in the frome1f output, for example:

This shows that the symbols are placed in an ARRAY section.

# **Related information**

--text (fromelf)

# 19. Overview of the Arm Librarian

The Arm Librarian, armar, enables you to collect and maintain sets of ELF object files in standard format ar libraries.

You can pass these libraries to the linker in place of several ELF object files.

With armar you can:

- Create new libraries.
- Add files to a library.
- Replace individual files in a library.
- Replace all files in a library with specified files in a single operation.
- Control the placement of files in a library.
- Display information about a specified library. For example, list all members in a library.

A timestamp is also associated with each file that is added or replaced in a library.



When you create, add, or replace object files in a library, armar creates a symbol table by default. However, debug symbols are not included by default.

# 19.1 Considerations when working with library files

There are some considerations you must be aware of when working with library files.

Be aware of the following:

- A library differs from a shared object or dynamically linked library (DLL) in that:
  - Symbols are imported from a shared object or DLL.
  - Code or data for symbols is extracted from an archive into the file being linked.
- Linking with an object library file might not produce the same results as linking with all the object files collected into the object library file. This is because the linker processes the input list and libraries differently:
  - Each object file in the input list appears in the output unconditionally, although unused areas are eliminated if the armlink option --remove is specified.
  - A member of a library file is only included in the output if it is referred to by an object file or a previously processed library file.

The linker recognizes a collection of ELF files stored in an ar format file as a library. The contents of each ELF file form a single member in the library.

# Symbol definitions that affect library behavior must be in explicit objects

The C library can behave differently in response to a symbol that is defined in your code. Such symbols must be defined in an object file that is explicitly specified on the armlink command line. Defining the symbol in a user-provided library file and relying on armlink to search the library for that symbol is insufficient. The reason is that when the object defining the symbol is loaded implicitly from a library the object might be loaded after the C library has made decisions based on the definition of the symbol.

However, you can define the symbol in an object in a user library and specify that library object explicitly on the armlink command line.

Two particular symbol names affected by this behavior are \_\_user\_perthread\_libspace and \_mutex\_initialize.

For example, <code>libspace.o</code> is an object that defines the symbol <code>\_\_user\_perthread\_libspace</code>. If <code>libspace.o</code> is also provided in the <code>utils.a</code> library, then the following table shows whether the symbol is accessible for various <code>armlink</code> commands:

Table 19-1: Effect of armlink commands for symbol definitions that affect library behavior

| armlink commands                              | Description                                                                                        | Symbol accessible? |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------|
| armlink file1.o file2.o libspace.o            | libspace.o is explicitly specified on the command line.                                            | Yes                |
| armlink file1.o file2.o utils.a               | The linker might not load the object that definesuser_perthread_libspace before the Arm C library. | No                 |
| armlink file1.o file2.o "utils.a(libspace.o)" | libspace.o is explicit even though it is in a specified library.                                   | Yes                |

## **Related information**

--remove, --no remove (armlink)

# 19.2 armar command-line syntax

The armar command has options to specify how to process files and libraries.

#### **Syntax**

armar <options> <archive> [<file\_list>]

#### <options>

armar command-line options.

#### <archive>

The filename of the library. A library file must always be specified.

## <file\_list>

The list of files to be processed.

## Related information

armar Command-line Options archive (armar) file\_list (armar)

# 19.3 Option to get help on the armar command

Use the --help option to display a summary of the main command-line options.

This is the default if you do not specify any options or source files.

## Example

To display the help information, enter:

armar --help

# 20. Overview of the armasm Legacy Assembler

The armasm legacy assembler supports instructions, directives, and user-defined macros.



Because armasm is deprecated, some newer architectural features are not supported.

#### Supported features

armasm supports the following:

- Unified Assembly Language (UAL) for both A32 and T32 code.
- Assembly language for A64 code.
- Advanced SIMD instructions in A64, A32, and T32 code.
- Floating-point instructions in A64, A32, and T32 code.
- Directives in assembly source code.
- Processing of user-defined macros.
- sdot and udot instructions that are an optional extension in Arm®v8.2-A and Armv8.3-A.

#### Unsupported architectural features

armasm does not support some architectural features, such as:

- Features of Armv8.4-A and later architectures, even those back-ported to Armv8.2-A and Armv8.3-A.
- Half-precision floating-point multiply with add or multiply with subtract arithmetic operations. These instructions are an optional extension in Armv8.2-A and Armv8.3-A, and a mandatory extension in Armv8.4-A and later. See +fp16fm1 in the -mcpu command-line option in the Arm Compiler for Embedded Reference Guide.
- AArch64 Crypto instructions (for SHA512, SHA3, SM3, SM4). See +crypto in the -mcpu command-line option in the Arm Compiler for Embedded Reference Guide.
- AArch64 Scalable Vector Extension (SVE) instructions. See +sve in the -mcpu command-line option in the Arm Compiler for Embedded Reference Guide.
- Armv8.1-M and later.
- Armv8-R AArch64 and later.

# 20.1 How the assembler works

armasm reads the assembly language source code twice before it outputs object code. Each read of the source code is called a pass.

This is because assembly language source code often contains forward references. A forward reference occurs when a label is used as an operand, for example as a branch target, earlier in the code than the definition of the label. The assembler cannot know the address of the forward reference label until it reads the definition of the label.

During each pass, the assembler performs different functions. In the first pass, the assembler:

- Checks the syntax of the instruction or directive. It faults if there is an error in the syntax, for example if a label is specified on a directive that does not accept one.
- Determines the size of the instruction and data being assembled and reserves space.
- Determines offsets of labels within sections.
- Creates a symbol table containing label definitions and their memory addresses.

In the second pass, the assembler:

- Faults if an undefined reference is specified in an instruction operand or directive.
- Encodes the instructions using the label offsets from pass 1, where applicable.
- Generates relocations.
- Generates debug information if requested.
- Outputs the object file.

Memory addresses of labels are determined and finalized in the first pass. Therefore, the assembly code must not change during the second pass. All instructions must be seen in both passes. Therefore you must not define a symbol after a :DEF: test for the symbol. The assembler faults if it sees code in pass 2 that was not seen in pass 1.

#### Line not seen in pass 1

The following example shows that num EQU 42 is not seen in pass 1 but is seen in pass 2:

```
AREA x,CODE
[:DEF: foo
num EQU 42
]
foo DCD num
END
```

Assembling this code generates the error:

```
A1903E: Line not seen in first pass; cannot be assembled.
```

# Line not seen in pass 2

The following example shows that Mov r1, r2 is seen in pass 1 but not in pass 2:

```
AREA x,CODE
[:LNOT::DEF: foo
MOV r1, r2
]
foo MOV r3, r4
END
```

Assembling this code generates the error:

```
A1909E: Line not seen in second pass; cannot be assembled.
```

## Related information

Directives that can be omitted in pass 2 of the assembler Two pass assembler diagnostics
Instruction and directive relocations
--diag\_error=tag[,tag,...]
--debug

# 21. Supporting reference information

The various features in Arm® Compiler for Embedded might have different levels of support, ranging from fully supported product features to community features.

# 21.1 Support level definitions

Arm® Compiler for Embedded 6 is built on Clang and LLVM technology. Therefore, it has more functionality than the set of product features described in the documentation.

Arm welcomes feedback regarding the use of all Arm Compiler for Embedded 6 features, and intends to support users to a level that is appropriate for that feature. You can contact support at https://developer.arm.com/support.

The following definitions clarify the levels of support and guarantees on functionality that are expected from these features.

#### Identification in the documentation

All features that are documented in the Arm Compiler for Embedded 6 documentation are product features, except where explicitly stated. The limitations of non-product features are explicitly stated.

#### **Product features**

Product features are suitable for use in a production environment. The functionality is well-tested, and is expected to be stable across feature and update releases.

- Arm intends to give advance notice of significant functionality changes to product features.
- If you have a support and maintenance contract, Arm provides full support for use of all product features.
- Arm welcomes feedback on product features.
- Any issues with product features that Arm encounters or is made aware of are considered for fixing in future versions of Arm Compiler for Embedded.

In addition to fully supported product features, some product features are only alpha or beta quality.

#### Beta product features

Beta product features are implementation complete, but have not been sufficiently tested to be regarded as suitable for use in production environments.

Beta product features are identified with [BETA].

- Arm endeavors to document known limitations on beta product features.
- Beta product features are expected to eventually become product features in a future release of Arm Compiler for Embedded 6.

- Arm encourages the use of beta product features, and welcomes feedback on them.
- Any issues with beta product features that Arm encounters or is made aware of are considered for fixing in future versions of Arm Compiler for Embedded.

#### Alpha product features

Alpha product features are not implementation complete, and are subject to change in future releases, therefore the stability level is lower than in beta product features.

Alpha product features are identified with [ALPHA].

- Arm endeavors to document known limitations of alpha product features.
- Arm encourages the use of alpha product features, and welcomes feedback on them.
- Any issues with alpha product features that Arm encounters or is made aware of are considered for fixing in future versions of Arm Compiler for Embedded.

# **Community features**

Arm Compiler for Embedded 6 is built on LLVM technology and preserves the functionality of that technology where possible. This means that there are additional features available in Arm Compiler for Embedded that are not listed in the documentation. These additional features are known as community features. For information on these community features, see the Clang Compiler User's Manual.

Where community features are referenced in the documentation, they are identified with [COMMUNITY].

- Arm makes no claims about the quality level or the degree of functionality of these features, except when explicitly stated in this documentation.
- Functionality might change significantly between feature releases.
- Arm makes no guarantees that community features are going to remain functional across update releases, although changes are expected to be unlikely.

Some community features might become product features in the future, but Arm provides no roadmap for this. Arm is interested in understanding your use of these features, and welcomes feedback on them. Arm supports customers using these features on a best-effort basis, unless the features are unsupported. Arm accepts defect reports on these features, but does not guarantee that these issues are going to be fixed in future releases.

## Guidance on use of community features

There are several factors to consider when assessing the likelihood of a community feature being functional:

• The following figure shows the structure of the Arm Compiler for Embedded 6 toolchain:



Figure 21-1: Integration boundaries in Arm Compiler for Embedded 6

The dashed boxes are toolchain components, and any interaction between these components is an integration boundary. Community features that span an integration boundary might have significant limitations in functionality. The exception to this is if the interaction is codified in one of the standards supported by Arm Compiler for Embedded 6. See Application Binary Interface (ABI). Community features that do not span integration boundaries are more likely to work as expected.

• Features primarily used when targeting hosted environments such as Linux or BSD might have significant limitations, or might not be applicable, when targeting bare-metal environments.

• The Clang implementations of compiler features, particularly those that have been present for a long time in other toolchains, are likely to be mature. The functionality of new features, such as support for new language features, is likely to be less mature and therefore more likely to have limited functionality.

#### Deprecated features

A deprecated feature is one that Arm plans to remove from a future release of Arm Compiler for Embedded. Arm does not make any guarantee regarding the testing or maintenance of deprecated features. Therefore, Arm does not recommend using a feature after it is deprecated.

For information on replacing deprecated features with supported features, see the Arm Compiler for Embedded documentation and Release Notes. Where appropriate, each Arm Compiler document includes notes for features that are deprecated, and also provides entries in the changes appendix of that document.

# **Unsupported features**

With both the product and community feature categories, specific features and use cases are known not to function correctly, or are not intended for use with Arm Compiler for Embedded 6.

Limitations of product features are stated in the documentation. Arm cannot provide an exhaustive list of unsupported features or use cases for community features. The known limitations on community features are listed in Community features.

## List of known unsupported features

The following is an incomplete list of unsupported features, and might change over time:

- The Clang option -stdlib=libstdc++ is not supported.
- -mabi=aapcs-soft is not supported for A-profile targets in AArch64 state. The aapcs-soft ABI is defined only for Armv8-R AArch64 targets. For more information, see the Soft-float section of the Procedure Call Standard for the Arm 64-bit Architecture.
- -mabi=aapcs-soft is not supported for C++ source language modes.
- C++ static initialization of local variables is not thread-safe when linked against the standard C++ libraries. For thread-safety, you must provide your own implementation of thread-safe functions as described in Standard C++ library implementation definition.



This restriction does not apply to the [ALPHA]-supported multithreaded C++ libraries.

- Use of C11 library features is unsupported.
- Any community feature that is exclusively related to non-Arm architectures is not supported.
- Except for Armv6-M, compilation for targets that implement architectures lower than Armv7 is not supported.
- The long double data type is not supported for AArch64 state because of limitations in the current Arm C library.

- C complex arithmetic is not supported, because of limitations in the current Arm C library.
- Complex numbers are defined in C++ as a template, std::complex. Arm Compiler for Embedded supports std::complex with the float and double types, but not the long double type because of limitations in the current Arm C library.



For C code that uses complex numbers, it is not sufficient to recompile with the C++ compiler to make that code work. How you can use complex numbers depends on whether or not you are building for Armv8-M targets.

• You must take care when mixing translation units that are compiled with and without the [COMMUNITY] -fsigned-char option, and that share interfaces or data structures.



The Arm ABI defines char as an unsigned byte, and this is the interpretation used by the C libraries supplied with the Arm compilation tools.

- There are limitations with the Control Flow Integrity (CFI) sanitizer implementation, fsanitize=cfi, which requires Link-Time Optimization (LTO), -fito. The following are likely to occur:
  - When using features such as C++ I/O streams, the linker might report errors for a rejected local symbol, L6654E, or that a symbol is not preserved by the LTO code generation, L6137E.
  - The linker might report a diagnostic that a symbol has a size that extends outside of its containing section, L6783E or L6784E.

Use the linker option --diag\_suppress 6783 Or --diag\_suppress 6784 to suppress the diagnostic.

## Alternatives to C complex numbers not being supported

If you are building for Armv8-M targets, consider using the free and open-source CMSIS-DSP library that includes a data type and library functions for complex number support in C. For more information about CMSIS-DSP and complex number support see the following sections of the CMSIS documentation:

- Complex Math Functions
- Complex Matrix Multiplication
- Complex FFT Functions

If you are not building for Armv8-M targets, consider modifying the affected part of your project to use the C++ standard library type std::complex instead.

# 21.2 Standards compliance in Arm Compiler for Embedded 6

Arm® Compiler for Embedded 6 conforms to the ISO C, ISO C++, ELF, and DWARF standards.

The level of compliance for each standard is:

#### ar

armar produces, and armlink consumes, UNIX-style object code archives. armar can list and extract most ar-format object code archives, and armlink can use an ar-format archive created by another archive utility providing it contains a symbol table member.

#### **DWARF**

The compiler generates DWARF 4 (DWARF Debugging Standard Version 4) debug tables with the -g option. The compiler can also generate DWARF 5 debug tables. Use DWARF 3 or DWARF 2 for backwards compatibility with legacy and third-party tools.

The linker can consume ELF format inputs containing DWARF 5, DWARF 4, DWARF 3, and DWARF 2 format debug tables.

The frome1f utility can consume ELF format inputs containing DWARF 4, DWARF 3, and DWARF 2 format debug tables. frome1f does not support DWARF 5.

This release provides a minimal implementation of DWARF 5 as follows:

- As a minimum, armlink correctly outputs DWARF 5.
- Although fromelf -g does not fail when processing DWARF 5 objects or images, fromelf cannot fully decode DWARF 5.
- armlink features --callgraph, --info=stack, and --info=summarystack process DWARF information to get the stack size for functions. It is possible that there might be DWARF 5-specific information that armlink cannot understand. Arm recommends compiling with DWARF 4 when using such features.

The legacy assembler armasm generates DWARF 3 debug tables with the --debug option. When assembling for AArch32, armasm can also generate DWARF 2 for backwards compatibility with legacy and third-party tools.

#### ISO C

The compiler accepts ISO C90, C99, and C11 source as input.



C11 is a [COMMUNITY] feature.

#### ISO C++

The compiler accepts ISO C++98, C++11, C++14, and C++17 source as input.

#### ELF

The toolchain produces relocatable and executable files in ELF format. The frome1f utility can translate ELF files into other formats.

## Arm Compiler for Embedded and undefined behavior

The C and C++ standards consider any code that uses non-portable, erroneous program or data constructs as undefined behavior. Arm provides no information or guarantees about the behavior of Arm Compiler for Embedded when presented with a program that exhibits undefined behavior. That includes whether the compiler attempts to diagnose the undefined behavior.



The -fsanitize=undefined command-line option is a [COMMUNITY] feature.

#### Related information

C++ implementation status in LLVM Clang

# 21.3 Compliance with the ABI for the Arm Architecture (Base Standard)

The ABI for the Arm Architecture (Base Standard) is a collection of standards. Some of these standards are open. Some are specific to the Arm architecture.

The Application Binary Interface (ABI) for the Arm Architecture (Base Standard) (BSABI) regulates the inter-operation of binary code and development tools in Arm® architecture-based execution environments, ranging from bare metal to major operating systems such as Arm Linux.

By conforming to this standard, objects produced by the toolchain can work together with object libraries from different producers.

The BSABI consists of a family of specifications including:

#### AADWARF64

DWARF for the Arm 64-bit Architecture (AArch64) with SVE support. This ABI uses the DWARF 3 standard to govern the exchange of debugging data between object producers and debuggers. It also gives additional rules on how to use DWARF 3, and how it is extended in ways specific to the 64-bit Arm architecture.

#### **AADWARF**

DWARF for the Arm Architecture. This ABI uses the DWARF 3 standard to govern the exchange of debugging data between object producers and debuggers.

#### AAELF64

ELF for the Arm 64-bit Architecture (AArch64). This specification provides the processor-specific definitions required by ELF for AArch64-based systems. It builds on the generic ELF

standard to govern the exchange of linkable and executable files between producers and consumers.

#### **AAELF**

ELF for the Arm Architecture. Builds on the generic ELF standard to govern the exchange of linkable and executable files between producers and consumers.

#### AAPCS64

Procedure Call Standard for the Arm 64-bit Architecture (AArch64). Governs the exchange of control and data between functions at runtime. There is a variant of the AAPCS for each of the major execution environment types supported by the toolchain.

AAPCS64 describes a number of different supported data models. Arm Compiler for Embedded 6 implements the LP64 data model for AArch64 state.

#### **AAPCS**

Procedure Call Standard for the Arm 32-bit Architecture. Governs the exchange of control and data between functions at runtime. There is a variant of the AAPCS for each of the major execution environment types supported by the toolchain.

#### **CLIBABI**

C Library ABI for the Arm Architecture. Defines an ABI to the C library.

#### CPPABI64

C++ ABI for the Arm 64-bit Architecture. This specification builds on the generic C++ ABI (originally developed for IA-64) to govern interworking between independent C++ compilers.

#### **CPPABI**

C++ ABI for the Arm 32-bit Architecture. This specification builds on the generic C++ ABI to govern interworking between independent C++ compilers.

## **DBGOVL**

Support for Debugging Overlaid Programs. Defines an extension to the ABI for the Arm Architecture to support debugging overlaid programs.

#### **EHABI**

Exception Handling ABI for the Arm Architecture. Defines both the language-independent and C++-specific aspects of how exceptions are thrown and handled.

#### **RTABI**

Run-time ABI for the Arm Architecture. Governs what independently produced objects can assume of their execution environments by way of floating-point and compiler helperfunction support.

If you are upgrading from a previous toolchain release, ensure that you are using the most recent versions of the Arm specifications.

# 21.4 GCC compatibility provided by Arm Compiler for Embedded 6

The compiler in Arm® Compiler for Embedded 6 is based on Clang and LLVM technology. Clang supports many of the GNU language extensions and GCC command-line options and provides a high-level of compatibility with GCC. However, the implementation of these extensions is not guaranteed to be 100% compatible with GCC. See the Clang documentation for details:

- C Language Features
- Clang Language Extensions
- Attributes in Clang

# 21.5 Locale support in Arm Compiler for Embedded 6

Summarizes the locales supported by Arm® Compiler for Embedded 6.

Arm Compiler for Embedded provides full support only for the English locale.

Arm Compiler for Embedded provides support for multibyte characters, for example Japanese characters, within comments in UTF-8 encoded files. This includes:

- /\* \*/ comments in C source files, C++ source files, and GNU-syntax assembly files.
- // comments in C source files, C++ source files, and GNU-syntax assembly files.
- @ comments in GNU-syntax assembly files, for Arm architectures.
- ; comments in armasm-syntax assembly source files and armlink scatter files.



There is no support for Shift-Japanese Industrial Standard (Shift-JIS) encoded files.

# 21.6 Toolchain environment variables

Some license types require you to set <code>ARMLMD\_LICENSE\_FILE</code>. Arm® Compiler for Embedded does not require any other environment variables to be set. However, there are situations where you might want to set environment variables.

The environment variables that the toolchain uses are described in the following table.

Where an environment variable is identified as GCC compatible, the GCC documentation provides full information about that environment variable. See <a href="https://gcc.gnu.org/onlinedocs/gcc/Environment-Variables.html">https://gcc.gnu.org/onlinedocs/gcc/Environment-Variables.html</a> at <a href="https://gcc.gnu.org">https://gcc.gnu.org</a>.

To set an environment variable on a Windows machine:

- 1. Open the **System** settings from the Control Panel.
- 2. Click **Advanced system settings** to display the System Properties dialog box, then click **Environment Variables...**.
- 3. Create a new user variable for the required environment variable.

To set an environment variable on a Linux machine, open a bash shell and use the export command. For example:

export ARM\_TOOL\_VARIANT=ult

Table 21-1: Environment variables used by the toolchain

| Environment variable  | Setting                                                                                                                                                                                                           |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ARM_PRODUCT_DEF       | Required only if you have an Arm Development Studio toolkit license and you are running the Arm Compiler for Embedded tools outside of the Arm Development Studio environment.                                    |
|                       | Use this environment variable to specify the location of the Arm Development Studio product definition file. For example, sw/mappings/gold.elmap.                                                                 |
|                       | Ensure that ARM_PRODUCT_PATH and ARM_TOOL_VARIANT are not also set, to avoid any possible conflict.                                                                                                               |
|                       | See Product and toolkit configuration for more information.                                                                                                                                                       |
| ARM_PRODUCT_PATH      | Required only if you have an Arm DS-5 toolkit license and you are running the Arm Compiler for Embedded tools outside of the Arm DS-5 environment.                                                                |
|                       | Use this environment variable to specify the location of the sw/mappings directory within an Arm DS-5 installation.                                                                                               |
| ARM_TOOL_VARIANT      | If you are using Arm Compiler for Embedded as a standalone product and have an Arm DS-5 Ultimate Edition license, set this environment variable to ult.                                                           |
| ARMCOMPILER6_ASMOPT   | An optional environment variable to define additional assembler options that are to be used outside your regular makefile.                                                                                        |
|                       | The options listed appear before any options specified for the armasm command in the makefile. Therefore, any options specified in the makefile might override the options listed in this environment variable.   |
| ARMCOMPILER6_CLANGOPT | An optional environment variable to define additional armclang options that are to be used outside your regular makefile.                                                                                         |
|                       | The options listed appear before any options specified for the armclang command in the makefile. Therefore, any options specified in the makefile might override the options listed in this environment variable. |

| Environment variable    | Setting                                                                                                                                                                                                          |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ARMCOMPILER6_FROMELFOPT | An optional environment variable to define additional fromelf image converter options that are to be used outside your regular makefile.                                                                         |
|                         | The options listed appear before any options specified for the fromelf command in the makefile. Therefore, any options specified in the makefile might override the options listed in this environment variable. |
| ARMCOMPILER6_LINKOPT    | An optional environment variable to define additional linker options that are to be used outside your regular makefile.                                                                                          |
|                         | The options listed appear before any options specified for the armlink command in the makefile. Therefore, any options specified in the makefile might override the options listed in this environment variable. |
| ARMROOT                 | Your installation directory root, <install_directory>.</install_directory>                                                                                                                                       |
| ARMLMD_LICENSE_FILE     | This environment variable specifies the location of your Arm license file.                                                                                                                                       |
|                         | Note: On Windows, the length of ARMLMD_LICENSE_FILE must not exceed 260 characters.                                                                                                                              |
| C_INCLUDE_PATH          | GCC-compatible environment variable. Adds the specified directories to the list of places that are searched to find included C files.                                                                            |
| COMPILER_PATH           | GCC-compatible environment variable. Adds the specified directories to the list of places that are searched to find subprograms.                                                                                 |
| СРАТН                   | GCC-compatible environment variable. Adds the specified directories to the list of places that are searched to find included files regardless of the source language.                                            |
| CPLUS_INCLUDE_PATH      | GCC-compatible environment variable. Adds the specified directories to the list of places that are searched to find included C++ files.                                                                          |
| TMP                     | Used on Windows platforms to specify the directory to be used for temporary files.                                                                                                                               |
| TMPDIR                  | Used on Red Hat Linux platforms to specify the directory to be used for temporary files.                                                                                                                         |

# 21.7 Clang and LLVM documentation

Arm® Compiler for Embedded is based on Clang and LLVM compiler technology.

The Arm Compiler for Embedded documentation describes features that are specific to, and supported by, Arm Compiler for Embedded. Any features specific to Arm Compiler for Embedded that are not documented are not supported and are used at your own risk. Although open-source Clang features that Arm does not document are available, they are not supported by Arm and

are used at your own risk. You are responsible for making sure that any generated code using unsupported or community features is operating correctly. For more information, see Support level definitions.

The http://clang.llvm.org/docs/UsersManual.html, available from the LLVM Compiler Infrastructure Project web site http://llvm.org, provides open-source documentation for Clang.

See the third\_party\_licenses.txt file in your installation for details of open-source software projects used.

Although Arm Compiler for Embedded 6 is based on Clang and LLVM technology, it:



- Is not based on the same revision as any specific release of the open-source version of Clang or LLVM;
- Can contain changes introduced by Arm which are not included in the opensource version.

The third\_party\_licenses.txt file includes GitHub links for the specific revisions in the open-source project which are relevant to the particular version of Arm Compiler for Embedded.

# 21.8 typinfo.s example source code

The typinfo.s source code used in the example for avoiding Run-Time Type Information (RTTI).

See the example in Avoid linking in Run-Time Type Information.

```
.section unused_rtti, "aw", %nobits
.weak _ZTIDh
.weak _ZTIDn
.weak _ZTIDn
.weak _ZTIDS
.weak _ZTIN10 _cxxabiv116 _enum_type_infoE
.weak _ZTIN10 _cxxabiv117 _array_type_infoE
.weak _ZTIN10 _cxxabiv117 _array_type_infoE
.weak _ZTIN10 _cxxabiv117 _pase_type_infoE
.weak _ZTIN10 _cxxabiv117 _pbase_type_infoE
.weak _ZTIN10 _cxxabiv119 _pointer_type_infoE
.weak _ZTIN10 _cxxabiv120 _function_type_infoE
.weak _ZTIN10 _cxxabiv120 _si class_type_infoE
.weak _ZTIN10 _cxxabiv121 _vmi_class_type_infoE
.weak _ZTIN10 _cxxabiv121 _vmi_class_type_infoE
.weak _ZTIN10 _cxxabiv123 _fundamental_type_infoE
.weak _ZTIN10 _cxxabiv129 _pointer_to_member_type_infoE
.weak _ZTIPDh
.weak _ZTIPDh
.weak _ZTIPDs
.weak _ZTIPDs
.weak _ZTIPKDi
.weak _ZTIPKDs
.weak _ZTIPKDs
.weak _ZTIPKC
.weak _ZTIPKC
```

```
.weak _ZTIPKe
.weak _ZTIPKf
.weak ZTIPKg
.weak ZTIPKh
.weak ZTIPKi
.weak ZTIPKj
.weak ZTIPKI
.weak ZTIPKm
.weak ZTIPKm
.weak ZTIPKo
.weak ZTIPKs
.weak ZTIPKt
.weak ZTIPKv
.weak ZTIPKw
.weak ZTIPKx
.weak ZTIPKy
.weak ZTIPa
.weak ZTIPb
.weak ZTIPc
.weak _ZTIPd
.weak _ZTIPe
.weak _ZTIPf
.weak ZTIPg
.weak _ZTIPh
.weak _ZTIPi
.weak _ZTIPj
.weak _ZTIP1
.weak _ZTIPm
.weak _ZTIPn
.weak ZTIPo
.weak ZTIPs
.weak ZTIPt
.weak ZTIPv
.weak _ZTIPw
.weak _ZTIPx
.weak _ZTIPy
.weak _ZTIa
.weak _ZTIb
.weak _ZTIc
.weak _ZTId
.weak _ZTIe
.weak _ZTIf
.weak _ZTIg
.weak _ZTIh
.weak _ZTIi
.weak _ZTIj
.weak _ZTIl
.weak _ZTIm
.weak _ZTIn
.weak _ZTIo
.weak _ZTIs
.weak _ZTIt
.weak _ZTIv
.weak ZTIw
.weak ZTIx
.weak ZTIy
 .weak ZTSDh
.weak _ZTSDi
.weak _ZTSDn
.weak _ZTSDs
.weak ZTSN10 cxxabiv116 enum type infoE
.weak ZTSN10 cxxabiv116 shim type infoE
.weak ZTSN10 cxxabiv117 array type infoE
.weak ZTSN10 cxxabiv117 class type infoE
.weak ZTSN10 cxxabiv117 pbase type infoE
.weak ZTSN10 cxxabiv119 pointer type infoE
.weak ZTSN10 cxxabiv120 function type_infoE
.weak ZTSN10 cxxabiv120 si_class_type_infoE
.weak ZTSN10 cxxabiv121 vmi_class_type_infoE
.weak ZTSN10 cxxabiv123 fundamental_type_infoE
 .weak ZTSN10 cxxabiv129 pointer to member type infoE
```

```
.weak _ZTSPDh
.weak _ZTSPDi
.weak ZTSPDn
.weak ZTSPDs
.weak ZTSPKDh
.weak ZTSPKDi
.weak ZTSPKDn
.weak ZTSPKDs
.weak ZTSPKa
.weak ZTSPKb
.weak ZTSPKc
.weak ZTSPKd
 .weak ZTSPKe
.weak ZTSPKf
.weak ZTSPKg
.weak ZTSPKh
.weak ZTSPKi
.weak ZTSPKj
.weak ZTSPKl
.weak ZTSPKm
.weak ZTSPKn
.weak ZTSPKo
.weak ZTSPKs
.weak _ZTSPKv
.weak _ZTSPKv
.weak _ZTSPKw
.weak ZTSPKx
.weak ZTSPKy
.weak ZTSPA
.weak ZTSPb
.weak ZTSPc
.weak ZTSPd
.weak ZTSPe
.weak _ZTSPf
.weak _ZTSPg
.weak _ZTSPh
.weak ZTSPi
.weak ZTSPj
.weak ZTSPl
.weak ZTSPm
.weak _ZTSPn
.weak _ZTSPo
.weak _ZTSPs
.weak _ZTSPt
.weak _ZTSPv
.weak _ZTSPw
.weak ZTSPx
.weak ZTSPy
.weak ZTSa
.weak ZTSb
.weak _ZTSc
.weak _ZTSd
.weak _ZTSe
.weak _ZTSf
.weak _ZTSg
.weak _ZTSh
.weak ZTSi
.weak ZTSj
.weak ZTSl
.weak ZTSn
.weak _ZTSn
.weak _ZTSo
.weak _ZTSs
.weak ZTSt
.weak ZTSv
.weak ZTSw
 .weak ZTSx
.weak ZTSy
.weak ZTVN10 cxxabiv116 enum type infoE
.weak ZTVN10 cxxabiv116 shim type infoE
 .weak ZTVN10 cxxabiv117 array type infoE
```

```
.weak ZTVN10 cxxabiv117 class type infoE
      .weak ZTVN10 cxxabiv117 pbase type infoE
      .weak ZTVN10 cxxabiv117 phase_type_infoE
.weak ZTVN10 cxxabiv120 function_type_infoE
.weak ZTVN10 cxxabiv120 si_class_type_infoE
.weak ZTVN10 cxxabiv121 vmi_class_type_infoE
.weak ZTVN10 cxxabiv123 fundamental_type_infoE
.weak ZTVN10 cxxabiv129 pointer_to_member_type_infoE
_ZTIDh:
_ZTIDi:
  ZTIDn:
-ZTIDs:
_ZTIN10
           __cxxabiv116__enum_type_infoE:
 ZTIN10 cxxabiv116 shim type infoE:
ZTIN10 cxxabiv117 array type infoE:
_ZTIN10_cxxabiv117_class_type_infoE:
ZTIN10 cxxabiv117 pbase type infoE:
ZTIN10 cxxabiv119 pointer type infoE:
ZTIN10 cxxabiv120 function type infoE:
ZTIN10 cxxabiv120 si class type infoE:
ZTIN10 cxxabiv121 vmi_class_type_infoE:
ZTIN10 cxxabiv123 fundamental_type_infoE:
ZTIN10 cxxabiv129 pointer to member type infoE:
  ZTIPDh:
 ZTIPDi:
_ZTIPDn:
_ZTIPDs:
  ZTIPKDh:
 ZTIPKDi:
_ZTIPKDn:
  ZTIPKDs:
-ZTIPKa:
_ZTIPKb:
  ZTIPKc:
  ZTIPKd:
 ZTIPKe:
_ZTIPKf:
  ZTIPKg:
ZTIPKh:
_ZTIPKi:
  ZTIPKj:
  ZTIPK1:
_ZTIPKm:
  ZTIPKn:
  ZTIPKo:
 ZTIPKs:
_ZTIPKt:
  ZTIPKv:
 ZTIPKw:
_ZTIPKx:
  ZTIPKy:
 ZTIPa:
_ZTIPb:
_ZTIPc:
  ZTIPd:
 ZTIPe:
_ZTIPf:
  ZTIPq:
-ZTIPh:
_ZTIPi:
_ZTIPj:
  ZTIP1:
 ZTIPm:
_ZTIPn:
  ZTIPo:
 ZTIPs:
_ZTIPt:
  ZTIPv:
  ZTIPw:
 ZTIPx:
ZTIPy:
```

```
ZTIa:
 ZTIb:
_ZTIC:
 ZTId:
_ZTIG:
_ZTIf:
_ZTIg:
_ZTIh:
_ZTIi:
_ZTIj:
 ZTI1:
_ZTIm:
_ZTIn:
 ZTIo:
-ZTIs:
_ZTIt:
_ZTIV:
 ZTIw:
_ZTIX:
ZTIY:
 ZTSDh:
-ZTSDi:
_ZTSDn:
_ZTSDs:
 ZTSN10
          _cxxabiv116__enum_type_infoE:
_ZTSN10__cxxabiv116__shim_type_infoE:
ZTSN10 cxxabiv117 array type infoE:
ZTSN10 cxxabiv117 class type infoE:
ZTSN10 cxxabiv117 pbase type infoE:
ZTSN10 cxxabiv119 pointer_type_infoE:
ZTSN10 cxxabiv120 function_type_infoE:
ZTSN10 cxxabiv120 si_class_type_infoE:
_ZTSPDh:
_ZTSPDi:
 ZTSPDn:
_ZTSPDs:
_ZTSPKDh:
 ZTSPKDi:
 ZTSPKDn:
_ZTSPKDs:
_ZTSPKa:
 ZTSPKb:
_ZTSPKc:
_ZTSPKd:
 ZTSPKe:
 ZTSPKf:
_ZTSPKg:
_ZTSPKh:
_ZTSPKi:
_ZTSPKj:
_ZTSPKl:
 ZTSPKm:
 ZTSPKn:
_ZTSPKo:
 ZTSPKs:
ZTSPKt:
_ZTSPKv:
_ZTSPKw:
 ZTSPKx:
 ZTSPKy:
_ZTSPa:
 ZTSPb:
-ZTSPc:
_ZTSPd:
 ZTSPe:
 ZTSPf:
_ZTSPg:
ZTSPh:
```

```
ZTSPi:
 ZTSPj:
_ZTSPĺ:
 ZTSPm:
 ZTSPn:
_ZTSPo:
 ZTSPs:
 ZTSPt:
 ZTSPv:
 ZTSPw:
 ZTSPx:
 ZTSPy:
_ZTSa:
 ZTSb:
 ZTSc:
 ZTSd:
 ZTSe:
 ZTSf:
 ZTSg:
_ZTSh:
 ZTSi:
 ZTSi:
 ZTS1:
 ZTSm:
 ZTSn:
_ZTSo:
 ZTSs:
 ZTSt:
 ZTSv:
_ZTSw:
 ZTSx:
-ZTSy:
_ZTVN10__cxxabiv116__enum_type_infoE:
 ZTVN10 cxxabiv116 shim type infoE: ZTVN10 cxxabiv117 array type infoE:
 ZTVN10__cxxabiv117__class_type_infoE:
ZTVN10 cxxabiv117 pbase_type_infoE:
ZTVN10 cxxabiv119 pointer_type_infoE:
ZTVN10 cxxabiv120 function_type_infoE:
ZTVN10 cxxabiv120 si class type infoE:
ZTVN10 cxxabiv121 vmi class type infoE:
ZTVN10 cxxabiv123 fundamental type infoE:
ZTVN10 cxxabiv129 pointer to member type infoE:
      .word 0
      .word 0
      .word 0
```

# 21.9 Further reading

Additional information on developing code for the Arm family of processors is available from both Arm and third parties.

## **Arm publications**

Arm periodically provides updates and corrections to its documentation. See <a href="https://developer.arm.com/">https://developer.arm.com/</a> for errata documents, Knowledge Base Articles (KBAs), and Frequently Asked Questions (FAQs).

For full information about the base standard, software interfaces, and standards supported by Arm, see https://developer.arm.com/architectures/system-architectures/software-standards/abi.

In addition, see the following documentation for specific information relating to Arm® products:

- Arm Architecture Reference Manuals.
- Cortex-A series processors.
- Cortex-R series processors.
- Cortex-M series processors.
- Cortex-X series processors.
- Neoverse series processors.

## Other publications

This Arm Compiler for Embedded tools documentation is not intended to be an introduction to the C or C++ programming languages. It does not try to teach programming in C or C++, and it is not a reference manual for the C or C++ standards. Other publications provide general information about programming.

The following publications describe the C++ language:

- ISO/IEC 14882:2017, C++ Standard.
- Stroustrup, B., *The C++ Programming Language* (4th edition, 2013). Addison-Wesley Publishing Company, Reading, Massachusetts. ISBN 978-0321563842.

The following publications provide general C++ programming information:

• Stroustrup, B., *The Design and Evolution of C++* (1994). Addison-Wesley Publishing Company, Reading, Massachusetts. ISBN 0-201-54330-3.

This book explains how C++ evolved from its first design to the language in use today.

- Vandevoorde, D and Josuttis, N.M. *C++ Templates: The Complete Guide* (2003). Addison-Wesley Publishing Company, Reading, Massachusetts. ISBN 0-201-73484-2.
- Meyers, S., Effective C++ (3rd edition, 2005). Addison-Wesley Publishing Company, Reading, Massachusetts. ISBN 978-0321334879.

This provides short, specific guidelines for effective C++ development.

• Meyers, S., *More Effective C++* (2nd edition, 1997). Addison-Wesley Publishing Company, Reading, Massachusetts. ISBN 0-201-92488-9.

The following publications provide general C programming information:

• ISO/IEC 9899:2011, C Standard.

The standard is available from national standards bodies (for example, AFNOR in France, ANSI in the USA).

• Kernighan, B.W. and Ritchie, D.M., *The C Programming Language* (2nd edition, 1988). Prentice-Hall, Englewood Cliffs, NJ, USA. ISBN 0-13-110362-8.

This book is co-authored by the original designer and implementer of the C language, and is updated to cover the essentials of ANSI C.

- Harbison, S.P. and Steele, G.L., A C Reference Manual (5th edition, 2002). Prentice-Hall, Englewood Cliffs, NJ, USA. ISBN 0-13-089592-X.
  - This is a very thorough reference guide to C, including useful information on ANSI C.
- Plauger, P., The Standard C Library (1991). Prentice-Hall, Englewood Cliffs, NJ, USA. ISBN 0-13-131509-9.
  - This is a comprehensive treatment of ANSI and ISO standards for the C Library.
- Koenig, A., C Traps and Pitfalls, Addison-Wesley (1989), Reading, Mass. ISBN 0-201-17928-8.
  - This explains how to avoid the most common traps in C programming. It provides informative reading at all levels of competence in C.

See <a href="http://www.dwarfstd.org">http://www.dwarfstd.org</a> for the latest information about the *Debug With Arbitrary Record Format* (DWARF) debug table standards and ELF specifications.

# **Proprietary Notice**

This document is protected by copyright and other related rights and the use or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of Arm Limited ("Arm"). No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information for the purposes of determining whether the subject matter of this document infringes any third party patents.

The content of this document is informational only. Any solutions presented herein are subject to changing conditions, information, scope, and data. This document was produced using reasonable efforts based on information available as of the date of issue of this document. The scope of information in this document may exceed that which Arm is required to provide, and such additional information is merely intended to further assist the recipient and does not represent Arm's view of the scope of its obligations. You acknowledge and agree that you possess the necessary expertise in system security and functional safety and that you shall be solely responsible for compliance with all legal, regulatory, safety and security related requirements concerning your products, notwithstanding any information or support that may be provided by Arm herein. In addition, you are responsible for any applications which are used in conjunction with any Arm technology described in this document, and to minimize risks, adequate design and operating safeguards should be provided for by you.

This document may include technical inaccuracies or typographical errors. THIS DOCUMENT IS PROVIDED "AS IS". ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, Arm makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, any patents, copyrights, trade secrets, trademarks, or other rights.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Reference by Arm to any third party's products or services within this document is not an express or implied approval or endorsement of the use thereof.

This document consists solely of commercial items. You shall be responsible for ensuring that any permitted use, duplication, or disclosure of this document complies fully with any relevant

export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word "partner" in reference to Arm's customers is not intended to create or refer to any partnership relationship with any other company. Arm may make changes to this document at any time and without notice.

This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version of this document shall prevail.

The validity, construction and performance of this notice shall be governed by English Law.

The Arm corporate logo and words marked with ® or ™ are registered trademarks or trademarks of Arm Limited (or its affiliates) in the US and/or elsewhere. Please follow Arm's trademark usage guidelines at https://www.arm.com/company/policies/trademarks. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners.

Arm Limited. Company 02557590 registered in England.

110 Fulbourn Road, Cambridge, England CB1 9NJ.

PRE-1121-V1.0

# Product and document information

Read the information in these sections to understand the release status of the product and documentation, and the conventions used in Arm documents.

# **Product status**

All products and services provided by Arm require deliverables to be prepared and made available at different levels of completeness. The information in this document indicates the appropriate level of completeness for the associated deliverables.

# Product completeness status

The information in this document is Final, that is for a developed product.

# **Revision history**

These sections can help you understand how the document has changed over time.

#### Document release information

The Document history table gives the issue number and the released date for each released issue of this document.

#### **Document history**

| Issue       | Date            | Confidentiality      | Change                                   |
|-------------|-----------------|----------------------|------------------------------------------|
| 0623-<br>01 | 16 October 2024 | Non-<br>Confidential | Arm Compiler for Embedded v6.23 Release. |
| 0622-<br>00 | 13 March 2024   | Non-<br>Confidential | Arm Compiler for Embedded v6.22 Release. |
| 0621-<br>00 | 11 October 2023 | Non-<br>Confidential | Arm Compiler for Embedded v6.21 Release. |
| 0620-<br>00 | 15 March 2023   | Non-<br>Confidential | Arm Compiler for Embedded v6.20 Release. |
| 0619-<br>00 | 12 October 2022 | Non-<br>Confidential | Arm Compiler for Embedded v6.19 Release. |
| 0618-<br>00 | 22 March 2022   | Non-<br>Confidential | Arm Compiler for Embedded v6.18 Release. |

| Issue       | Date                | Confidentiality      | Change                                                 |
|-------------|---------------------|----------------------|--------------------------------------------------------|
| 0617-<br>00 | 20 October 2021     | Non-<br>Confidential | Arm Compiler for Embedded v6.17 Release.               |
| 0616-<br>01 | 12 March 2021       | Non-<br>Confidential | Documentation update 1 for Arm Compiler v6.16 Release. |
| 0616-<br>00 | 3 March 2021        | Non-<br>Confidential | Arm Compiler v6.16 Release.                            |
| 0615-<br>01 | 14 December<br>2020 | Non-<br>Confidential | Documentation update 1 for Arm Compiler v6.15 Release. |
| 0615-<br>00 | 7 October 2020      | Non-<br>Confidential | Arm Compiler v6.15 Release.                            |
| 0614-<br>00 | 26 February 2020    | Non-<br>Confidential | Arm Compiler v6.14 Release.                            |
| 0613-<br>00 | 9 October 2019      | Non-<br>Confidential | Arm Compiler v6.13 Release.                            |

# **Change history**

The first table is for the first release. Then, each table compares the new issue of the manual with the last released issue of the manual. Release numbers match the revision history in Document release information on page 426.

Table 2: Issue 0615-01

| Changes                                                                                                                                                                                                                                               | Topics affected                                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|
| Added chapters about the SVE compiler.                                                                                                                                                                                                                | Getting started with the SVE features in Arm Compiler.                   |
|                                                                                                                                                                                                                                                       | • SVE Coding Considerations with Arm Compiler for Embedded 6.            |
| Added note about Arm Compiler for Embedded and undefined                                                                                                                                                                                              | Selecting source language options.                                       |
| behavior.                                                                                                                                                                                                                                             | Standards compliance in Arm Compiler for Embedded 6.                     |
| Added a note about not specifying both the architecture (-march)                                                                                                                                                                                      | Mandatory armclang options.                                              |
| and the processor (-mcpu).                                                                                                                                                                                                                            | Selecting floating-point options.                                        |
| Added details about the SVE and SVE2 intrinsics support.                                                                                                                                                                                              | Using SVE and SVE2 intrinsics directly in your C code.                   |
| Reworded the note about dynamic linking not being supported for Cortex <sup>®</sup> -M processors.                                                                                                                                                    | SysV Dynamic Linking.                                                    |
| Added note clarifying that Arm Compiler for Embedded 6 is not based on the same revision as any specific release of the open-source version of LLVM and Clang, and might contain Arm-specific changes which are not included in open-source versions. | Clang and LLVM documentation.                                            |
| Updated text and examples to clarify correct naming of sections when using #pragma clang section.                                                                                                                                                     | Scatter file section or object placement with Link-Time<br>Optimization. |
| Added note that all eXecute In Place (XIP) code must be stored in                                                                                                                                                                                     | Root region.                                                             |
| root regions.                                                                                                                                                                                                                                         | Root regions.                                                            |

| Changes                                                                                                                                                          | Topics affected                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| Improved explanation of when to use the volatile keyword to prevent unwanted removal of inline assembler code when building optimized output.                    | Writing inline assembly code.                     |
| Added details of the new -Omin compiler option which minimizes                                                                                                   | Selecting optimization options.                   |
| code size.                                                                                                                                                       | Optimizing for code size or performance.          |
| Removed outdated note about usingARM_use_no_argv with -00 optimization level in Arm Compiler for Embedded 6. The -00 option now supports argv/argc optimization. | Selecting optimization options.                   |
| Added a note for OVERALIGN.                                                                                                                                      | Alignment of execution regions and input sections |
| Progressive terminology commitment added to Proprietary notices section (all documents).                                                                         | Proprietary notices                               |

## Table 3: Issue 0616-00

| Change                                                                                                                                      | Topics affected                                                                           |
|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| Changed std::vector <t>::const_reference to std::vector<br/>bool&gt;::const_reference.</t>                                                  | Selecting source language options.                                                        |
| Added a row in the exceptions table for all standards and moved the following list items from C++98 and C++03 rows to the new row:          |                                                                                           |
| • std::vector <bool>::const_reference</bool>                                                                                                |                                                                                           |
| • std::bitset <n></n>                                                                                                                       |                                                                                           |
| Added information about linking objects compiled with different C                                                                           | Selecting source language options.                                                        |
| or C++ standards.                                                                                                                           | Linking object files to produce an executable.                                            |
| Added a topic that describes the interaction of OVERLAY and PROTECTED attributes with armlink merge options.                                | Interaction of OVERLAY and PROTECTED attributes with armlink merge options.               |
| Added information about the effects of linking with a scatter file having ZI data in an execution region.                                   | Automatic placement ofat sections.                                                        |
| Added a note to include a .balign directive when defining your own sections with the armclang integrated assembler.                         | Using the integrated assembler.                                                           |
| Minor improvements to the Getting Started section about compile                                                                             | Compiling a Hello World example.                                                          |
| and link steps, and clarification of what the clobbered_list means when building programs with inline assembly code.                        | Writing inline assembly code.                                                             |
| Update description of -marm command-line option to clarify that it gives an error, not a warning, when used with an M-profile architecture. | Common Arm Compiler for Embedded toolchain options.                                       |
| Added a note for the workaround when entry functions or Non-<br>secure function calls have more than 4 arguments.                           | Overview of building Secure and Non-secure images with the<br>Armv8-M Security Extension. |

## Table 4: Issue 0617-00

| Change                                                                                                                                           | Topics affected                                        |
|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| Added a description of -mthumb to the Optimizing for code size or performance section of the Writing Optimized Code chapter.                     | Optimizing for code size or performance.               |
| The -01 optimization level no longer enables tail calls.                                                                                         | Selecting optimization options.                        |
| Updated the description of Link-Time Optimization (LTO). Bit-code                                                                                | Selecting optimization options.                        |
| libraries can now be used, but only if all libraries are compiled using<br>the same version of the compiler. Also, be careful with Arm C library | Optimizing across modules with Link-Time Optimization. |
| functions to avoid possible linker errors.                                                                                                       | Restrictions with Link-Time Optimization.              |

| Change                                                                                                                                                          | Topics affected                                                                           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| Renamed the Building Secure and Non-secure Images Using Armv8-M Security Extensions chapter to Security features supported in Arm Compiler for Embedded.        | Security features supported in Arm Compiler for Embedded.                                 |
| Added information about the Armv8.1-M PACBTI extension.                                                                                                         | Armv8.1-M PACBTI extension mitigations against ROP and JOP style attacks.                 |
| Added information about the Realm Management Extension (RME).                                                                                                   | Overview of the Realm Management Extension.                                               |
| Updated the list of considerations when compiling Secure and Non-secure code.                                                                                   | Overview of building Secure and Non-secure images with the<br>Armv8-M Security Extension. |
| Improved the descriptions of the ARM_PRODUCT_DEF, ARM_PRODUCT_PATH, and ARM_TOOL_VARIANT environment variables.                                                 | Toolchain environment variables.                                                          |
| Updated the list of architectures not supported by armasm.                                                                                                      | Overview of the armasm Legacy Assembler.                                                  |
| Added information on how to avoid using Run-Time Type                                                                                                           | About Run-Time Type Information.                                                          |
| Information.                                                                                                                                                    | Avoid linking in Run-Time Type Information.                                               |
|                                                                                                                                                                 | typinfo.s example source code.                                                            |
| Updated the description of the -Oz optimization level to include details of when outlining is enabled.                                                          | Selecting optimization options.                                                           |
| Improved the discussion of infinite loops in the Optimizing loops section.                                                                                      | Optimizing loops.                                                                         |
| Added notes about build attribute compatibility checking being supported only for AArch32.                                                                      | Restrictions with Link-Time Optimization.                                                 |
| Bare-metal <i>Position Independent Executable</i> (PIE) is no longer deprecated and is supported for both AArch64 state and AArch32 state.                      | Bare-metal Position Independent Executables                                               |
| Added a note that armclang always applies the rules for type auto-deduction from C++17, regardless of which C++ source language mode a program is compiled for. | Selecting source language options                                                         |
| Added information on sealing the stack when building secure images.                                                                                             | Overview of building Secure and Non-secure images with the<br>Armv8-M Security Extension. |
|                                                                                                                                                                 | Building a Secure image using the Armv8-M Security Extension.                             |
| Added topic about floating-point division by zero errors in C and C+ + code.                                                                                    | Floating-point division by zero errors in C and C++ code                                  |
| Updated the description of C++14 to include the -fsized-deallocation command-line option.                                                                       | Selecting source language options.                                                        |
| Added a description of the literal pool options in armclang.                                                                                                    | Literal pool options in armclang.                                                         |

## Table 5: Issue 0618-00

| Change                                                                                                                                   | Topics affected                                          |
|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| Added table showing supported C/C++ language variants.                                                                                   | Getting Started.                                         |
| Expanded note about using the same version of the compiler to build all components of a project to address use of third-party libraries. | Selecting source language options.                       |
| Added a topic that describes how to add .cfi directives to GNU-syntax assembly soucre code that are required for debugging.              | How to get a backtrace through assembler functions.      |
| Corrected and clarified parts of the Effect of the volatile keyword on compiler optimization.                                            | Effect of the volatile keyword on compiler optimization. |

| Change                                                                                                                                                                                                                    | Topics affected                                                                                                                                                                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Fixed the Scalable Vector Extension (SVE) intrinsic example that caused undefined behavior when running in the Fixed Virtual Platform (FVP), changed the FVP used to a later model, and restructured the SVE information. | <ul> <li>SVE Coding Considerations with Arm Compiler for Embedded 6.</li> <li>Running a binary in an AEMv8-A Base Fixed Virtual Platform (FVP).</li> <li>Writing inline assembly code.</li> </ul> |
| Updated the information on using intrinsics.                                                                                                                                                                              | Using intrinsics                                                                                                                                                                                  |
| Added information to avoid linking in the Arm C library.                                                                                                                                                                  | Avoid linking in the Arm C library                                                                                                                                                                |
| Clarified that the -Omin option does not provide the minimum code size.                                                                                                                                                   | Selecting optimization options                                                                                                                                                                    |
| Added Garbage collection support section for the unsupported std::pointer_safety library type.                                                                                                                            | Selecting source language options                                                                                                                                                                 |
| Removed the note about SVE auto-vectorization being a [COMMUNITY] feature. SVE auto-vectorization is supported in 6.18, but without SVE optimized libraries.                                                              | SVE Coding Considerations with Arm Compiler for Embedded 6                                                                                                                                        |
| Improved description of floating point division by zero behavior.                                                                                                                                                         | Floating-point division by zero errors in C and C++ code                                                                                                                                          |
| Added information on how to provide source code to Arm support when you encounter a problem with Arm Compiler for Embedded.                                                                                               | Providing source code to Arm support.                                                                                                                                                             |

## Table 6: Issue 0619-00

| Change                                                                                                                                                                                                   | Topics affected                                           |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--|
| Removed note about possible linker errors when using LTO without explicit references to Arm C library functions. The issue which caused these errors is resolved in 6.19.                                | Restrictions with Link-Time Optimization.                 |  |
| Clarified the meaning of scope in Effect of the volatile keyword on compiler optimization.                                                                                                               | Effect of the volatile keyword on compiler optimization.  |  |
| For std::vector <bool>::const_reference and std::bitset::const_reference, the const_reference type is defined as bool. The statement that they did not conform to the standards has been removed.</bool> | Selecting source language options.                        |  |
| Added a note that the armasm legacy assembler is deprecated.                                                                                                                                             | Writing Assembly Code.                                    |  |
|                                                                                                                                                                                                          | About the Arm Compiler for Embedded toolchain assemblers. |  |
|                                                                                                                                                                                                          | Getting Started.                                          |  |
|                                                                                                                                                                                                          | Overview of the armasm Legacy Assembler.                  |  |
| Added a note that using manual and automatic overlays within the same program is not supported.                                                                                                          | Overlay support in Arm Compiler for Embedded 6.           |  |
|                                                                                                                                                                                                          | Automatic overlay support.                                |  |
|                                                                                                                                                                                                          | Manual overlay support.                                   |  |
| Added overviews of Memory tagging and Control Flow Integrity (CFI)                                                                                                                                       | Security features supported in Arm Compiler for Embedded. |  |
| sanitizer schemes.                                                                                                                                                                                       | Overview of memory tagging.                               |  |
|                                                                                                                                                                                                          | Overview of Control Flow Integrity.                       |  |
| Added support for Undefined Behavior Sanitizer (UBSan) checks:                                                                                                                                           | Security features supported in Arm Compiler for Embedded. |  |
|                                                                                                                                                                                                          | Overview of Undefined Behavior Sanitizer.                 |  |
| Added a topic for build attributes.                                                                                                                                                                      | Build attributes.                                         |  |
| Added note that build attribute compatibility checking is supported only for AArch32 state.                                                                                                              | Restrictions with Link-Time Optimization.                 |  |
| Added caution about suppressing messages.                                                                                                                                                                | Controlling diagnostic messages.                          |  |

| Change                                                                                         | Topics affected                                                        |  |
|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--|
| Added topics for security feature best practices.                                              | Hardware errata and vulnerabilities.                                   |  |
|                                                                                                | How optimization can interfere with security.                          |  |
|                                                                                                | Security features supported in Arm Compiler for Embedded.              |  |
| Added information about dealing with leftover debug data for code and data removed by armlink. | Dealing with leftover debug data for code and data removed by armlink. |  |
| Improved descriptions for avoiding the C library.                                              | Avoid linking in the Arm C library.                                    |  |
|                                                                                                | Avoid linking in the Arm Compiler for Embedded libraries.              |  |
|                                                                                                | Reimplement the C library functions.                                   |  |
| Added information on building images that are compatible with third-party tools.               | Building images that are compatible with third-party tools.            |  |
| Improved the information for armclang option -W.                                               | Controlling diagnostic messages.                                       |  |
| Clarified the information for the armclang option -fno-builtin.                                | Avoid linking in the Arm C library.                                    |  |
| Added information about the region table format.                                               | Region Table format.                                                   |  |
| Corrected the description of the ARM_TOOL_VARIANT environment variable.                        | Toolchain environment variables.                                       |  |
| Added information for DWARF 5 support.                                                         | Standards compliance in Arm Compiler for Embedded 6.                   |  |
|                                                                                                | Building to aid debugging.                                             |  |
| Added information about C++17 support.                                                         | Selecting source language options.                                     |  |
| Added the Useful resources topic.                                                              | Useful resources.                                                      |  |

## Table 7: Issue 0620-00

| Change                                                                | Topics affected                                           |
|-----------------------------------------------------------------------|-----------------------------------------------------------|
| Added link to more information about -fsanitize=undefined.            | Selecting source language options.                        |
| Updated the default C++ language standard.                            | Selecting source language options.                        |
| Updated the description of integer division by zero errors in C code. | Integer division by zero errors in C and C++ code.        |
| Updated the installation instructions on Windows.                     | System requirements and installation.                     |
| Added details about support for Position Independent code.            | Support for position independent code.                    |
| Added details about the changes to the -fsanitize=memtag              | Overview of memory tagging.                               |
| option.                                                               | Security features supported in Arm Compiler for Embedded. |

## Table 8: Issue 0621-00

| Change                                                                                 | Topics affected                                                    |  |
|----------------------------------------------------------------------------------------|--------------------------------------------------------------------|--|
| Stack tagging implementation is fully supported.                                       | Overview of memory tagging.                                        |  |
| Moved the content of About embedded software development.                              | Embedded Software Development.                                     |  |
| Moved the content of Options for getting information about linker-<br>generated files. | Getting Image Details.                                             |  |
| Moved the content of Introduction to Arm Compiler for Embedded 6.                      | Getting Started.                                                   |  |
|                                                                                        | Tools and libraries provided with Arm Compiler for Embedded     6. |  |
|                                                                                        | Application development.                                           |  |
| Moved the content of About the Arm Librarian.                                          | Overview of the Arm Librarian.                                     |  |

| Change                                                                                                                   | Topics affected                                                                           |  |
|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--|
| Moved the content of About the fromelf image converter.                                                                  | Overview of the fromelf Image Converter.                                                  |  |
| Moved the content of About the linker and Summary of the linker features.                                                | Overview of the Linker.                                                                   |  |
| Moved the content of Overview of Arm Compiler for Embedded security-related features.                                    | Security features supported in Arm Compiler for Embedded.                                 |  |
| Moved the content of Introducing SVE.                                                                                    | • SVE Coding Considerations with Arm Compiler for Embedded 6.                             |  |
| Moved the content of Key features of the armasm assembler.                                                               | Overview of the armasm Legacy Assembler.                                                  |  |
| The Link-Time Optimization (LTO) .11vmbc section has been                                                                | Enabling Link-Time Optimization.                                                          |  |
| renamed to .llvm.lto.                                                                                                    | Optimizing across modules with Link-Time Optimization.                                    |  |
|                                                                                                                          | Restrictions with Link-Time Optimization.                                                 |  |
| Updated information about LTO and scatter files.                                                                         | Restrictions with Link-Time Optimization.                                                 |  |
|                                                                                                                          | Scatter file section or object placement with Link-Time Optimization.                     |  |
| eXecute-Only (XO) is supported on Armv6-M.                                                                               | Placement of functions and data at specific addresses.                                    |  |
|                                                                                                                          | What the linker does to create an image.                                                  |  |
|                                                                                                                          | Linker options for mapping code and data to target memory.                                |  |
| Added notes about eXecute-Only (XO) with Position Independent Code (PIC) for Armv6-M.                                    | Linker options for mapping code and data to target memory.                                |  |
| Added information for the armclang option -nobuiltininc.                                                                 | Avoid linking in the Arm C library.                                                       |  |
|                                                                                                                          | Reimplement the C library functions.                                                      |  |
| Added documentation for the -freestanding option.                                                                        | Avoid linking in the Arm C library.                                                       |  |
| Added note about <i>big-endian</i> (BE) and arm_sve.h.                                                                   | <ul> <li>Running a binary in an AEMv8-A Base Fixed Virtual Platform<br/>(FVP).</li> </ul> |  |
|                                                                                                                          | Using SVE and SVE2 intrinsics directly in your C code.                                    |  |
| Clarified the wording for libstsdc++.                                                                                    | System requirements and installation.                                                     |  |
| Clarified the software <i>floating-point</i> (FP) support in AArch64.                                                    | Selecting floating-point options.                                                         |  |
| Improved the information for volatile and infinite loops.                                                                | Effect of the volatile keyword on compiler optimization.                                  |  |
|                                                                                                                          | Optimizing loops.                                                                         |  |
| Clarified the wording for volatile.                                                                                      | Effect of the volatile keyword on compiler optimization.                                  |  |
| Updates to avoiding the libc++abi.                                                                                       | Avoid linking in the Arm C library.                                                       |  |
|                                                                                                                          | Avoid linking in the Arm Compiler for Embedded libraries.                                 |  |
|                                                                                                                          | Avoid linking in the Arm C++ libraries.                                                   |  |
|                                                                                                                          | C++ functions you can re-implement.                                                       |  |
| Updated the LTO diagram.                                                                                                 | Optimizing across modules with Link-Time Optimization                                     |  |
| Clarified the C and C++ language support and libc++ library support.                                                     | Tools and libraries provided with Arm Compiler for Embedded     6.                        |  |
| Documented support for the Straight-Line Speculation (SLS)                                                               | Security features supported in Arm Compiler for Embedded.                                 |  |
| mitigation.                                                                                                              | Overview of Straight-Line Speculation hardening.                                          |  |
| Documented support for return address signing hardening.                                                                 | Security features supported in Arm Compiler for Embedded.                                 |  |
| Added a note that the Base Platform linking model and Base Platform Application Binary Interface (BPABI) are deprecated. | Support for position independent code.                                                    |  |

#### Table 9: Issue 0622-00

| Change                                                                                                            | Topics affected                                    |
|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| Removed information about the Base Platform linking model and Base Platform Application Binary Interface (BPABI). | Support for position independent code.             |
| Added a new chapter on alignment support in Arm Compiler for Embedded 6.                                          | Alignment support in Arm Compiler for Embedded 6   |
| Improved the description for integer division by zero.                                                            | Integer division by zero errors in C and C++ code. |
| Added Memory safety best practices.                                                                               | Memory-safety best practices.                      |
| Added an overview of <i>Thread Local Storage</i> (TLS), with an example that you can compile and run.             | Thread Local Storage                               |
| Updated the description for Armv8-R AArch64 software floating-point support.                                      | Selecting floating-point options.                  |

#### Table 10: Issue 0623-01

| Change                                                                                                                     | Topics affected                                                 |
|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| Moved the topic Compiling with -mexecute-only generates an empty .text section from the Migration and Compatibility Guide. | Compiling with -mexecute-only generates an empty .text section. |
| Added the section Using the checksums.txt file to verify the installation.                                                 | System requirements and installation.                           |
| Added information about the fromelf option for getting image details.                                                      | Getting Image Details.                                          |
| Added a note about removed support for C++98 and C++03 in a future release.                                                | Selecting source language options.                              |
| Fixed the example for Calling an assembly function from C/C++ code.                                                        | Using the integrated assembler.                                 |
| Added the section Symbol definitions that affect library behavior must be in explicit objects.                             | Considerations when working with library files.                 |
| Corrected the information about controlling diagnostic messages.                                                           | Controlling diagnostic messages.                                |
| Added information about file-scope inline assembly and LTO.                                                                | Restrictions with Link-Time Optimization.                       |

# **Conventions**

The following subsections describe conventions used in Arm documents.

# Glossary

The Arm Glossary is a list of terms used in Arm documentation, together with definitions for those terms. The Arm Glossary does not contain terms that are industry standard unless the Arm meaning differs from the generally accepted meaning.

See the Arm Glossary for more information: developer.arm.com/glossary.

# Typographic conventions

Arm documentation uses typographical conventions to convey specific meaning.

| Convention                 | Use                                                                                                                                                                    |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| italic                     | Citations.                                                                                                                                                             |
| bold                       | Interface elements, such as menu names.                                                                                                                                |
|                            | Terms in descriptive lists, where appropriate.                                                                                                                         |
| monospace                  | Text that you can enter at the keyboard, such as commands, file and program names, and source code.                                                                    |
| monospace <u>underline</u> | A permitted abbreviation for a command or option. You can enter the underlined text instead of the full command or option name.                                        |
| <and></and>                | Encloses replaceable terms for assembler syntax where they appear in code or code fragments.  For example:                                                             |
|                            | MRC p15, 0, <rd>, <crn>, <opcode_2></opcode_2></crn></rd>                                                                                                              |
| SMALL CAPITALS             | Terms that have specific technical meanings as defined in the Arm® Glossary. For example, IMPLEMENTATION DEFINED, IMPLEMENTATION SPECIFIC, UNKNOWN, and UNPREDICTABLE. |



We recommend the following. If you do not follow these recommendations your system might not work.



Your system requires the following. If you do not follow these requirements your system will not work.



You are at risk of causing permanent damage to your system or your equipment, or harming yourself.



This information is important and needs your attention.



A useful tip that might make it easier, better or faster to perform a task.



A reminder of something important that relates to the information you are reading.

# **Useful resources**

This document contains information that is specific to this product. See the following resources for other useful information.

Access to Arm documents depends on their confidentiality:

- Non-Confidential documents are available at developer.arm.com/documentation. Each document link in the following tables goes to the online version of the document.
- Confidential documents are available to licensees only through the product package.

| Arm product resources                                                                          | Document ID | Confidentiality  |
|------------------------------------------------------------------------------------------------|-------------|------------------|
| Arm Compiler for Embedded Reference<br>Guide                                                   | 101754      | Non-Confidential |
| Arm Compiler for Embedded Migration and Compatibility Guide                                    | 100068      | Non-Confidential |
| Arm Compiler for Embedded Arm C and C+<br>+ Libraries and Floating-Point Support User<br>Guide | 100073      | Non-Confidential |
| Arm Compiler for Embedded Errors and Warnings Reference Guide                                  | 100074      | Non-Confidential |
| Arm Support                                                                                    | -           | -                |
| Arm Compiler for Linux                                                                         | -           | -                |
| Arm Development Studio Getting Started<br>Guide                                                | 101469      | Non-Confidential |
| Arm Development Studio User Guide                                                              | 101470      | Non-Confidential |
| Arm Compiler for Embedded Licensing Configuration                                              | -           | -                |
| Request a license                                                                              | -           | -                |
| Manage Arm Compiler Versions                                                                   | -           | Non-Confidential |
| User-based licensing User Guide                                                                | 102516      | Non-Confidential |
| CMSIS 5                                                                                        | -           | Non-Confidential |

| Arm® architecture and specifications                             | Document ID | Confidentiality  |
|------------------------------------------------------------------|-------------|------------------|
| Arm Architecture Reference Manual for A-profile architecture     | DDI 0487    | Non-Confidential |
| ARM Architecture Reference Manual<br>ARMv7-A and ARMv7-R edition | DDI 0406    | Non-Confidential |
| A-Profile Architecture                                           | -           | Non-Confidential |
| M-Profile Architecture                                           | -           | Non-Confidential |
| R-Profile Architecture                                           | -           | Non-Confidential |
| ABI for the Arm Architecture                                     | -           | Non-Confidential |
| C Library ABI for the Arm Architecture                           | -           | Non-Confidential |
| C++ ABI for the Arm Architecture                                 | -           | Non-Confidential |

| Arm® architecture and specifications                                         | Document ID | Confidentiality  |
|------------------------------------------------------------------------------|-------------|------------------|
| C++ Application Binary Interface Standard<br>for the Arm 64-bit Architecture | -           | Non-Confidential |
| DWARF for the Arm Architecture                                               | -           | Non-Confidential |
| ELF for the Arm Architecture                                                 | -           | Non-Confidential |
| Exception Handling ABI for the Arm<br>Architecture                           | -           | Non-Confidential |
| Procedure Call Standard for the Arm<br>Architecture                          | -           | Non-Confidential |
| Run-time ABI for the Arm Architecture                                        | -           | Non-Confidential |
| Support for Debugging Overlaid Programs                                      | -           | Non-Confidential |
| Addenda to, and Errata in, the ABI for the Arm Architecture                  | -           | Non-Confidential |
| Whitepaper - Armv8-M Architecture<br>Technical Overview                      | -           | Non-Confidential |
| Armv8-M Stack Sealing vulnerability                                          | -           | Non-Confidential |

| Non-Arm resources                                                                 | Document ID | Organization                              |
|-----------------------------------------------------------------------------------|-------------|-------------------------------------------|
| GCC                                                                               | -           | https://gcc.gnu.org/onlinedocs/gcc        |
| GNU Binutils                                                                      | -           | https://sourceware.org/binutils           |
| Itanium C++ ABI                                                                   | -           | https://itanium-cxx-abi.github.io/cxx-abi |
| The Security Implications Of Compiler<br>Optimizations On Cryptography - A Review | -           | https://arxiv.org                         |
| Using Clang as a Compiler                                                         | -           | https://clang.llvm.org/docs               |
| Automatic variable initialization                                                 | -           | https://reviews.llvm.org                  |
| C++ implementation status in LLVM Clang                                           | -           | https://clang.llvm.org/docs               |
| Undefined Behavior Sanitizer                                                      | -           | https://clang.llvm.org/docs               |
| Update for Universal C Runtime in Windows                                         | -           | https://support.microsoft.com             |