DIS8051 Cross-Disassembler User's Guide

# Data Sync Engineering P.O. Box 146 East Stroudsburg, PA 18301

TEL (717) 421-1977 FAX (717) 421-9095

### DIS8051

(C) Copyright 1989 by Data Sync Engineering.
All rights reserved.

### USER NOTICE

Data Sync Engineering would like to thank all of those who have contributed towards the development of this software.

We have decided to place the full version of DIS8051 into the public domain. You may copy and use this software on the conditions that the program is not distributed in modified form, that no fee or consideration is charged, and that this notice is not bypassed or removed.

Any contributions for use of this software would be greatly appreciated.

PC-DOS is a trademark of International Business Machines Corp. MS-DOS is a trademark of Microsoft Corporation. Instruction Mnemonics copyrighted Intel Corp., 1980.

# Table of Contents

| GENERA                                                                                     | AL                         |
|--------------------------------------------------------------------------------------------|----------------------------|
| 1.0<br>1.1<br>1.2                                                                          | Distribution Disk Contents |
| USING                                                                                      | THE DIS8051 DISASSEMBLER   |
| 2.0<br>2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6<br>2.7<br>2.8<br>2.9<br>2.10<br>2.11<br>2.12 | Disassembler Output Format |
| APPENI                                                                                     | DICES                      |
| 3.0<br>3.1<br>3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10                 | INTEL HEX Format           |

### 1.0 DISTRIBUTION DISK CONTENTS

DIS8051.COM - Disassembler program.

OPERAND.BIT - Mnemonic text for Bit Addressable SFR's.

OPERAND.BYT - Mnemonic text for Data Memory SFR's.

EXAMPLE.BIN - "Example" program assembled as a BINARY file.

EXAMPLE.HEX - "Example" program assembled as a HEX file.

EXAMPLE.LST - "Example" program listing.

### 1.1 GENERAL DESCRIPTION

The DIS8051 is a cross-disassembly tool. "Cross" meaning that while running on one type of a computer, it disassembles code for another. In many ways, the DIS8051 is similar to a debugger with the exception that it produces a source program code that is suitable for an assembler.

Features, such as, ASCII character display, Label generation, and cross-reference lists greatly aid in the complicated task of reconstructing or debugging a program.

A separate control file, called a TAG file, allows the user to mark (or tag) specific program areas to be disassembled as Text statements, HEX byte statements or simply ignored from disassembly.

External Operand mnemonic text files, enable the DIS8051 to be "tailored" or "adapted" to a wide variety of 8051 type Microcontrollers.

### 1.2 SYSTEM REQUIREMENTS

DIS8051 operates under MS-DOS 2.0 or greater and uses about 15K of memory. An additional 390K of memory is allocated for symbols and table storage. A typical system requirement would be about 512K bytes of memory.

DIS8051 produces a disassembled program with cross-references in three passes. Pass #1 reads the input file and tabulates symbols and references. Pass #2 rereads the input file and begins writing each line of program code. Pass #3 writes the sorted cross-reference lists for Labels, Data Memory, Bit Addressable Memory and Immediate Bytes.

An 8K Binary file, typically 23K in HEX format, may produce a disassembled source file of approximately 173K. While it is possible to run DIS8051 on a floppy disk, a hard disk would be recommended for speed considerations.

### 2.0 DISASSEMBLER OUTPUT FORMAT

All program code is written out using the conventional assembler format. This format divides each line in the program into four fields: label, op code, operand and comments.

The LABEL field is used to assign a symbolic name or label to the location of an instruction, so that it can be referenced by other instructions in the program. For example, the instruction LJMP L0100 will cause the program counter to be unconditionally loaded with the memory address 0100H which was assigned to the label L0100. The instruction at label L0100 will be the next instruction to be executed after the JUMP (LJMP) instruction is executed. Most instructions will not be labeled, however, if an instruction is referenced, the label will begin in the leftmost column of the line and will begin with the optional character (default = "L"). The body of the label will contain the target address value. The label is ended with the optional character (default = ":") and followed by a tab. If no label was assigned, the label field is skipped using a tab character.

The OP CODE field is mandatory for every line in the program that contains an instruction. The op code begins in field 2 and is separated from the label field by a tab character.

The OPERAND field is used to specify data or an address for instructions that require an operand. The operand begins in field 3 and is separated from the op code by a tab character. The DIS8051 provides three types of operand forms:

000H - 0FFH Hexadecimal format.

L0000 - LFFFF Label format.

ACC, DPL, SBUF Mnemonic format.

The COMMENT field is used to add an explanatory note to a statement. The contents of the comment field are ignored by the assembler. The text of the comment field will be preceded by the optional character (default = semicolon ";"). Comments may be used alone without being appended to a line that contains an instruction. DIS8051 uses the comment field in one of three forms:

- 1. To identify the location and contents of the current instruction.
- 2. To deblock program segments for easier interpretation.
- 3. To append the cross-reference lists.

### 2.1 INPUT FILE TYPES

The DIS8051 can disassemble Hex or Binary coded files.

HEX Hex files are translated versions of binary files. These translations are in a format of all ASCII characters. The entire file is broken down into groups of one-byte digits (which are ASCII characters). Each such group is given a separate load address (the place where it is to be loaded in memory) and a count (Number of characters in the group). In addition, there's a checksum in each group for detecting errors. HEX files can be transmitted from computer to computer or Downloaded to EPROM programmers.

If we take a look at an actual HEX file, we'll see something like this:

- :0300000020100FA
- :1001000090011812010880FEE493A3B4000122308C
- :1001100099FDC299F59921084558414D504C45002B
- :0000001FF

BINARY Binary files are images of the program as it will appear in memory. The binary image cannot be easily transmitted or Downloaded because it consists of eight-bit bytes. Communication adapters usually use the eighth bit for Parity checking which leaves only seven bits for communication. Since every possible combination of eight bits can be part of a binary file, there would be no way to signal the end of a transmission.

Just as the eighth bit is used as a Parity check in communications, it is also used to enable graphic or special character symbols in video display adapters. Viewing a binary file on the screen would show a series of characters and symbols that won't make any sense. Programs that organize and display the contents of binary files are usually called DUMP or HEXDUMP programs.

The following is a view of a binary file using HEXDUMP:

|                                         |    |    |      |    |     |    |    |    |     |    |    |    |    | 0 0 | ~ - | ~ _ | 0000 |
|-----------------------------------------|----|----|------|----|-----|----|----|----|-----|----|----|----|----|-----|-----|-----|------|
| • • • • • • • • • • • • • • • • • • • • |    |    |      |    |     | :  |    |    |     |    |    |    |    |     |     |     | 0010 |
|                                         | 30 | 22 | 01   | 00 | В4  | A3 | 93 | E4 | FE  | 80 | 08 | 01 | 12 | 18  | 01  | 90  | 0100 |
| LEXAMPLE.                               | 00 | 45 | 4 C. | 50 | 4 D | 41 | 58 | 45 | 0.8 | 21 | 99 | F5 | 99 | C.2 | FD  | 99  | 0110 |

### 2.2 GETTING STARTED

The HEX and BINARY data shown on the previous page, were from the example files supplied on this disk. The files are called EXAMPLE.HEX and EXAMPLE.BIN. The original listing, EXAMPLE.LST which is a text file, has been included for reference.

We will use these files within the descriptions of command and statement syntax.

\*\*\*\*\*\*\*\*\*\*\*

To disassemble the EXAMPLE.HEX program in a very basic format, simply type:

DIS8051 EXAMPLE.HEX <RETURN>

The following messages will appear:

DIS8051 Cross Disassembler Version 2.x PC/MS-DOS Copyright (C) 1989 Data Sync Engineering All rights reserved. .

Memory initialization ...

No Tag File

Starting PASS Number 1 - Processing: 0110 Starting PASS Number 2 - Processing: 0110

Successful Disassembly -- Source File Created. 

EXAMPLE.HEX has been disassembled and a new file called EXAMPLE.SRC was created. This new file contains the assembly language source code.

### 2.3 THE OUTPUT FILE

The source file created (EXAMPLE.SRC) will look like:

```
; Disassembled Using DIS8051 - (C)1989 Data Sync Engineering;
ORG 00000H
      LJMP L0100
      ORG
            00100H
L0100: MOV
          DPTR, #L0118
      LCALL L0108
L0106: SJMP
          L0106
L0108:
      CLR
      MOVC
           A,@A+DPTR
      INC
           DPTR
      CJNE A, #000H, L010F
      RET
     JNB TI,L010F
CLR TI
MOV SBUF,A
AJMP L0108
L010F:
L0118:
      ORL A,058H
AJMP L024D
      JNC
          L016A
      ORL
          A,000H
      Unresolved Address Reference list
L016A:
            EQU
                   0016AH
L024D:
            EQU
                   0024DH
      END
```

As you can see, DIS8051 automatically inserted Labels for memory location references and Directive statements for Assembler control. A code segmentation method is also performed by inserting blank comment lines after certain instructions, such as RET and JMP, and before a line that contains a Label.

Since PASS 1 assigned label operands to the memory referenced instructions, PASS 2 inserts these labels at their appropriate addresses. If a memory location reference was not found as an instruction address then DIS8051 automatically EQUATES the value to that label and shows it in the Unresolved Reference list.

Unresolved References are generally caused by the disassembly of ASCII text characters, Program Tables or by accesses made to undefined I/O devices or other external memory. A separate file, called a Tag file, can be used to further control the disassembly process by marking these areas of the program for a specified mode of disassembly.

### 2.4 TAG FILE DESCRIPTION

The Tag file tells the DIS8051 what mode of disassembly to switch to. This file can be created with any ASCII text editor and is identified with the same filename but has the file extension of ".TAG". Entries into the tag file consist of a four character hexadecimal start address followed by the "=" character then the command character. There are four basic disassembly modes; Instruction disassembly, Skip or ignore byte disassembly, Hex Byte table disassembly and ASCII Text disassembly (Define Byte statements containing ASCII text characters). An additional command called "Generate Label equate", forces DIS8051 to build an equate list defining the I/O and External Memory addresses. This "Equate List" is written at the beginning of the disassembled file and is not recorded within the Unresolved Address References.

Tag File Command Summary:

| Function<br>Character | Result                                       |
|-----------------------|----------------------------------------------|
| G or g                | GENERATE Label Equate for specified address. |
| S or s                | SKIP disassembly (ignores marked bytes).     |
| I or i                | INSTRUCTION disassembly.                     |
| B or b                | Define BYTE disassembly (DB 000H).           |
| T or t                | TEXT disassembly (DB 'text').                |

<sup>\*</sup> See ALTERING DISASSEMBLER FORMAT for more Tag File features.

### 2.5 ADVANCED DIS8051 OPTIONS

The DIS8051 contains powerful disassembly options that provide a more complete detail on the program that is being disassembled.

### Advanced Option Summary:

| Option<br>letter | Result                                                  |
|------------------|---------------------------------------------------------|
| B or b           | Tells DIS8051 to input a Binary coded file.             |
| C or c           | Append comment field Hexdump to each instruction line.  |
| L or l           | Converts output assembly code to lower case characters. |
| R or r           | Append Cross-reference lists to end of source file.     |
| T or t           | Include Tag File disassembly parameters.                |
| X or x           | Write Cross-Reference lists only, no assembly code.     |

Option letters must be preceded by a slash "/" and may be grouped together (e.g. DIS8051 EXAMPLE.HEX /LCTR).

#### COMMENT FIELD HEXDUMP

Comment fields are appended to each line containing a disassembled instruction. They show the Program Counters value, the HEX bytes utilized by the current instruction and the displayable ASCII character equivalent of the Hex bytes. Undisplayable characters, such as control characters, are shown as periods ".".

### CROSS-REFERENCE LISTS

The Cross-reference lists produced by the DIS8051, map out all Program Code and Memory usages. The listing shows the Label or Memory address followed by all locations that refer to that address. The referencing locations are identified by the Program Counter value shown in the comment field hexdump.

### 2.6 A GUIDED TOUR

DIS8051 EXAMPLE.HEX /RC <RETURN>

The following messages will appear:

```
DIS8051 Cross Disassembler Version 2.x PC/MS-DOS Copyright (C) 1989 Data Sync Engineering All rights reserved.

Memory initialization ...
No Tag File
Starting PASS Number 1 - Processing: 0110
Starting PASS Number 2 - Processing: 0110
Starting PASS Number 3 - Xref lists: 0000

Successful Disassembly -- Source File Created.
```

STEP 2 - View the disassembled listing (EXAMPLE.SRC).

### A GUIDED TOUR (cont.)

```
A
A,@A+DPTR
DPTR
                                ;0108 E4
;0109 93
L0108: CLR
        MOVC
        INC
                                  ;010A A3
                                 ;010B B4 00 01
        CJNE
             A, #000H, L010F
                                  ;010E 22
        RET
       JNB TI,L010F
CLR TI
MOV SBUF,A
AJMP L0108
L010F:
                                  ;010F 30 99 FD
                                                         0..
                                  ;0112 C2 99
                                                          . .
                                  ;0114 F5 99
                                  ;0116 21 08
                                                          !.
        ORL A,058H
AJMP L024D
                                  ;0118 45 58
L0118: ORL
                                                          ΕX
                                  ;011A 41 4D
                                                          AM
;
             L016A
A,000H
        JNC
                                  ;011C 50 4C
                                                          PL
                                   ;011E 45 00
        ORL
                                                          Ε.
      Unresolved Address Reference list
;
L016A: EQU 0016AH
L024D: EQU 0024DH
L024D:
    Cross-references to LABELS
; L0100= 0000
; L0106= 0106
; L0108= 0103 0116
; L010F= 010B 010F
; L0118= 0100
; L016A= 011C
; L024D= 011A
       Cross-references to Data Memory locations
; M: 00= 011E
; M: 58= 0118
; M: 99= 0114
       Cross-references to BIT addressable locations
; B: 99= 010F 0112
       Immediate Byte references
; #: 00= 010B
        END
```

A GUIDED TOUR (cont.)

When looking at the listing, notice that the area between locations 0118 to 011E contain ASCII text characters. It is also the same area that is generating the Unresolved Address References.

Hint: A complete disassembly should not produce any
Unresolved Address References.

STEP 3 - Using your text editor, create a file called EXAMPLE.TAG. In this file, write the following lines:

0118=T 011F=B FFFF

The above Tag File commands specify that; starting at location 0118, switch to TEXT mode disassembly. Then at location 011F switch to Define Byte disassembly. The FFFF is used to signal the end of the Tag file command list.

Each line of the Tag file contains only one command, but there is no limit to its length except that the "FFFF" address designation must be used to signal the end.

STEP 4 - Now disassemble the EXAMPLE.HEX program again using the Tag File parameters, lower-case character option and hexdump feature. Type:

DIS8051 EXAMPLE.HEX /TCL <RETURN>

.....

DIS8051 Cross Disassembler Version 2.x PC/MS-DOS .
Copyright (C) 1989 Data Sync Engineering All rights reserved. .

Memory initialization ...

Tag File Processed

Starting PASS Number 1 - Processing: 0110

Starting PASS Number 2 - Processing: 0110

Successful Disassembly -- Source File Created.

. Successful Disassembly Source File Cleated.

STEP 5 - By the way, we used the lower-case option to satisfy the programmers who prefer that listing method.

The final EXAMPLE.SRC result should now look like:

```
;======;
; Disassembled Using DIS8051 - (C)1989 Data Sync Engineering;
;
;
            00000h
      org
                          ;0000 02 01 00
      ljmp
            L0100
;
;
            00100h
      org
;
      mov dptr, #L0118 ;0100 90 01 18 lcall L0108 ;0103 12 01 08
L0100: mov
L0106: sjmp
          L0106
                          ;0106 80 FE
L0108: clr
           a
                          ;0108 E4
      movc a,@a+dptr
                          ;0109 93
      inc dptr cjne a,#000h,L010F
                          ;010A A3
                          ;010B B4 00 01
                           ;010E 22
      ret
;
L010F:
      jnb
           ti,L010F
                          ;010F 30 99 FD
                                            0..
                          ;0112 C2 99
      clr ti
mov sbuf,a
                                             . .
                          ;0114 F5 99
      ajmp
          L0108
                           ;0116 21 08
L0118: db
           'EXAMPLE'
            000h
      db
                          ;011F 00
     Unresolved Address Reference list
      end
```

### 2.7 DISASSEMBLY OUTPUT DESCRIPTION

The ORG assembly directives were inserted from information contained in the  $\mbox{HEX}$  file.

```
ORG 00000H

;

LJMP L0100 ;0000 02 01 00 ...

;

ORG 00100H

:03 0000 00 020100 FA
:10 0100 00 90011812010880FEE493A3B400012230 8C
----
|
+---> HEX file Load Address information
```

```
L0100: MOV DPTR, #L0118 ;0100 90 01 18
LCALL L0108 ;0103 12 01 08
L0106: SJMP L0106
                                ;0106 80 FE
                              ;0108 E4
;0109 93
;010A A3
;010B B4 00 01
L0108: CLR
             A
       MOVC A, @A+DPTR
INC DPTR
       CJNE A, #000H, L010F
       RET
                                ;010E 22
                              ;010F 30 99 FD
;0112 C2 99
             TI,L010F
                                                      0..
L010F:
       JNB
       CLR
             ΤI
                                                       . .
                                ;0114 F5 99
             SBUF,A
       MOV
       AJMP L0108
                                ;0116 21 08
                                                       !.
                              ;0118 45 58
       ORL A,058H
AJMP L024D
L0118: ORL
                                                       ΕX
                                ;011A 41 4D
                                                       AM
;
       JNC
               L016A
                                 ;011C 50 4C
                                 ;011E 45 00
       ORL
               A,000H
     Program Counter <-----
              HEX bytes utilized <----+
                    ASCII equivalent of HEX bytes <----+
```

### 2.8 ALTERING THE DISASSEMBLER FORMAT

Because of variations in Assembler Formats and Directive statement syntax, it may become necessary to alter certain directive and delimiter sequences. The Tag File can be used to change the default setting of these formats. Listed below are the output formats and their default settings:

| Format<br>Type                                                                                                                                     | Default<br>Setting     | Tag<br>Function       | Max<br>Size      |
|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------|------------------|
| Origin Directive Equate Directive Define Directive for HEX Bytes Define Directive for ASCII Text                                                   | ORG<br>EQU<br>DB<br>DB | O<br>E<br>D<br>A      | 4<br>4<br>4<br>4 |
| Start-of-Label character<br>End-of-Equate-Name delimiter characters<br>End-of-Label-Name delimiter characters<br>Comment Field delimiter character | r :                    | L<br>W<br>X<br>Y<br>Z | 1<br>1<br>1<br>1 |
| Output File Extension                                                                                                                              | SRC                    | F                     | 3                |
| Mask 7-bits for ASCII hexdump                                                                                                                      | 8-bit                  | M                     | -                |
| Alternate HEX Notation                                                                                                                             | 0н                     | \$                    | _                |

Valid examples of format changes:

| Tag Command line                                                                  | Change from:                     | To:                               |
|-----------------------------------------------------------------------------------|----------------------------------|-----------------------------------|
| 0000=0.ORG<br>0000=EEQ<br>0000=DDFB<br>0000=ATEXT<br>0000=LZ<br>0000=X<br>0000=Y" | ORG<br>EQU<br>DB<br>DB<br>L<br>X | .ORG EQ DFB TEXT Z (no delimiter) |
| 0000=Z*<br>0000=FTST                                                              | ;<br>SRC                         | *<br>TST                          |
| 0000=\$                                                                           | 0Н                               | \$                                |

### 2.9 CROSS REFERENCE LISTS

```
Cross-references to LABELS
; L0100= 0000
; L0106= 0106
; L0108= 0103 0116
; L010F= 010B 010F
; L0118= 0100
; L016A= 011C
; L024D= 011A
         +----> Program address producing the reference.
   +----> Referenced Label (instruction address).
       Cross-references to Data Memory locations
; M: 99= 0114
          +----> Program address producing the reference.
  \mid +----> Data Memory Byte Address (99 = address for SBUF).
 +----> Indicates address is for Data Memory or byte memory.
       Cross-references to BIT addressable locations
; B: 99= 010F 0112
        +-----> Program addresses producing the reference.
 +----> Bit Addressable Memory (99 = bit address for TI).
 +----> Indicates address is for a BIT Addressable memory.
       Immediate Byte references
 #: 00= 010B
             ----> Program addresses producing the reference.
    +----> Immediate Values (usually called CONSTANTS).
 +----> Indicates immediate byte value.
```

### 2.10 OPERAND TEXT FILES

When a disassembly process is started, the DIS8051 loads in two text files, OPERAND.BYT and OPERAND.BIT. These files contain the text substitution for the BYTE and BIT address mnemonics. They are used to adapt the DIS8051 disassembler to other members of the 8051 family.

The rules, on the following page, should be followed when modifying the OPERAND.BYT and OPERAND.BIT files.

Entries within the files begin with Byte or Bit address "00" and end with address "FF". Each line contains a total of ten characters including the carriage-return and line-feed. An operand mnemonic is terminated by the "=" character. Any text after this character is ignored.

The following examples show the difference between the 8052 and 80C152 SFR register assignment:

### Special Function Register BYTE address (OPERAND.BYT)

| Byte Address | 8052     | 80C152   |
|--------------|----------|----------|
|              |          |          |
| C8           | T2CON=== | IEN1==== |

### Special Function Register BIT addresses (OPERAND.BIT)

| Bit Address | 8052     | 80C152   |
|-------------|----------|----------|
|             |          |          |
| C8          | T2CP==== | EGSRV=== |
| C9          | T2C====  | EGSRE=== |
| CA          | TR2====  | EDMA0=== |
| СВ          | EXEN2=== | EGSTV=== |
| CC          | TLCK==== | EDMA1=== |
| CD          | RCLK==== | EGSTE=== |
| CE          | EXF2==== | 0CEH==== |
| CF          | TF2====  | 0CFH==== |

### 2.11 TEXT FILE MODIFICATION RULES

- 1. All text should be entered in upper case characters.
- 2. The "=" is used to end the mnemonic text word.
- 3. Only up to a seven character mnemonic can be used.
- 4. Each line must contain eight characters plus CR and LF. Any fill character can be used as long as the "=" character precedes it.
- 5. All characters after the "=" will not be inserted into the assembly output file.
- 6. Non applicable mnemonics, such as BIT addresses CE & CF of the 80C152, must contain at least one printable character. Hex notations (0--H) are generally recommended.
- 7. Although, address locations 00 to 7F are not part of the SFR register range, they are set to the hex notations 000H to 07FH. Symbol names can be used instead.

### 2.12 ERROR MESSAGES

# Error -- No Input File Specified

Filename was missing in the command line.

Command Line syntax: DIS8051 <filename>[.ext] [/options]

# Error -- Input File Did Not Open

Input File was not found. Check Drive, Path or Filename.

# Error -- Input File Empty

No data found in input file. Check File contents.

# Error -- Insufficient Disk Space

Disk or Directory Full.

Insert a new disk or delete unused files.

# Load Error In HEX File

Checksum Error in HEX File. Try another HEX file.

# Error When Loading Operand Text Files

Either wrong file length, Empty File, or File Not Found. Check OPERAND.BIT and OPERAND.BYT files.

A large amount of memory has been allocated for Cross-reference tables. If in the event, which is unlikely, an overflow has occured, a warning message will be displayed and that particular reference list will be truncated at it's maximum capacity of 32,766 references.

# 3.0 INTEL HEX FORMAT

### DATA RECORD ---

| BYTE # | 1         | Colon (:), signifies start of a record.    |
|--------|-----------|--------------------------------------------|
|        | 2 & 3     | Number of data bytes in this record.       |
|        | 4 & 5     | Load address for this record, High Byte.   |
|        | 6 & 7     | Load address for this record, Low Byte.    |
|        | 8 & 9     | Record type, must be "00".                 |
|        | 10 to X   | Data bytes, two ASCII hex characters each. |
|        | X+1 & X+2 | Checksum, two ASCII hex characters.        |
|        | X+3 & X+4 | CR & LF, (carriage return & line-feed).    |

### END RECORD ---

| BYTE # | 1       | Colon (:), signifies start of a record. |
|--------|---------|-----------------------------------------|
|        | 2 & 3   | Record length, must be "00".            |
|        | 4 to 7  | Start address, "0000" = end record.     |
|        | 8 & 9   | Record type                             |
|        | 10 & 11 | Checksum, two ASCII hex characters.     |
|        | 12 & 13 | CR & LF, (carriage return & line-feed). |

The CHECKSUM is the two's complement of the 8-bit sum of the Record Length, the two byte Load Address, the Record Type, and all the Data bytes.

# 3.1 8051 INSTRUCTION SET - ARITHMETIC OPERATIONS

| Assembly form                                            | Byte/Cycle                      | Flags, Note                                          | s Description                                                                                                                                          |
|----------------------------------------------------------|---------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADD A,Rn<br>ADD A,direct                                 | 1/1<br>2/1                      | AC,CY,OV<br>AC,CY,OV                                 | Add Register to Accumulator Add Direct Byte to Accumulator                                                                                             |
| ADD A, @Ri<br>ADD A, #data                               | 1/1<br>2/1                      | AC, CY, OV<br>AC, CY, OV                             | Add Indirect RAM to Accumulator Add Immediate Data to Accumulator                                                                                      |
| ADDC A,Rn ADDC A,direct ADDC A,@Ri ADDC A,#data          | 1/1<br>2/1<br>1/1<br>2/1        | AC,CY,OV<br>AC,CY,OV<br>AC,CY,OV<br>AC,CY,OV         | Add Register to Acc with Carry<br>Add Direct Byte to Acc with Carry<br>Add Indirect RAM to Acc with Carry<br>Add Immediate Data to Acc with Carry      |
| DA A                                                     | 1/1                             | CY,4                                                 | Decimal Adjust Accumulator                                                                                                                             |
| DEC A DEC Rn DEC direct DEC @Ri                          | 1/1<br>1/1<br>2/1<br>1/1        |                                                      | Decrement Accumulator Decrement Register Decrement Direct Byte Decrement Indirect RAM                                                                  |
| DIV AB                                                   | 1/4                             | CY=0, OV, 5                                          | Divide Accumulator by B Register                                                                                                                       |
| INC A INC Rn INC direct INC @Ri INC DPTR                 | 1/1<br>1/1<br>2/1<br>1/1<br>1/2 |                                                      | Increment Accumulator Increment Register Increment Direct Byte Increment Indirect RAM Increment Data Pointer                                           |
| MUL AB                                                   | 1/4                             | CY=0, OV, 7                                          | Multiply Accumulator and B Register                                                                                                                    |
| SUBB A,Rn<br>SUBB A,direct<br>SUBB A,@Ri<br>SUBB A,#data | 1/1<br>2/1<br>1/1<br>2/1        | AC, CY, OV<br>AC, CY, OV<br>AC, CY, OV<br>AC, CY, OV | Subtract Register from Acc w/borrow<br>Sub Direct Byte from Acc w/borrow<br>Sub Indirect RAM from Acc w/borrow<br>Sub Immediate Data from Acc w/borrow |

# 3.2 8051 INSTRUCTION SET - LOGICAL OPERATIONS

| Assembly form Byt                                                         | e/Cycle                                       | Flags, Note | s Description                                                                                                                                                                                                                |
|---------------------------------------------------------------------------|-----------------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ANL A,Rn ANL A,direct ANL A,@Ri ANL A,#data ANL direct,A ANL direct,#data | 1/1<br>2/1<br>1/1<br>2/1<br>2/1<br>2/1<br>3/2 |             | AND Register to Accumulator AND Direct Byte to Accumulator AND Indirect RAM to Accumulator AND Immediate Data to Accumulator AND Accumulator to Direct Byte AND Immediate Data to Direct Byte                                |
| CLR A                                                                     | 1/1                                           |             | Clear Accumulator                                                                                                                                                                                                            |
| CPL A                                                                     | 1/1                                           |             | Complement Accumulator                                                                                                                                                                                                       |
| ORL A,Rn ORL A,direct ORL A,@Ri ORL A,#data ORL direct,A ORL direct,#data | 1/1<br>2/1<br>1/1<br>2/1<br>2/1<br>2/1<br>3/2 |             | OR Register to Accumulator OR Direct Byte to Accumulator OR Indirect RAM to Accumulator OR Immediate Data to Accumulator OR Accumulator to Direct Byte OR Immediate Data to Direct Byte                                      |
| RL A                                                                      | 1/1                                           |             | Rotate Accumulator Left                                                                                                                                                                                                      |
| RLC A                                                                     | 1/1                                           | CY          | Rotate Acc Left through Carry                                                                                                                                                                                                |
| RR A                                                                      | 1/1                                           |             | Rotate Accumulator Right                                                                                                                                                                                                     |
| RRC A                                                                     | 1/1                                           | СҮ          | Rotate Acc Right through Carry                                                                                                                                                                                               |
| SWAP A                                                                    | 1/1                                           |             | Swap Nibbles within the Accumulator                                                                                                                                                                                          |
| XRL A,Rn XRL A,direct XRL A,@Ri XRL A,#data XRL direct,A XRL direct,#data | 1/1<br>2/1<br>1/1<br>2/1<br>2/1<br>2/1<br>3/2 |             | Exclusive-OR Register to Accumulator<br>Exclusive-OR Direct Byte to Acc<br>Exclusive-OR Indirect RAM to Acc<br>Exclusive-OR Immediate Data to Acc<br>Exclusive-OR Acc to Direct Byte<br>Exclusive-OR Imm Data to Direct Byte |

# 3.3 8051 INSTRUCTION SET - DATA TRANSFER

| Asse                     | mbly form Byt                                                             | e/Cycle Flags,Note       | s Description                                                                                                                                                         |
|--------------------------|---------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MOV<br>MOV<br>MOV        | A,Rn<br>A,direct<br>A,@Ri<br>A,#data                                      | 1/1<br>2/1<br>1/1<br>2/1 | Move Register to Accumulator Move Direct Byte to Accumulator Move Indirect RAM to Accumulator Move Immediate Data to Accumulator                                      |
| MOV<br>MOV<br>MOV        | Rn,A<br>Rn,direct<br>Rn,#data                                             | 1/1<br>2/2<br>2/1        | Move Accumulator to Register<br>Move Direct Byte to Register<br>Move Immediate Data to Register                                                                       |
| MOV<br>MOV<br>MOV<br>MOV | direct, A<br>direct, Rn<br>direct, direct<br>direct, @Ri<br>direct, #data | 3/2<br>2/2               | Move Accumulator to Direct Byte Move Register to Direct Byte Move from Direct Byte to Direct Byte Move Indirect RAM to Direct Byte Move Immediate Data to Direct Byte |
| MOV<br>MOV<br>MOV        | <pre>@Ri,A @Ri,direct @Ri,#data</pre>                                     | 1/1<br>2/2<br>2/1        | Move Accumulator to Indirect RAM<br>Move Direct Byte to Indirect RAM<br>Move Immediate Data to Indirect RAM                                                           |
| MOV                      | DPTR,#data16                                                              | 3/2                      | Load Data Pointer w/ 16-bit Constant                                                                                                                                  |
| MOVC<br>MOVC             | A,@A+DPTR<br>A,@A+PC                                                      | 1/2<br>1/2               | Move Code Byte relative DPTR to Acc<br>Move Code Byte relative to PC to Acc                                                                                           |
| POP                      | direct                                                                    | 2/2                      | Pop Direct Byte from Stack                                                                                                                                            |
| PUSH                     | direct                                                                    | 2/2                      | Push Direct Byte onto Stack                                                                                                                                           |
| XCH<br>XCH               | A,Rn<br>A,direct                                                          | 1/1<br>2/1               | Exchange Register with Accumulator<br>Exchange Direct Byte with Accumulato                                                                                            |
| XCH                      | A,@Ri                                                                     | 1/1                      | Exchange Indirect RAM with Acc                                                                                                                                        |
| XCHD                     | A,@Ri                                                                     | 1/1                      | Exchange Low Nibble Ind RAM with Acc                                                                                                                                  |

r

# 3.4 8051 INSTRUCTION SET - BOOLEAN VARIABLE MANIPULATION

| Asse         | mbly form                     | Byte/Cycle        | Flags, Notes | s Description                                                                                |
|--------------|-------------------------------|-------------------|--------------|----------------------------------------------------------------------------------------------|
|              | C,bit<br>C,/bit               | 2/2<br>2/2        | CY<br>CY     | AND Direct Bit to Carry AND complement of Direct Bit to Cy                                   |
| CLR<br>CLR   | C<br>bit                      | 1/1<br>2/1        | СУ           | Clear Carry<br>Clear Direct Bit                                                              |
| CPL<br>CPL   | C<br>bit                      | 1/1<br>2/1        | СУ           | Complement Carry Complement Direct Bit                                                       |
| JNB          | bit,rel<br>bit,rel<br>bit,rel | 3/2<br>3/2<br>3/2 | AC,CY,OV,6   | Jump if Direct Bit is set Jump if Direct Bit is Not set Jump if Direct Bit set then Clear it |
| JC<br>JNC    |                               | 2/2<br>2/2        |              | Jump if Carry is set<br>Jump if Carry is Not set                                             |
| MOV<br>MOV   | C,bit<br>bit,C                | 2/1<br>2/2        | СУ           | Move Direct Bit to Carry<br>Move Carry to Direct Bit                                         |
|              | C,bit<br>C,/bit               | 2/2<br>2/2        | CY<br>CY     | OR Direct Bit to Carry OR complement of Direct Bit to Carry                                  |
| SETB<br>SETB | C<br>bit                      | 1/1<br>2/1        | СУ           | Set Carry<br>Set Direct Bit                                                                  |

# 3.5 8051 INSTRUCTION SET - PROGRAM BRANCHING

|   | Assemb       | oly form Byte                   | e/Cycle    | Flags, Notes   | s Description                                                            |
|---|--------------|---------------------------------|------------|----------------|--------------------------------------------------------------------------|
| r | ACALL        | addr 11                         | 2/2        | 1              | Absolute Subroutine Call, 11-bit add                                     |
|   | AJMP         | addr 11                         | 2/2        | 2              | Absolute Jump, 11-bit address                                            |
| 1 | CJNE<br>CJNE | A, direct, rel<br>A, #data, rel |            | CY, 3<br>CY, 3 | Comp Dir Byte to Acc, Jmp not equal Compare Immed to Acc & Jump not equa |
| 1 | CJNE         | Rn,#data,rel                    | 3/2        | CY,3           | Compare Immed to Reg & Jump not equa                                     |
| 1 | CJNE         | @Ri,#data,re                    | 13/2       | CY,3           | Comp Imm to Indir Ri, Jump not equal                                     |
| 0 | DJNZ         | Rn,rel                          | 2/2        |                | Decrement Register & Jump if not zer                                     |
| 0 | DJNZ         | direct,rel                      | 3/2        |                | Decrement Direct Byte & Jump not zer                                     |
|   | JMP (        | §A+DPTR                         | 1/2        |                | Jump indirect relative to the DPTR                                       |
|   | JNZ 1        | -                               | 2/2<br>2/2 |                | Jump if Accumulator is Not Zero<br>Jump if Accumulator is Zero           |
|   | LCALL        | addr 16                         | 3/2        |                | Long Subroutine Call, 16-bit Address                                     |
|   | LJMP         | addr 16                         | 3/2        |                | Long Jump, 16-bit Address                                                |
|   | NOP          |                                 | 1/1        |                | No Operation                                                             |
|   | RET          |                                 | 1/2        |                | Return from subroutine                                                   |
|   | RETI         |                                 | 1/2        |                | Return from Interrupt                                                    |
|   | SJMP         | rel                             | 2/2        |                | Short Jump, relative address                                             |

### NOTES

1. Starting with 11H as the opcode base, the final opcode is formed by placing bits 8, 9, and 10 of the target address in bits 5, 6, and 7 of the opcode. The 8 possible opcodes in hexadecimal are then:

2. Starting with 01H as the opcode base, the final opcode is formed by placing bits 8, 9, and 10 of the target address in bits 5, 6, and 7 of the opcode. The 8 possible opcodes in hexadecimal are then:

- 3. The Carry Flag is set if the Destination Operand is less than the Source Operand, otherwise the Carry Flag is clear.
- 4. The Carry Flag is set if the BCD result in the Accumulator is greater than decimal 99.
- 5. The Overflow Flag is set if the B Register contains zero (flags a divide by zero operation). Otherwise the Overflow Flag is cleared.
- 6. If any of the condition code flags are specified as the operand of this instruction, they will be reset by the instruction if they were originally set.
- 7. The high byte of the 16-bit product is placed in the B Register, the low byte in the Accumulator.

### NOTES ON THE INSTRUCTION SET AND THE ADDRESSING MODES

addr 11 - 11-bit destination address. Used by ACALL and AJMP. Branch will be within the same 2K-byte page of Program Memory as the first byte of the following instruction.

addr 16 - 16-bit destination address. Used by LCALL and LJMP. A branch can be anywhere within the 64K-byte Program Memory address space.

bit - Direct Addressed bit in Internal Data RAM or Special Function Register.

direct - 8-bit internal data location's address. This could be an Internal Data RAM location (0-127) or an SFR [i.e., I/O port, control register, status register, ect.(128-255)].

rel - Signed (two's complement) 8-bit offset byte. Used by SJMP and all conditional jumps. Range is -128 to +127 bytes relative to first byte of the following instruction.

Rn - Register RO-R7 of the currently selected Register Bank.

@Ri - 8-bit internal data RAM location (0-255) addressed indirectly through register RO or R1.

#data - 8-bit constant included in instruction.
#data 16 - 16-bit constant included in instruction.

### 3.6 SPECIAL FUNCTION REGISTER MAP

| M: 83= DPH<br>M: 84=                                  | M: A2= M: A3= M: A4= M: A5= M: A5=                         | M: C3=                                                      |                                                           |
|-------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------|
| M: 89= TMOD<br>M: 8A= TL0<br>M: 8B= TL1<br>M: 8C= TH0 |                                                            |                                                             | M: E9= M: EA= M: EB= M: EC= M: ED=                        |
|                                                       | M: B0= P3 M: B1= M: B2= M: B3= M: B4= M: B5= M: B6= M: B7= | M: D0= PSW M: D1= M: D2= M: D3= M: D4= M: D5= M: D6= M: D7= | M: F0= B M: F1= M: F2= M: F3= M: F4= M: F5= M: F6= M: F7= |
|                                                       | M: B8= IP M: B9= M: BA= M: BB= M: BC= M: BD= M: BE= M: BF= | M: D8= M: D9= M: DA= M: DB= M: DC= M: DD= M: DE= M: DF=     | M: F8= M: F9= M: FA= M: FB= M: FC= M: FD= M: FE= M: FF=   |

### 3.7 BIT ADDRESSABLE REGISTER MAP

| B: 81= P0.1<br>B: 82= P0.2<br>B: 83= P0.3<br>B: 84= P0.4<br>B: 85= P0.5<br>B: 86= P0.6 | B: A1= P2.1<br>B: A2= P2.2<br>B: A3= P2.3<br>B: A4= P2.4<br>B: A5= P2.5        | B: C6=                                                                                        | B: E0= ACC.0<br>B: E1= ACC.1<br>B: E2= ACC.2<br>B: E3= ACC.3<br>B: E4= ACC.4<br>B: E5= ACC.5<br>B: E6= ACC.6<br>B: E7= ACC.7 |
|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| B: 8A= 111<br>B: 8B= IE1<br>B: 8C= TR0<br>B: 8D= TF0<br>B: 8E= TR1                     | B: AA= EXI B: AB= ET1 B: AC= ES B: AD= ET2 B: AE=                              | B: C8= T2CP B: C9= T2C B: CA= TR2 B: CB= EXEN2 B: CC= TCLK B: CD= RCLK B: CE= EXF2 B: CF= TF2 | B: EA= B: EB= B: EC= B: ED= B: EE=                                                                                           |
| B: 92= P1.2<br>B: 93= P1.3<br>B: 94= P1.4<br>B: 95= P1.5<br>B: 96= P1.6                | B: B2= P3.2<br>B: B3= P3.3<br>B: B4= P3.4<br>B: B5= P3.5<br>B: B6= P3.6        | B: D0= P B: D1= B: D2= OV B: D3= RS0 B: D4= RS1 B: D5= F0 B: D6= AC B: D7= CY                 | B: F3= B.3<br>B: F4= B.4<br>B: F5= B.5<br>B: F6= B.6                                                                         |
|                                                                                        | B: B8= PX0 B: B9= PT0 B: BA= PX1 B: BB= PT1 B: BC= PS B: BD= PT2 B: BE= B: BF= |                                                                                               | B: F8= B: F9= B: FA= B: FB= B: FC= B: FD= B: FE= B: FF=                                                                      |

### 3.8 SPECIAL FUNCTION REGISTER ASSIGNMENTS

|    | Reg<br>Name | Byte<br>Addr | 7                                         | 6                                              |             |             | ldres<br>3      |             | 1            | 0       | Byte / Bit<br>Description                                                                                                                              |
|----|-------------|--------------|-------------------------------------------|------------------------------------------------|-------------|-------------|-----------------|-------------|--------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | PO          | 80           | 87<br> <br> <br> <br> <br> <br> <br> <br> | 86<br> <br> <br> <br> <br> <br> <br> <br> <br> |             |             | <br> <br> <br>+ | ·           | <br>+        | +>>>>   | Port 0 P0.0 Port 0 bit 0 P0.1 Port 0 bit 1 P0.2 Port 0 bit 2 P0.3 Port 0 bit 3 P0.4 Port 0 bit 4 P0.5 Port 0 bit 5 P0.6 Port 0 bit 6 P0.7 Port 0 bit 7 |
|    | SP          | 81           | _                                         | -                                              | _           | _           | -               | -           | -            | -       | Stack Pointer                                                                                                                                          |
|    | DPL         | 82           | _                                         | -                                              | -           | -           | -               | -           | -            | -       | Data Pointer Low (DPTR)                                                                                                                                |
|    | DPH         | 83           | -                                         | -                                              | -           | _           | -               | -           | -            | -       | Data Pointer High (DPTR)                                                                                                                               |
|    | PCON        | 87           | -<br> <br> <br> <br> <br> <br> <br>+      |                                                |             | ·           | ·               | <br>        | +            | +>>>>>  | Power Control register IDL Idle mode bit PD Power down bit GF0 General Purpose flag GF1 General Purpose flag SMOD Double Baud Rate bit                 |
|    | TCON        | 88           | 8F<br> <br>                               | 8E<br> <br>                                    | 8D<br> <br> | 8C<br> <br> | 8B<br> <br>     | 8A<br> <br> | 89<br> <br>+ | +>      | Timer / Counter control ITO INTO edge control IEO INTO edge detect fla                                                                                 |
| g  |             |              | 1                                         |                                                | 1           |             |                 | +           |              | >       | IT1 INT1 edge control                                                                                                                                  |
| ~  |             |              | I                                         |                                                | 1           |             | +               |             |              | >       | IE1 INT1 edge detect fla                                                                                                                               |
| g  |             |              |                                           |                                                | <br>+       | +           |                 |             |              | ·>      | TRO Timer 0 run control TFO Timer 0 overflow fla                                                                                                       |
| g  |             |              | ·                                         | +                                              |             |             |                 |             |              | >       |                                                                                                                                                        |
| g  |             |              | +                                         |                                                |             |             |                 |             |              | >       | TF1 Timer 1 overflow fla                                                                                                                               |
| 1  | TMOD        | 89           | -                                         | -                                              | -           | -           | -               | -           | -            | -       | Timer /Counter Mode Contro                                                                                                                             |
| Τ. |             |              | <br> <br>                                 | <br> <br>                                      |             |             |                 | <br> <br>+  | <br>+        | +><br>> | M0 Timer 0 operate mode M1 Timer 0 operate mode C/T Counter/Timer 0 slct                                                                               |

|   | 1 | 1 | 1 | + | > | GATE | Timer 0 gate                                                         |
|---|---|---|---|---|---|------|----------------------------------------------------------------------|
|   |   | + |   |   |   | M1   | Timer 1 operate mode<br>Timer 1 operate mode<br>Counter/Timer 1 slct |
| + |   |   |   |   | > | GATE | Timer 1 gate                                                         |

# SPECIAL FUNCTION REGISTER ASSIGNMENTS (cont.)

|             | Reg<br>Name | Byte<br>Addr | 7                                         | 6                                     | Bit<br>5                    | 4                | dres:<br>3 | s<br>2     | 1     | 0                 |                                              | Byte / Bit<br>Description                                                      |
|-------------|-------------|--------------|-------------------------------------------|---------------------------------------|-----------------------------|------------------|------------|------------|-------|-------------------|----------------------------------------------|--------------------------------------------------------------------------------|
|             | TL0         | 8A           | -                                         | -                                     | -                           | _                | _          | -          | -     | _                 | Timer                                        | / Counter 0 low byte                                                           |
|             | TL1         | 8B           | -                                         | -                                     | -                           | -                | -          | -          | -     | -                 | Timer                                        | / Counter 1 low byte                                                           |
| е           | TH0         | 8C           | -                                         | -                                     | -                           | -                | -          | -          | -     | -                 | Timer                                        | / Counter 0 high byt                                                           |
| е           | TH1         | 8D           | _                                         | _                                     | _                           | _                | _          | _          | _     | -                 | Timer                                        | / Counter 1 high byt                                                           |
|             | P1          | 90           | 97<br> <br> <br> <br> <br> <br> <br> <br> | 96<br> <br> <br> <br> <br> <br> <br>+ |                             |                  | ·          | <br>       | <br>+ | +><br>><br>><br>> | P1.1<br>P1.2<br>P1.3<br>P1.4<br>P1.5<br>P1.6 | Port 1 bit 0 Port 1 bit 1 Port 1 bit 2 Port 1 bit 3 Port 1 bit 4               |
| t<br>t<br>t | SCON        | 98           | 9F<br> <br> <br> <br> <br> <br> <br>+     | 9E<br> <br> <br> <br> <br> <br>+      | 9D<br> <br> <br> <br> <br>+ |                  |            | <br>       | <br>  | +><br>><br>><br>> | RI<br>TI<br>RB8<br>TB8<br>REN<br>SM2         | 9th bit rcvd/stop bi 9th bit transmission Receiver enable Serial Port mode slc |
|             | SBUF        | 99           | -                                         | -                                     | -                           | -                | -          | _          | _     | _                 | Serial                                       | l Data Buffer                                                                  |
|             | P2          | A0           | A7<br> <br> <br>                          | A6<br> <br> <br>                      | A5<br> <br> <br>            | A4<br> <br> <br> |            | <br> <br>+ | <br>+ | +><br>>           | P2.1<br>P2.2                                 | Port 2 bit 0 Port 2 bit 1 Port 2 bit 2 Port 2 bit 3                            |

# SPECIAL FUNCTION REGISTER ASSIGNMENTS (cont.)

|        | Reg<br>Name | Byte<br>Addr | 7                                          | 6                | Bi<br>5     |             | ldres<br>3  |                   | 1      | 0                       |                                                          | Byte / Bit<br>Description                                                                                                |
|--------|-------------|--------------|--------------------------------------------|------------------|-------------|-------------|-------------|-------------------|--------|-------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| 0      | IE          | A8           | AF<br>                                     | AE<br>           | AD<br>      | AC<br>      | AB<br>      | AA<br>            | A9<br> |                         |                                                          | upt Enable register<br>Enable interrupt INT                                                                              |
| 0      |             |              | 1                                          |                  | 1           |             |             |                   | +      | >                       | ETO T                                                    | Timer 0 overflow int                                                                                                     |
| ·<br>1 |             |              | -                                          |                  | 1           |             |             | +                 |        | >                       | EX1 F                                                    | Enable interrupt INT                                                                                                     |
| T      |             |              | I                                          |                  | 1           |             | +           |                   |        | >                       | ET1                                                      | Timer 1 overflow int                                                                                                     |
|        |             |              | -                                          |                  | 1           | +           |             |                   |        | >                       | ES S                                                     | Serial Port interrup                                                                                                     |
| t      |             |              | -                                          |                  | +           |             |             |                   |        | >                       | ET2                                                      | Timer 2 ovflow or Ca                                                                                                     |
| р      |             |              | -                                          | +                |             |             |             |                   |        | >                       |                                                          |                                                                                                                          |
| _      |             |              | +                                          |                  |             |             |             |                   |        | >                       | EA F                                                     | Enable all interrupt                                                                                                     |
| S      | P3          | В0           | B7<br> <br> <br> <br> <br> <br> <br> <br>+ |                  |             |             | ·           |                   | <br>+  | ·> ·> ·> ·>             | P3.1 F<br>P3.2 F<br>P3.3 F<br>P3.4 F<br>P3.5 F<br>P3.6 F | Port 3 bit 0 Port 3 bit 1 Port 3 bit 2 Port 3 bit 3 Port 3 bit 4 Port 3 bit 5 Port 3 bit 6 Port 3 bit 7                  |
|        | IP          | B8           | BF<br> <br> <br> <br> <br> <br> <br>+      | -                |             |             | <br>        |                   |        | B8<br>+><br>><br>><br>> | PX0<br>PT0<br>PX1<br>PT1<br>PS                           | upt Priority Control INTO priority Timer O priority INT1 priority Timer 1 priority Serial Port priority Timer 2 priority |
|        | T2CON       | C8           | CF<br> <br> <br>                           | CE<br> <br> <br> | CD<br> <br> | CC<br> <br> | CB<br> <br> | CA<br> <br> <br>+ | +      | >                       | T2CP C                                                   | / Counter 2 control<br>Capture/reload flag<br>Internal/Ext select<br>Timer 2 start/stop                                  |

|   | + | +> | RCLK<br>EXF2 | Receive clock flag<br>Timer 2 external fla |
|---|---|----|--------------|--------------------------------------------|
| + |   | >  | TF2          | Timer 2 overflow fla                       |

g

g

# SPECIAL FUNCTION REGISTER ASSIGNMENTS (cont.)

|   | Reg<br>Name | Byte<br>Addr | 7                                          | 6  | Bi<br>5<br>          |                      | dres            |      | 1     | 0                       |                                                             | Byte / Bit<br>Description                                                                                                                               |
|---|-------------|--------------|--------------------------------------------|----|----------------------|----------------------|-----------------|------|-------|-------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| е | RCAP2L      | CA           | -                                          | -  | -                    | -                    | -               | _    | -     | -                       | T/C 2                                                       | Capture reg. low byt                                                                                                                                    |
|   | RCAP2H      | СВ           | -                                          | -  | -                    | -                    | -               | -    | -     | -                       | T/C 2                                                       | Capt reg. high byte                                                                                                                                     |
|   | TL2         | CC           | _                                          | _  | _                    | -                    | -               | -    | _     | _                       | Timer                                                       | / Counter 2 low byte                                                                                                                                    |
| е | TH2         | CD           | -                                          | -  | -                    | -                    | -               | -    | -     | _                       | Timer                                                       | / Counter 2 high byt                                                                                                                                    |
|   | PSW         | DO           | D7                                         |    |                      |                      | <br>            |      |       | D0<br>+><br>><br>><br>> | P OV RSO RS1 FO AC                                          | am Status Word ACC parity flag User definable flag Overflow flag Reg bank select 0 Reg bank select 1 Gen purpose Flag 0 Auxiliary carry flag Carry flag |
|   | ACC         | E0           | E7<br> <br> <br> <br> <br> <br> <br> <br>+ | E6 |                      |                      | <br>            | <br> |       | +>>>>                   | ACC.0<br>ACC.1<br>ACC.2<br>ACC.3<br>ACC.4<br>ACC.5<br>ACC.6 | Accumulator bit 0 Accumulator bit 1 Accumulator bit 2 Accumulator bit 3 Accumulator bit 4 Accumulator bit 5 Accumulator bit 6 Accumulator bit 7         |
|   | В           | F0           | F7                                         | F6 | <br> <br> <br> <br>+ | <br> <br> <br> <br>+ | <br> <br> <br>+ | <br> | <br>+ |                         | B.1<br>B.2<br>B.3<br>B.4<br>B.5                             | ister B register bit 0 B register bit 1 B register bit 2 B register bit 3 B register bit 4 B register bit 5 B register bit 6 B register bit 7           |

# 3.10 INTERRUPT VECTORS & PRIORITY LEVELS

| Event                  | Vector | Priority level     |
|------------------------|--------|--------------------|
|                        |        |                    |
| Reset                  | 000    |                    |
| External INTO          | 003    | - Highest priority |
| Counter / Timer 0      | 00B    |                    |
| External INT1          | 013    |                    |
| Counter / Timer 1      | 01B    |                    |
| Serial RCV & XMIT flag | 023    |                    |
| Timer 2 & External 2   | 02B    | - Lowest priority  |

# 3.11 USER RAM MEMORY MAP

| Byte<br>Addr                                                                                 | 7                                                                                | 6                                                              | Bi<br>5                                                                          | t Ad<br>4                                                                                    | dres<br>3                                                                              | s<br>2                                                                                       | 1                                                                                | 0                                                                                      | Byte / Bit<br>Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30 -> 7F                                                                                     | _                                                                                | -                                                              | -                                                                                | -                                                                                            | -                                                                                      | -                                                                                            | -                                                                                | _                                                                                      | 80 bytes general user RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2F<br>2E<br>2D<br>2C<br>2B<br>2A<br>29<br>28<br>27<br>26<br>25<br>24<br>23<br>22<br>21<br>20 | 7F<br>77<br>6F<br>67<br>5F<br>4F<br>47<br>3F<br>2F<br>27<br>1F<br>17<br>0F<br>07 | 7E<br>76<br>6E<br>66<br>5E<br>4E<br>46<br>36<br>2E<br>1E<br>06 | 7D<br>75<br>6D<br>65<br>5D<br>45<br>3D<br>35<br>2D<br>25<br>1D<br>15<br>0D<br>05 | 7C<br>74<br>6C<br>64<br>5C<br>54<br>4C<br>44<br>3C<br>34<br>2C<br>24<br>1C<br>14<br>0C<br>04 | 7B<br>73<br>6B<br>63<br>5B<br>53<br>4B<br>43<br>3B<br>2B<br>23<br>1B<br>13<br>0B<br>03 | 7A<br>72<br>6A<br>62<br>5A<br>52<br>4A<br>42<br>3A<br>32<br>2A<br>22<br>1A<br>12<br>0A<br>02 | 79<br>71<br>69<br>61<br>59<br>51<br>49<br>41<br>39<br>21<br>19<br>11<br>09<br>01 | 78<br>70<br>68<br>60<br>58<br>50<br>48<br>40<br>38<br>30<br>28<br>20<br>18<br>10<br>08 | Bit addressable RAM location |
| 18 -> 1F                                                                                     | _                                                                                | _                                                              | _                                                                                | _                                                                                            | _                                                                                      | _                                                                                            | _                                                                                | _                                                                                      | Bank 3 registers R0 -> R7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 10 -> 17                                                                                     | _                                                                                | -                                                              | -                                                                                | -                                                                                            | -                                                                                      | -                                                                                            | -                                                                                | _                                                                                      | Bank 2 registers R0 -> R7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 08 -> OF                                                                                     | -                                                                                | -                                                              | -                                                                                | -                                                                                            | -                                                                                      | -                                                                                            | -                                                                                | _                                                                                      | Bank 1 registers R0 -> R7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 00 -> 07                                                                                     | _                                                                                | -                                                              | _                                                                                | -                                                                                            | _                                                                                      | -                                                                                            | -                                                                                | _                                                                                      | Bank O registers RO -> R7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

