# **12C Bus Protocol**

#### **Basic Characteristics**

- two-wired bus
- originally to interact within small number of devices
- speeds:
  - 100 kbps (standard mode)
  - 400 kbps (fast mode)
  - 3.4 Mbps (high-speed mode)
- data transfers: serial, 8-bit oriented, bi-directional
- master/slave relationships with multi-master option (arbitration)
- master can operate as transmitter or receiver
- addressing: 7bit or 10bit unique addresses

## I2C Master/Slave Bus system





# Bit Transfer



## Frame Format

#### master-transmitter



#### master-receiver



from master to slave A = acknowledge (SDA LOW)

A = not acknowledge (SDA HIGH)

from slave to master S = START condition

D STOR - I''

P = STOP condition

тЬсв05

## Frame Format



## **I2C – Single Byte Transfer**



#### **Masters and Slaves**

- Master device
  - controls the SCL
  - starts and stops data transfer
  - controls addressing of other devices
- Slave device
  - device addressed by master

- Transmitter/Receiver
  - master or slave
  - master-transmitter sends data to slave-receiver
  - master-receiver requires data from slave-transmitter

## Multiple Masters



- more bus controllers can be connected
- several masters can start frame at once
- synchronization needed on SCL
- arbitration needed on SDA

## **Clock Stretching**



#### **12C** Bus Arbitration



#### Applications of I<sup>2</sup>C

I<sup>2</sup>C is appropriate for peripherals where simplicity and low manufacturing cost are more important than speed. Common applications of the I<sup>2</sup>C bus are:

- Reading configuration data from SPD EEPROMs on SDRAM, DDR SDRAM, DDR2 SDRAM memory sticks (DIMM) and other stacked PC boards.
- Supporting systems management for PCI cards.
- Accessing NVRAM chips that keep user settings.
- Accessing low speed DACs and ADCs.
- Changing contrast, hue, and color balance settings in monitors (Display Data Channel).
- Changing sound volume in intelligent speakers.
- Controlling OLED/LCD displays, like in a cellphone.
- Reading hardware monitors and diagnostic sensors, like a CPU thermostat and fan speed.
- Reading real time clocks.
- Turning on and turning off the power supply of system components.

# LPC21xx/22xx I2C interface

#### **Features**

- LPC2148 has two I2C interfaces. i.e. I2C0 & I2C1
- Standard I2C compliant bus interfaces that may be configured as Master, Slave, or Master/Slave.
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus.
- Programmable clock to allow adjustment of I2C transfer rates.
- Bidirectional data transfer between masters and slaves.
- Serial clock synchronization allows devices with different bit rates to communicate via one serial bus.
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer.
- The I2C-bus may be used for test and diagnostic purposes.



# PIN FUNCTION SELECT REGISTER (PINSEL0)

• 5:4 P0.2 00 GPIO Port 0.2 SCL0 (12C0) 01 Capture 0.0 (Timer 0) 10 Reserved 11 P0.3 00 GPIO Port 0.3 • 7:6 **SDA0 (12C0)** 01 Match 0.0 (Timer 0) 10 11 EINT1

For I2C, PINSEL\_\_\_ = \_\_\_\_

# PIN FUNCTION SELECT REGISTER (PINSEL0)

```
• 5:4
           P0.2
                            00
                                  GPIO Port 0.2
                              SCL0 (12C0)
                        01
                              Capture 0.0 (Timer 0)
                        10
                                          Reserved
                                    11
           P0.3
                                00
                                      GPIO Port 0.3
• 7:6
                                SDA0 (12C0)
                          01
                              Match 0.0 (Timer 0)
                        10
                                11
                                      EINT1
```

For I2C, PINSEL0 = 0x00000050

**I2C Registers** 

#### **I2COCONSET (I2CO Configuration Set Register)**

- It is an 8-bit read-write register.
- It is used to control the operation of the I2CO interface.

| 7      | 6        | 5   | 4   | 3  | 2  | 1        | 0 |
|--------|----------|-----|-----|----|----|----------|---|
| RESERV | ED I2CEN | STA | ѕто | SI | АА | RESERVED |   |

- •Writing a 1 to a bit in this register causes corresponding bit in the I2C control register to set.
- •Writing a 0 has no effect.
- •Bit 2 AA (Assert Acknowledge Flag)

When set to 1, Acknowledge (SDA LOW) is returned during acknowledge clock pulse on SCL. Otherwise, Not acknowledge (SDA HIGH) is returned.

•Bit 3 – SI (I2C Interrupt Flag)

This bit is set when the I2C state changes. Else it remains reset.

•Bit 4 – STO (Stop Flag)

In Master Mode, setting this bit causes the I2C interface to transmit a STOP condition. In Slave Mode, setting this bit causes recover from an error condition if any.

This bit is cleared by hardware automatically.

•Bit 5 – STA (Start Flag)

Setting this bit causes the I2C interface to enter in master mode and transmit a START condition or transmit a repeated START condition if it is already in master mode.

•Bit 6 - I2CEN (I2C Interface Enable)

Set this bit to enable I2C interface.

#### **I2COCONCLR (I2CO Configuration Clear Register)**

• It is an 8-bit write only register.



- •Writing a 1 to a bit in this register causes corresponding bit in the I2C control register to clear.
- •Writing a 0 has no effect.
- •Bit 2 AAC (Assert Acknowledge Flag Clear)
  Setting this bit clears the AA bit in I2C0CONSET register.
- •Bit 3 SIC (I2C Interrupt Flag Clear)
  Setting this bit clears the SI bit in I2C0CONSET register.
- •Bit 5 STAC (Start Flag Clear)
  Setting this bit clears the STA bit in I2C0CONSET register.
- •Bit 6 I2CENC (I2C Interface Disable)
  Setting this bit clears the I2CEN bit in I2C0CONSET register.

### **I2COSTAT (I2CO Status Register)**

- It is an 8-bit read only register.
- It reflects the present status of the I2C interface.



#### •Bit 2:0 - Unused bits

These are unused bits and are always 0.

#### •Bit 7:3 - Status

These are status bits which provide the status of the current event on I2C bus. There are 26 possible status codes.

•Example, I2C0STAT = 0x08. This code indicates that a start condition has been transmitted.

## **Status Codes**

Table 186. Master Transmitter mode

| Status<br>Code<br>(I2CSTAT) | Status of the I <sup>2</sup> C-bus and hardware        | Application software response |          |     |    |    | Next action taken by I <sup>2</sup> C hardware                                                             |  |
|-----------------------------|--------------------------------------------------------|-------------------------------|----------|-----|----|----|------------------------------------------------------------------------------------------------------------|--|
|                             |                                                        | To/From I2DAT                 | To I2CON |     |    |    |                                                                                                            |  |
|                             |                                                        |                               | STA      | STO | SI | AA |                                                                                                            |  |
| 80x0                        | A START condition has been transmitted.                | Load SLA+W<br>Clear STA       | Χ        | 0   | 0  | X  | SLA+W will be transmitted; ACK bit will be received.                                                       |  |
| 0x10                        | A repeated START condition has been transmitted.       | Load SLA+W or                 | X        | 0   | 0  | X  | As above.                                                                                                  |  |
|                             |                                                        | Load SLA+R<br>Clear STA       | Χ        | 0   | 0  | X  | SLA+W will be transmitted; the I <sup>2</sup> C block will be switched to MST/REC mode.                    |  |
| 0x18                        | SLA+W has been transmitted; ACK has been received.     | Load data byte or             | 0        | 0   | 0  | X  | Data byte will be transmitted; ACK bit will be received.                                                   |  |
|                             |                                                        | No I2DAT action or            | 1        | 0   | 0  | X  | Repeated START will be transmitted.                                                                        |  |
|                             |                                                        | No I2DAT action or            | 0        | 1   | 0  | X  | STOP condition will be transmitted; STO flag will be reset.                                                |  |
|                             |                                                        | No I2DAT action               | 1        | 1   | 0  | Х  | STOP condition followed by a START condition will be transmitted; STO flag will be reset.                  |  |
| 0x20                        | SLA+W has been transmitted; NOT ACK has been received. | Load data byte or             | 0        | 0   | 0  | X  | Data byte will be transmitted; ACK bit will be received.                                                   |  |
|                             |                                                        | No I2DAT action or            | 1        | 0   | 0  | X  | Repeated START will be transmitted.                                                                        |  |
|                             |                                                        | No I2DAT action or            | 0        | 1   | 0  | X  | STOP condition will be transmitted; STO flag will be reset.                                                |  |
|                             |                                                        | No I2DAT action               | 1        | 1   | 0  | X  | STOP condition followed by a START condition will be transmitted; STO flag will be reset.  Activate Window |  |

## **I2CODAT (I2CO Data Register)**

It is an 8-bit read-write register.



#### I2C0DAT (I2C0 Data Register)

- · It contains the data to be transmitted or received.
- This register can be read or written to only when SI = 1.

## **I2COSCLL (I2CO SCL Low Duty Cycle Register)**

It is a 16-bit register.



I2COSCLL (I2CO SCL Low Duty Cycle Register)

• This register contains the value for SCL Low time of the cycle.

## **I2COSCLH (I2CO SCL High Duty Cycle Register)**

• It is a 16-bit register.

15 0 SCLH

I2COSCLH (I2CO SCL High Duty Cycle Register)

• This register contains the value for SCL High time of the cycle.



## **12C Bit Frequency**

The frequency and duty cycle of SCL is decided using I2C0SCLL and I2C0SCLH. I2C0SCLH contains the TON (High) time and I2C0SCLL contains the TOFF (Low) time.

The frequency is calculated as follows:

$$I2CBitFrequency = \frac{Fpclk}{I2C0SCLL + I2C0SCLH}$$

Example: Assume FPCLK = 30MHz, I2CBitFrequency = 300KHz, Duty Cycle = 50%.

As duty cycle is 50%, I2COSCLL = I2COSCLH.

Hence, 
$$300000 = \frac{30000000}{2xI2C0SCLH}$$

Hence, I2C0SCLL = I2C0SCLH = 50

## **I2COADR (I2CO Slave Address Register)**

It is an 8-bit read-write register.



#### I2C0ADR (I2C0 Slave Address Register)

- It is only used when device is in Slave Mode.
- Bit 0 GC (General Call)
   When this bit is set, the general call address (0x00) is recognized.
- Bit 7:1 Address
   It contains the I2C device address for slave mode.



### Features of ST24C16

- The ST24C16 is a 16 Kbit electrically erasable programmable memory (EEPROM), organized as 8 blocks of 256 x8 bits.
- 1 million erase/write cycles, with 40 years data retention.
- Two wire serial interface, fully i2c bus compatible

## **ST24C16 EEPROM Memory Structure**



## **Pin Description of ST24C16**



| PRE             | Write Protect Enable                  |  |  |  |  |  |
|-----------------|---------------------------------------|--|--|--|--|--|
| PB0, PB1        | Protect Block Select                  |  |  |  |  |  |
| SDA             | Serial Data Address Input/Output      |  |  |  |  |  |
| SCL             | Serial Clock                          |  |  |  |  |  |
| MODE            | Multybyte/Page Write Mode (C version) |  |  |  |  |  |
| WC              | Write Control (W version)             |  |  |  |  |  |
| V <sub>CC</sub> | Supply Voltage                        |  |  |  |  |  |
| V <sub>SS</sub> | Ground                                |  |  |  |  |  |

## **EEPROM Select Code**

|               | Device Code |    |    |    | Memoi | RW |    |    |
|---------------|-------------|----|----|----|-------|----|----|----|
| Bit           | b7          | b6 | b5 | b4 | b3    | b2 | b1 | ь0 |
| Device Select | 1           | 0  | 1  | 0  | A10   | A9 | A8 | R₩ |

To perform a write operation – 0xA0

To perform a read operation -0xA1

## **12C Write Cycle**



## **I2C Read Cycle**



## Interfacing Diagram

