### DFT - Part 1

- Introduction
- Internal Scan
  - FF-based
    - \* MUXed-D scan (1973, Stanford)
    - \* Clocked scan (1968, NEC)
    - \* Other scan
  - Latch-based
    - \* LSSD (1977, IBM)
- Scan Design Flow
- Issues and Solutions
- Conclusion



# Level Sensitive Scan Design, LSSD

- Invented by IBM [Eichelberger 77]
- Master-slave latch
  - Master L₁: 2-port latch, AC clocks
  - ◆ Slave L₂: 1-port latch, B clock
  - 2 inputs: Data input (D); Scan input (I)
  - 2 outputs: +L1, +L2



LSSD scan latch is called: Shift Register Latch (SRL)

# **Normal Mode Operation**

- Clocking sequence:
  - C clock B clock: D  $\rightarrow +L_1 \rightarrow +L_2$



## Double Latch-based Design (w/o LSSD)

- Normal operation mode: CK<sub>C</sub> CK<sub>B</sub>, CK<sub>C</sub> CK<sub>B</sub> ...
  - Clock B and C non-overlapping



#### **Another Point of View**

- 2 latches per stage: L1 and L2
- Normal mode: CK<sub>C</sub> CK<sub>B</sub>, CK<sub>C</sub> CK<sub>B</sub> ...
  - non-overlapping clocks, avoid clock skew



### Shift

- Clocking sequence:
  - A clock B clock:  $I \rightarrow +L_1 \rightarrow +L_2$



## Double Latch-based Design (w/ LSSD)

- Replace L₁ 1-port latch by 2-port latch
- Add scan input (SI), scan output (SO)
- Add A clock



## **Test Mode Operation (1)**

#### One-pattern test

Shift: CK<sub>A</sub> CK<sub>B</sub>, CK<sub>A</sub> CK<sub>B</sub>, CK<sub>A</sub> CK<sub>B</sub>

Capture: CK<sub>c</sub>

Shift: CK<sub>B</sub> CK<sub>A</sub>, CK<sub>B</sub> CK<sub>A</sub>, CK<sub>B</sub>



## **Test Mode Operation (2)**

#### One-pattern test

Shift: CK<sub>A</sub> CK<sub>B</sub>, CK<sub>A</sub> CK<sub>B</sub>, CK<sub>A</sub> CK<sub>B</sub>

Capture: CK<sub>c</sub>

Shift: CK<sub>B</sub> CK<sub>A</sub>, CK<sub>B</sub> CK<sub>A</sub>, CK<sub>B</sub>



# **Summary of Three Internal Scan**

- LSSD
  - O No clock skew
  - popular for latch-based design
- Muxed D-Scan
  - Overy popular for FF-based design
  - Speed degradation: one MUX delay (about 2 gate delay)
  - Adopted by most ASIC designs
- Clock Scan
  - © Little speed degradation
  - B Need extra clock routing for SCK
  - Adopted by advanced designs

#### **FFT**

Q: how to apply 2-pattern test for LSSD?



