# Design and Implementation of a SIMD-Based RISC Processor for Parallel Data Processing

Konapala Neehar Phani, Konduru Praveen Karthik, Taduvai Satvik Gupta BL.EN.U4EAC21033, BL.EN.U4EAC21035, BL.EN.U4EAC21075

Abstract-- This project presents the design and implementation of a singlemultiple-data instruction. (SIMD) Reduced Instruction Set Computing (RISC) processor. The system supports vectorized operations, enabling efficient parallel processing for data-intensive tasks. The implementation includes core modules such as an instruction fetch unit, decode unit, SIMD ALU, register file, control unit, along with comprehensive testbench to validate functionality. Results demonstrate the processor's capability to perform various arithmetic and logical operations efficiently across multiple data streams simultaneously.

*Key words:* RISC, SIMD, ALU, Parallel Processing

#### I. INTRODUCTION

Modern computing applications demand significant computational power to handle data-intensive tasks, ranging from image processing to scientific simulations and cryptographic algorithms. Traditional single-core processors often face limitations in efficiently executing these workloads due to their sequential execution nature. To address this, parallel processing architectures have emerged as a solution. enabling simultaneous data computations to enhance performance.

SIMD (Single Instruction, Multiple Data) is a parallel processing architecture that executes a single instruction on multiple data elements simultaneously. This approach is particularly effective for applications requiring repetitive computations on large datasets, such as matrix operations, signal processing, and neural network computations. By dividing data into smaller chunks and processing them concurrently, SIMD significantly boosts processing speed and resource utilization.

RISC (Reduced Instruction Set Computing) complements SIMD by focusing on a simplified instruction set designed for efficient hardware implementation. The RISC architecture minimizes complexity in control logic, leading to faster instruction decoding and execution cycles. This simplicity makes it easier to implement advanced features like SIMD without compromising performance.

This project integrates the principles of SIMD and RISC to design a highly efficient processor capable of executing vectorized operations on 128-bit wide data. The processor's architecture consists of several modular components, including: Fetch, Decode, SIMD ALU, Register Files, Control Unit.

The modular design of the processor facilitates easy verification and potential scalability to wider data widths or more complex instruction sets. By leveraging SIMD for parallelism and RISC for simplicity, the processor achieves a balanced trade-off between computational power and architectural complexity.

This design was implemented and verified using a comprehensive simulation framework. The processor's functionality

was validated through a series of test cases, demonstrating its capability to execute parallel operations efficiently. The project underscores the significance of SIMD and RISC principles in modern processor design, paving the way for scalable, high-performance architectures in next-generation computing.

# II. Methodology

The system consists of the following key components:

#### 1. Instruction Fetch Unit:

Fetches instructions sequentially from a memory block. Employs a 32-bit program counter to track instruction flow.

#### 2. Instruction Decode Unit:

Decodes 32-bit instructions into operation code (opcode), source registers, and destination registers.

#### 3. Register File:

A bank of 32 registers, each 128 bits wide. Supports concurrent read and write operations based on decoded instruction fields.

#### 4. SIMD ALU:

Performs arithmetic and logical operations in parallel on four 32-bit elements of the 128-bit vectors. Supported operations include ADD, SUB, MUL, AND, OR, XOR, NAND, NOR, XNOR, DIV, EQ, GT, LT.

# 5. Control Unit:

Orchestrates the execution flow by integrating the fetch, decode, register file, and ALU modules.

#### 6. Testbench:

Validates the processor using predefined instructions and vectorized data. Monitors the output for correctness and performance analysis.

Table.1: SIMD RISC System Architecture Overview

| Component             | Inputs                                                                | Outputs                                       | Description / Notes                                                                                                     | Next Step             |
|-----------------------|-----------------------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------|
| Instruction<br>Fetch  | clk, reset                                                            | instruction<br>[31:0]                         | Fetches instructions                                                                                                    | Instruction<br>Decode |
| Instruction<br>Decode | instruction [31:0]                                                    | opcode [3:0],<br>src1 [4:0],                  | Decodes the instruction and extracts key parts                                                                          | Register<br>File      |
|                       |                                                                       | src2 [4:0], dest<br>[4:0]                     |                                                                                                                         |                       |
| Register File         | clk, reset, src1, src2,<br>dest, write_enable,<br>write_data [31:0]   | read_data1<br>[31:0],<br>read_data2<br>[31:0] | Reads data from registers based on input sources                                                                        | SIMD ALU              |
| SIMD ALU              | clk, reset, opcode<br>[3:0], operand1<br>[127:0], operand2<br>[127:0] | result [127:0]                                | Performs arithmetic/logical<br>operations; supports ADD, SUB,<br>MUL, AND, OR, XOR, NAND,<br>NOR, XNOR, DIV, EQ, GT, LT | Control<br>Unit       |
| Control Unit          | -                                                                     | Updates pc<br>(Program<br>Counter)            | Manages interaction among all components                                                                                | -                     |

# III. Implementation

The design was implemented using Verilog HDL, adhering to modular programming principles. The modules were

interconnected to ensure seamless data flow and synchronization. Key implementation features include:

# 1. Vectorized Operations:

The SIMD ALU splits 128-bit operands into four 32-bit chunks, executing operations in parallel for improved efficiency.

#### 2. Instruction Memory Initialization:

Instructions are loaded using a .mem file to simplify testing and scalability.

#### 3. Clock and Reset Mechanisms:

Ensures proper synchronization across modules, with a 50% duty cycle clock for consistent timing.

## 4. Pipeline Execution:

Instruction execution is streamlined through sequential fetch, decode, and execute stages.

#### IV. Results

The proposed SIMD-based **RISC** processor was implemented and tested using modular Verilog components, and its functionality was validated through simulation. The results highlight the processor's ability to execute parallel vectorized operations efficiently, confirming its suitability for applications requiring high-throughput computation. The following sections detail the results and analysis of the processor's performance and functionality.

#### 1. Functionality Testing of Each Module

**Instruction Fetch Unit:** 

- The instruction fetch unit successfully retrieved sequential instructions from the memory during the simulation. The program counter (PC) was updated correctly with each clock cycle, ensuring a continuous flow of instructions.
- Validation was performed by monitoring the instruction output signal for correctness.

Instruction Decode Unit:

The decode unit correctly parsed the 32-bit instructions into opcode, source, and destination registers. This parsing ensured accurate control signals for downstream modules.

Example: For the instruction 32'b0000\_00001\_00010\_00011 (ADD operation), the decoded signals were:

o Opcode: 0000

o Source Registers: 00001 (R1), 00010 (R2)

o Destination Register: 00011 (R3)

Table.2: Opcode and Operations

| Opcode | Operation |
|--------|-----------|
| 0000   | ADD       |
| 0001   | SUB       |
| 0010   | MUL       |
| 0011   | AND       |
| 0100   | OR        |
| 0101   | XOR       |
| 0110   | NAND      |
| 0111   | NOR       |
| 1000   | XNOR      |
| 1001   | DIV       |
| 1010   | EQ        |
| 1011   | GT        |
| 1100   | LT        |

#### SIMD ALU:

- The SIMD ALU executed arithmetic and logical operations on 128-bit vector operands. The operations were performed on four 32-bit elements in parallel, demonstrating the processor's SIMD capabilities.
- The Implemented Operations in this SIMD processor are: ADD, SUB, MUL, AND, OR, XOR, NAND, NOR, XNOR, DIV, EQ, GT, LT.
- Test case results for few vectorized operations:

### Addition (ADD):

• Inputs: R1 = {20, 15, 10, 5}, R2 = {12, 9, 6, 3}

• Output:  $R3 = \{32, 24, 16, 8\}$ 

### Subtraction (SUB):

• Inputs: R1 = {20, 15, 10, 5}, R2 = {12, 9, 6, 3}

• Output:  $R4 = \{8, 6, 4, 2\}$ 

## Bitwise AND (AND):

• Inputs: R1 = {20, 15, 10, 5}, R2 = {12, 9, 6, 3}

• Output:  $R6 = \{4, 9, 2, 1\}$ 

| Operation | Input1                | Input2        | result              | Designation<br>Register |
|-----------|-----------------------|---------------|---------------------|-------------------------|
| ADD       | {20,<br>15, 10,<br>5} | {12, 9, 6, 3} | {32, 24, 16, 8}     | R3                      |
| SUB       | {20,<br>15, 10,<br>5} | {12, 9, 6, 3} | {8, 6, 4, 2}        | R4                      |
| MUL       | {20,<br>15, 10,<br>5} | {12, 9, 6, 3} | {240,135,6<br>0,15} | R5                      |
| AND       | {20,<br>15, 10,<br>5} | {12, 9, 6, 3} | {4, 9, 2, 1}        | R6                      |
| OR        | {20,<br>15, 10,<br>5} | {12, 9, 6, 3} | {28, 15, 14, 7}     | R7                      |
| XOR       | {20,<br>15, 10,<br>5} | {12, 9, 6, 3} | {24, 6, 12,<br>6}   | R8                      |

Table.3: Example Output

#### Register File:

- The register file provided highspeed access to data and successfully stored results from the ALU.
- Validation performed was by the read data1 monitoring and read data2 signals during instruction execution and of confirming the correctness write data to destination registers.

#### Control Unit:

- The control unit orchestrated the operation of all modules, ensuring proper sequencing of fetch, decode, execute, and write-back stages.
- The integration of the control unit demonstrated seamless operation, with no delays or data hazards during simulation.

The current design of the SIMD-based RISC processor has several limitations that provide avenues for improvement. It lacks advanced pipelining stages, which are crucial for enhancing instruction throughput and minimizing execution delays. Additionally, the instruction set is limited to six basic operations, making it compared versatile to modern processors with extensive instruction capabilities. Another notable limitation is the absence of support for floating-point arithmetic, restricting its use in applications requiring high precision.

Future enhancements can address these limitations by extending the SIMD width to process larger vectors, enabling higher computational efficiency. Incorporating pipelining and hazard detection mechanisms can significantly improve throughput and streamline execution. Expanding the instruction set to include more complex operations, such as division and transcendental functions like sine and cosine, would increase the processor's versatility.

Furthermore, implementing floatingpoint arithmetic units would enable the processor to handle a broader range of workloads, making it more suitable for diverse computational tasks.



Fig.1: ModelSim Waveform

```
🖳 Transcript =
add wave -r sim:/simd risc testbench/
/SIM 4> run -all
 Time=0 |
           PC=0
                  Opcode=xxxx I
                                 Result=xxxxxxxx xxxxxxx xxxxxxx xxxxxxx
  Time=5 |
           PC=0
                  Opcode=0000 |
                                 Result=xxxxxxxx xxxxxxxx xxxxxxx xxxxxxx
           PC=1
                  Opcode=0000
                                 Result=00000000 00000000 00000000 00000000
  Time=15 | PC=1
                   Opcode=0001
                                  Result=00000000 00000000 00000000 00000000
  Time=16
            PC=2
                   Opcode=0001
                                  Result=00000020 00000018 00000010 00000008
  Time=25 |
            PC=2
                   Opcode=0010
                                  Result=00000020 00000018 00000010 00000008
  Time=26 |
            PC=3
                   Opcode=0010
                                  Result=00000008 00000006 00000004 00000002
  Time=35 |
            PC=3 |
                   Opcode=0011
                                  Result=00000008 00000006 00000004 00000002
  Time=36 |
                   Opcode=0011
                                  Result=000000f0 00000087 0000003c 0000000f
  Time=45 |
            PC=4
                   Opcode=0100
                                  Result=000000f0 00000087 0000003c 0000000f
  Time=46 |
            PC=5
                   Opcode=0100
                                  Result=00000004 00000009 00000002 00000001
  Time=55 |
                   Opcode=0101
                                  Result=00000004 00000009 00000002 00000001
 Time=56 |
Time=65 |
            PC=6
                   Opcode=0101
                                  Result=0000001c 0000000f 0000000e 00000007
            PC=6
                   Opcode=0110
                                  Result=0000001c 0000000f 0000000e 00000007
  Time=66 |
                   Opcode=0110
                                  Result=00000018 00000006 0000000c 00000006
 Time=75 |
Time=76 |
            PC=7
                   Opcode=0111
                                  Result=00000018 00000006 0000000c 00000006
            PC=8 |
                                  Result=fffffffb ffffffff6 fffffffd fffffffe
                   Opcode=0111
                                  Result=fffffffb ffffffff6 ffffffffd ffffffffe
  Time=86 |
            PC=9
                   Opcode=1000
                                  Result=ffffffe3 fffffff0 ffffffff1 fffffff8
            PC=9
                                  Result=ffffffe3 fffffff0 ffffffff1 fffffff8
  Time=95 |
                   Opcode=1001 |
                                   Result=ffffffe7 fffffff9 fffffff3 fffffff9
                    Opcode=1001
           | PC=10
                                    Result=ffffffe7 fffffff9 fffffff3 fffffff9
Result=00000001 00000001 00000001 00000001
  Time=105
                     Opcode=1010
           PC=11
  Time=106
                     Opcode=1010
                     Opcode=1011
                                    Result=00000001 00000001 00000001 00000001
  Time=116
             PC=12
PC=12
                     Opcode=1011
                                    Result=00000000 00000000 00000000 00000000
                                    Result=00000000 00000000 00000000 00000000
  Time=125
                     Opcode=1100
                     Opcode=1100
                                    Result=fffffff ffffffff ffffffff ffffffff
  Time=135
             PC=13
PC=14
                     Opcode=xxxx
                                    Result=fffffff ffffffff ffffffff ffffffff
  Time=136
                     Opcode=xxxx
                                    Result=00000000 00000000 00000000 00000000
                                    Result=00000000 00000000 00000000 00000000
                      Opcode=xxxx
             PC=16
PC=17
  Time=156
                     Opcode=xxxx
                                    Result=00000000 00000000 00000000 00000000
  Time=166 |
                      Opcode=xxxx
                                    Result=00000000 00000000 00000000 00000000
                                    Result=00000000 00000000 00000000 00000000
                      Opcode=xxxx
  Time=186
             PC=19
                      Opcode=xxxx
                                    Result=00000000 00000000 00000000 00000000
  Time=196 |
             PC=20
                     Opcode=xxxx |
                                    Result=00000000 00000000 00000000 00000000
                       : C:/intelFPGA/18.1/test.v(71)
  ** Note: $finish
🏳 Transcript 🗶 🏢 Wave 🗶 🧱 Dataflow 🗶 🗋 SIMD_ALU.v 🗶 🗋 test.v 🗶 🕮 Project 🗶 🥼 Library 🗶 🔣 Memory List 🗴 🛴 sim 🗵
                                                  Project : cont Now: 205 ps Delta: 0
```

Fig.2: ModelSim Terminal Hexadecimal Output

```
Time=0 |
         PC=0 | Opcode=xxxx | Result=
         PC=0
              | Opcode=0000
Time=5 |
                              Result=
                              Result=
Time=6 |
         PC=1
              | Opcode=0000 |
Time=15 |
               | Opcode=0001 | Result=
Time=16 |
          PC=2 | Opcode=0001
                               Result=
Time=25 |
               | Opcode=0010
                               Result=
Time=26 |
               | Opcode=0010
          PC=3
                               Result=
Time=35 |
          PC=3 | Opcode=0011
                               Result=
                                                        135
135
Time=36 |
          PC=4 | Opcode=0011
                               Result=
                                             240
Time=45 |
          PC=4 | Opcode=0100 |
                               Result=
                                             240
Time=46 |
          PC=5 | Opcode=0100
                               Result=
Time=55 |
          PC=5 | Opcode=0101 |
                               Result=
          PC=6 | Opcode=0101
Time=56 |
                               Result=
                                                         15
Time=65 |
          PC=6 | Opcode=0110 |
                               Result=
Time=66 |
          PC=7 | Opcode=0110 |
                               Result=
Time=75
          PC=7 | Opcode=0111 |
                               Result=
                               Result=4294967291 4294967286 4294967293 4294967294
Time=76
          PC=8 | Opcode=0111 |
Time=85
          PC=8 | Opcode=1000 |
                               Result=4294967291 4294967286 4294967293 4294967294
Time=86
          PC=9 | Opcode=1000 |
                               Result=4294967267 4294967280 4294967281 4294967288
Time=95 |
          PC=9 | Opcode=1001 | Result=4294967267 4294967280 4294967281 4294967288
Time=96 |
          PC=10 | Opcode=1001 | Result=4294967271 4294967289 4294967283 4294967289
Time=105 | PC=10 | Opcode=1010 | Result=4294967271 4294967289 4294967283 4294967289
Time=106 | PC=11 | Opcode=1010 | Result=
Time=115 | PC=11 | Opcode=1011 | Result=
Time=116 | PC=12 | Opcode=1011 | Result=
                                                 0
                                                           0
                                                                       0
Time=125 | PC=12 | Opcode=1100 | Result=
Time=126 | PC=13 | Opcode=1100 | Result=4294967295 4294967295 4294967295 4294967295
Time=135 | PC=13 | Opcode=xxxx | Result=4294967295 4294967295 4294967295 4294967295
Time=136 | PC=14 | Opcode=xxxx | Result=
Time=146 | PC=15 | Opcode=xxxx | Result=
Time=156 |
           PC=16 | Opcode=xxxx | Result=
Time=166 | PC=17 | Opcode=xxxx | Result=
Time=176 | PC=18 | Opcode=xxxx | Result=
Time=186 | PC=19 | Opcode=xxxx | Result=
                                                            0
                                                                       0
Time=196 | PC=20 | Opcode=xxxx | Result=
                                                0
                                                            0
                                                                       0
** Note: $finish
                    : D:/B.Tech/7th Sem/RISC Processor Desing Using HDL/Project/test.v(71)
  Time: 205 ns Iteration: 0 Instance: /simd risc testbench
```

Fig.3: ModelSim Terminal Decimal Output

#### V. CONCLUSION

The proposed SIMD-based RISC processor was implemented and tested using modular Verilog components, and its functionality was validated through simulating in ModelSim. The results highlight the processor's ability to execute parallel vectorized operations efficiently, confirming its suitability for applications requiring high-throughput computation. The following sections detail the results and analysis of the processor's performance and functionality.