# Assignment - 1 CMOS Logic Design EE 671 - VLSI Design



Name: Satvikkumar Patel

Roll number: 23M1117

Program: M.tech (EE5 - Electronic Systems)

Department: Electrical Engineering

Date of Sub: 21st Aug, 2023

| Monday        | EE 671: VLSI Design | Due on        |
|---------------|---------------------|---------------|
| Aug. 14, 2023 | Assignment 1        | Aug. 21, 2023 |

We want to design a CMOS inverter using a 180 nm CMOS process. The n and p channel transistors in this process have a channel length of  $0.18\mu\mathrm{m}$  and a minimum channel width of  $0.24\mu\mathrm{m}$ . The supply voltage for logic design is 1.8V. Transistor models for this process are attached in a separate file called models-180nm.

Design an inverter in this process with a load capacitance of 0.05pF. In addition to this capacitance, the capacitances associated with the inverter transstors themselves should be included in the design. For this, the source/drain area and perimeter values (which depend on transistor geometry) should be given to the simulator. These parameters can be calculated as shown in the figure below.

```
Width of either diffused region is W while its length is 4\lambda. Since \lambda = L_{min}/2, 4\lambda = 2L_{min}, the Source/Drain area is given by as = ad = W \times 2L_{min}. Source/Drain perimeter is given by: ps = pd = 2 \times (W + 2L_{min}). Thus the capacitances contributed by transistors can be accounted for if we know transistor width and length.
```

When as, ad, ps and pd are specified, the capacitance contributed by these diffused regions is incorporated by the transistor models (and need not be specified separately as a circuit component).

A template file to simulate the inverter is given below. It uses minimum widths for n as well as p channel transistors. Your solution should replace these with appropriate values to meet the delay specification. Notice that the values of area and perimeter of source and drain regions will have to be recalculated when you change the widths.

The .include statement in the template input file given below imports the models from the file models-180nm.

```
* Unit Inverter
.subckt inv supply Inp Output

* This subcircuit defines a CMOS inverter with equal n and p widths
MP1 Output Inp Supply Supply cmosp
+ L=0.18U W=0.24U AD = 0.0864P AS = 0.0864P PD = 1.2U PS = 1.2U
MN1 Output Inp 0 0 cmosn
+ L=0.18U W=0.24U AD = 0.0864P AS = 0.0864P PD = 1.2U PS = 1.2U
.ends

vdd supply 0 dc 1.8
```

\* Device under test x3 supply Ck dutout inv

```
* Load Capacitor
C3 dutout 0 0.05pF

.include models-180nm

*TRANSIENT ANALYSIS with pulse inputs
VCk Ck 0 DC 0 PULSE(0 1.8 OnS 20pS 20pS 4nS 8.0nS)
.tran 1pS 35nS 0nS

.control
run
plot 4.0+V(Ck) V(dutout)
meas tran inrise TRIG v(ck) VAL=0.18 RISE=2 TARG v(Ck) VAL=1.62 RISE=2
meas tran infall TRIG v(ck) VAL=1.62 FALL=2 TARG v(Ck) VAL=0.18 FALL=2
meas tran drise TRIG v(dutout) VAL=0.18 RISE=2 TARG v(dutout) VAL=1.62 RISE=2
meas tran drise TRIG v(dutout) VAL=0.18 RISE=2 TARG v(dutout) VAL=1.62 RISE=2
meas tran dfall TRIG v(dutout) VAL=1.62 FALL=2 TARG v(dutout) VAL=0.18 FALL=2
.endc
.end
```

- Q-1 Design a CMOS inverter which gets a rail to rail square wave as the input with rise/fall times of 20 ps. Your inverter should have equal rise/fall times of  $200 + 2 \times nn$  ps, where nn represents the last two digits of your roll number.

  The design involves the choice of appropriate widths for n and p channel transistors such that it meets the rise/fall time requirements with the given load. Measure the rise/fall times of the output by finding the time taken by the output to traverse between 10% of  $V_{DD}$  and 90% of  $V_{DD}$ .
- **Q–2** Use ng-spice to plot the static transfer characteristics of this inverter by using a DC sweep on the input from 0 to  $V_{DD}$ . Determine the static noise margins for it by drawing tangents with slope = -1.
- Q-3 Using the above inverter as the base design, apply series-parallel rules to design a logic gate which produces  $\overline{A \cdot (B+C)}$  at its output. Find the rise and fall times of this gate for the following input combinations:

```
a) A = '1', B = '0', C = 0 \rightarrow 1 and C = 1 \rightarrow 0.
```

c) B = '0', C = '1', A = 
$$0 \to 1$$
 and A =  $1 \to 0$ .

Take a logic '1' to be  $0.9V_{DD}$  and a logic '0' to be  $0.1V_{DD}$ .

b)  $A = '1', C = '0', B = 0 \rightarrow 1 \text{ and } B = 1 \rightarrow 0.$ 

## Q-1 CMOS Inverter

#### NgSpice Code

```
* Inverter for 23M1117 with 200 + 2 x 17 = 234ps delay.
3 *including model files for pMOS and nMOS
5 .include models-180nm.txt
_{7} *defining a parameter in order to scale the geometry of pMOS and nMOS
9 .param w_p=1.740 w_n=0.595
10 .param l_p=0.18 l_n=0.18
12 *defining a circuit component that can be called multiple times
*formula used for Area: AD=AS= Wx2Lmin and Perimeter: PD=PS= 2x(W+2Lmin)
14 .subckt inv supply Inp Out
15 MP1 Out Inp Supply Supply cmosp
_{16} + L={1u*{1_p}} W={{w_p}*1u} AD = {2*{w_p}*{1_p}*{1p}} AS = {2*{w_p}*{1_p}*{1p}}
      PD = \{2*(\{w_p\}+2*\{1_p\})*1u\} PS = \{2*(\{w_p\}+2*\{1_p\})*1u\}
17 MN1 Out Inp O
                      Ω
                             cmosn
18 + L=\{1u*\{1_n\}\}\ W=\{\{w_n\}*1u\}\ AD = \{2*\{w_n\}*\{1_n\}*\{1p\}\}\ AS = \{2*\{w_n\}*\{1_n\}*\{1p\}\}\}
      PD = \{2*(\{w_n\}+2*\{1_n\})*1u\} PS = \{2*(\{w_p\}+2*\{1_n\})*1u\}
19 .ends
21 * Main Supply
22 vdd supply 0 dc 1.8
23 * DUT
24 x1 supply Ck inv_out inv
25 * Load Capacitor
26 C1 inv_out 0 0.05pF
27 *TRANSIENT ANALYSIS with pulse inputs
28 Vck Ck 0 DC 0 PULSE(0 1.8 0nS 20pS 20pS 4nS 8.0nS)
30 * transient analysis with 1ps step size untill 35nS with 0nS of delay
31 .tran 1pS 35nS 0nS
32 .control
34 plot 4.0+V(Ck) V(inv_out)
meas tran inrise TRIG v(ck) VAL=0.18 RISE=2 TARG v(Ck) VAL=1.62 RISE=2
meas tran infall TRIG v(ck) VAL=1.62 FALL=2 TARG v(Ck) VAL=0.18 FALL=2
37 meas tran drise TRIG v(inv_out) VAL=0.18 RISE=2 TARG v(inv_out) VAL=1.62 RISE=2
38 meas tran dfall TRIG v(inv_out) VAL=1.62 FALL=2 TARG v(inv_out) VAL=0.18 FALL=2
40 .end
```

# Output

For pMOS width =  $1.740 \mu m$  and nMOS width =  $0.595 \mu m$ .

Rise Time = 234.21ps

 $Fall\ Time = 234.86ps$ 



# Q-2 VTC of CMOS Inverter and Noise Margins

### NgSpice code:

```
* Inverter for 23M1117 with 200 + 2 \times 17 = 234ps delay.
* *including model files for pMOS and nMOS
5 .include models-180nm.txt
_{7} *defining a parameter in order to scale the geometry of pMOS and nMOS
9 .param w_p=1.740 w_n=0.595
10 .param l_p=0.18 l_n=0.18
_{12} *defining a circuit component that can be called multiple times
13 *formula used for Area: AD=AS= Wx2Lmin and Perimeter: PD=PS= 2x(W+2Lmin)
14 .subckt inv supply Inp Out
15 MP1 Out Inp Supply Supply cmosp
16 + L=\{1u*\{1_p\}\}\ W=\{\{w_p\}*1u\}\ AD = \{2*\{w_p\}*\{1_p\}*\{1_p\}\}\ AS = \{2*\{w_p\}*\{1_p\}*\{1_p\}\}
      PD = \{2*(\{w_p\}+2*\{1_p\})*1u\} PS = \{2*(\{w_p\}+2*\{1_p\})*1u\}
17 MN1 Out Inp O
                               cmosn
18 + L = \{1u + \{1_n\}\}  W = \{\{w_n\} + 1u\}  AD = \{2 + \{w_n\} + \{1_n\} + \{1_p\}\}  AS = \{2 + \{w_n\} + \{1_n\} + \{1_p\}\} 
       PD = \{2*(\{w_n\}+2*\{1_n\})*1u\} PS = \{2*(\{w_p\}+2*\{1_n\})*1u\}
21 * Main Supply
22 vdd supply 0 dc 1.8
23 * DUT
24 x1 supply Ck inv_out inv
* Load Capacitor
26 C1 inv_out 0 0.05pF
27 *DC Sweep from OV to 1.8V with 0.1 steps of increments
28 Vck ck 0 1.8V
29 .DC VCk OV 1.8V 1mV
30 .control
32 plot V(ck) V(inv_out)
33 *taking the derivative of the output curve to get to the slope of -1 in order
      to find noise margins
34 let dv = deriv(V(inv_out))
35
meas dc VIL find V(Ck) when dv=-1 fall=1
meas dc VIH find V(Ck) when dv=-1 rise=1
38 meas dc VOH find V(inv_out) when V(ck)=VIL
meas dc VOL find V(inv_out) when V(ck)=VIH
41 let highnoisemargin = VOH-VIH
42 print highnoisemargin
43 let lownoisemargin = VIL - VOL
44 print lownoisemargin
^{46} .endc
47 .end
```

# Output

High noise margin = 714.46mV Low noise margin = 600.88mV

```
| Invariance | Inv
```

Voltage Transfer Characteristics



# Q-3 CMOS Logic Design of $\overline{A.(B+C)}$

- The geometry of MP1 with input A is left as it is.
- The geometry of MP2 and MP3 with input B and C respectively, scaled to 2 times of the CMOS inverter's pMOS width.
- The geometry of MN1, MN2 and MN3 with input A, B, and C respectively, scaled to 2 times of the CMOS inverter's nMOS width.



#### 1) A=1, B=0, $C \rightarrow DC$ Pulse Input

```
* Inverter for 23M1117 with 200 + 2 x 17 = 234ps delay.
    2 *including model files for pMOS and nMOS
    _3 .include models-180nm.txt
    4 *main supply
    5 Vdd vdd 0 DC 1.8V
    7 *inputs A = 1, B = 0, and C = Pulse input
    8 Va A O dc 1.62V
   9 Vb B 0 dc 0.18V
 10 Vc C 0 DC 0 PULSE(0.18 1.62 OnS 20pS 20pS 4nS 8.0nS)
 _{12} *defining a parameter in order to scale the geometry of pMOS and nMOS
 13 .param w_p=1.740 w_n=0.595
 14 .param l_p=0.18 l_n=0.18
 15
 *MP1 with input A, not scaled!
 17 MP1 out A Vdd Vdd cmosp
 18 + L = \{1u + \{1_p\}\} \ W = \{\{w_p\} + 1u\} \ AD = \{2 + \{w_p\} + \{1_p\} + \{1_p\}\} \ AS = \{2 + \{w_p\} + \{1_p\} + \{1_p\}\} \ AD = \{2 + \{u_p\} + \{1_p\} + \{
                                           PD = \{2*(\{w_p\}+2*\{1_p\})*1u\} PS = \{2*(\{w_p\}+2*\{1_p\})*1u\}
 _{20} *MP2 and MP3 with input B and C respectively, scaled to 2 times of the CMOS
                                     inverter's pMOS width.
 21 MP2 N1 B Vdd Vdd cmosp
 22 + L=\{1u*\{1_p\}\}\ W=\{\{w_p\}*2u\}\ AD = \{2*2*\{w_p\}*\{1_p\}*\{1_p\}\}\ AS = \{2*2*\{w_p\}*\{1_p\}*\{1_p\}\}\ AS = \{2*2*\{w_p\}*\{1_p\}*\{1_p\}\}\ AS = \{2*2*\{w_p\}*\{1_p\}\}\ AS = \{2*2*\{w_p\}*\{1_p\}*\{1_p\}\}\ AS = \{2*2*\{w_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}\}\ AS = \{2*2*\{w_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_
                                    \{1p\} PD = \{2*(2*\{w_p\}+2*\{1_p\})*1u\} PS = \{2*(2*\{w_p\}+2*\{1_p\})*1u\}
 23 MP3 out C N1 N1 cmosp
 24 + L=\{1u*\{1_p\}\}\ W=\{\{w_p\}*2u\}\ AD = \{2*2*\{w_p\}*\{1_p\}*\{1p\}\}\ AS = \{2*2*\{w_p\}*\{1_p\}*\{1_p\}\}
                                     \{1p\} PD = \{2*(2*\{w_p\}+2*\{1_p\})*1u\} PS = \{2*(2*\{w_p\}+2*\{1_p\})*1u\}
 ^{26} *MN1, MN2 and MN3 with input A, B, and C respectively, scaled to 2 times of the
                                            CMOS inverter's nMOS width.
 27 MN1 Out A N2 N2 cmosn
 28 + L=\{1u*\{1_n\}\} W=\{\{w_n\}*2u\} AD = \{2*2*\{w_n\}*\{1_n\}*\{1p\}\} AS = \{2*2*\{w_n\}*\{1_n\}*\{1_n\}*\{1_n\}\} AS = \{2*2*\{w_n\}*\{1_n\}*\{1_n\}\} AS = \{2*2*\{w_n\}*\{1_n\}*\{1_n\}*\{1_n\}\} AS = \{2*2*\{w_n\}*\{1_n\}*\{1_n\}*\{1_n\}\} AS = \{2*2*\{w_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{
                                     29 MN2 N2 B O O cmosn
 _{30} + L={1u*{1_n}} W={{w_n}*2u} AD = {2*2*{w_n}*{1_n}*{1p}} AS = {2*2*{w_n}*{1_n}*{1_n}} AB = {2*2
                                     \{1p\} PD = \{2*(2*\{w_n\}+2*\{1_n\})*1u\} PS = \{2*(2*\{w_n\}+2*\{1_n\})*1u\}
 ^{31} MN3 N2 C O O cmosn
 _{32} + L={1u*{1_n}} W={{w_n}*2u} AD = {2*2*{w_n}*{1_n}*{1p}} AS = {2*2*{w_n}*{1_n}*{1_n}} AB = {2*2
                                     \{1p\} PD = \{2*(2*\{w_n\}+2*\{1_n\})*1u\} PS = \{2*(2*\{w_n\}+2*\{1_n\})*1u\}
33
34 *load capacitor
 35 C3 out 0 0.05pF
 37 *TRANSIENT ANALYSIS with pulse inputs
38 .tran 1pS 35nS 0nS
39 .control
40 run
41 plot V(out) V(A)+12 V(B)+8 V(C)+4
 42 meas tran drise TRIG v(Out) VAL=0.18 RISE=2 TARG v(out) VAL=1.62 RISE=2
 43 meas tran dfall TRIG v(out) VAL=1.62 FALL=2 TARG v(out) VAL=0.18 FALL=2
44 .endc
 45 .end
```

Rise time = 300ps, and Fall time = 256ps





#### 2) A=1, B $\rightarrow$ DC Pulse Input, C=0

```
* Inverter for 23M1117 with 200 + 2 x 17 = 234ps delay.
   2 *including model files for pMOS and nMOS
   _3 .include models-180nm.txt
   4 *main supply
   5 Vdd vdd 0 DC 1.8V
   _{7} *inputs A = 1, B = Pulse input, and C = 0.
   8 Va A O dc 1.62V
  9 Vb B O dc O PULSE(0.18 1.62 OnS 20pS 20pS 4nS 8.0nS)
10 Vc C 0 DC 0.18V
_{12} *defining a parameter in order to scale the geometry of pMOS and nMOS
13 .param w_p=1.740 w_n=0.595
14 .param l_p=0.18 l_n=0.18
15
*MP1 with input A, not scaled!
17 MP1 out A Vdd Vdd cmosp
18 + L = \{1u + \{1_p\}\} \ W = \{\{w_p\} + 1u\} \ AD = \{2 + \{w_p\} + \{1_p\} + \{1_p\}\} \ AS = \{2 + \{w_p\} + \{1_p\} + \{1_p\}\} \ AD = \{2 + \{u_p\} + \{1_p\} + \{
                                           PD = \{2*(\{w_p\}+2*\{1_p\})*1u\} PS = \{2*(\{w_p\}+2*\{1_p\})*1u\}
_{20} *MP2 and MP3 with input B and C respectively, scaled to 2 times of the CMOS
                                     inverter's pMOS width.
21 MP2 N1 B Vdd Vdd cmosp
22 + L=\{1u*\{1_p\}\}\ W=\{\{w_p\}*2u\}\ AD = \{2*2*\{w_p\}*\{1_p\}*\{1_p\}\}\ AS = \{2*2*\{w_p\}*\{1_p\}*\{1_p\}*\{1_p\}\}\ AS = \{2*2*\{w_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_
                                    \{1p\} PD = \{2*(2*\{w_p\}+2*\{1_p\})*1u\} PS = \{2*(2*\{w_p\}+2*\{1_p\})*1u\}
23 MP3 out C N1 N1 cmosp
24 + L=\{1u*\{1_p\}\}\ W=\{\{w_p\}*2u\}\ AD = \{2*2*\{w_p\}*\{1_p\}*\{1p\}\}\ AS = \{2*2*\{w_p\}*\{1_p\}*\{1_p\}\}
                                     \{1p\} PD = \{2*(2*\{w_p\}+2*\{1_p\})*1u\} PS = \{2*(2*\{w_p\}+2*\{1_p\})*1u\}
^{26} *MN1, MN2 and MN3 with input A, B, and C respectively, scaled to 2 times of the
                                            CMOS inverter's nMOS width.
27 MN1 Out A N2 N2 cmosn
28 + L=\{1u*\{1_n\}\} W=\{\{w_n\}*2u\} AD = \{2*2*\{w_n\}*\{1_n\}*\{1p\}\} AS = \{2*2*\{w_n\}*\{1_n\}*\{1_n\}*\{1_n\}\} AS = \{2*2*\{w_n\}*\{1_n\}*\{1_n\}\} AS = \{2*2*\{w_n\}*\{1_n\}*\{1_n\}*\{1_n\}\} AS = \{2*2*\{w_n\}*\{1_n\}*\{1_n\}*\{1_n\}\} AS = \{2*2*\{w_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{
                                     29 MN2 N2 B O O cmosn
_{30} + L={1u*{1_n}} W={{w_n}*2u} AD = {2*2*{w_n}*{1_n}*{1p}} AS = {2*2*{w_n}*{1_n}*{1_n}} AB = {2*2
                                     \{1p\} PD = \{2*(2*\{w_n\}+2*\{1_n\})*1u\} PS = \{2*(2*\{w_n\}+2*\{1_n\})*1u\}
^{31} MN3 N2 C O O cmosn
_{32} + L={1u*{1_n}} W={{w_n}*2u} AD = {2*2*{w_n}*{1_n}*{1p}} AS = {2*2*{w_n}*{1_n}*{1_n}} AB = {2*2
                                     \{1p\} PD = \{2*(2*\{w_n\}+2*\{1_n\})*1u\} PS = \{2*(2*\{w_n\}+2*\{1_n\})*1u\}
33
34 C3 out 0 0.05pF
37 *TRANSIENT ANALYSIS with pulse inputs
38
40 .tran 1pS 35nS 0nS
41 .control
42 run
43 plot V(out) V(A)+12 V(B)+8 V(C)+4
44 meas tran drise TRIG v(Out) VAL=0.18 RISE=2 TARG v(out) VAL=1.62 RISE=2
45 meas tran dfall TRIG v(out) VAL=1.62 FALL=2 TARG v(out) VAL=0.18 FALL=2
47 .endc
48 .end
```

Rise time = 300ps, and Fall time = 273ps



#### 3) $A \rightarrow DC$ Pulse Input, B=0, C=1

```
* Inverter for 23M1117 with 200 + 2 \times 17 = 234ps delay.
   2 *including model files for pMOS and nMOS
   _3 .include models-180nm.txt
   4 *main supply
   5 Vdd vdd 0 DC 1.8V
   7 Va A O dc PULSE(0.18 1.62 OnS 20pS 20pS 4nS 8.0nS)
   8 Vb B 0 dc 0.18
  9 Vc C 0 DC 1.62V
_{11} *defining a parameter in order to scale the geometry of pMOS and nMOS
13 .param w_p=1.740 w_n=0.595
14 .param l_p=0.18 l_n=0.18
15
*MP1 with input A, not scaled!
17 MP1 out A Vdd Vdd cmosp
18 + L = \{1u + \{1_p\}\} \ W = \{\{w_p\} + 1u\} \ AD = \{2 + \{w_p\} + \{1_p\} + \{1_p\}\} \ AS = \{2 + \{w_p\} + \{1_p\} + \{1_p\}\} \ AD = \{2 + \{u_p\} + \{1_p\} + \{
                                           PD = \{2*(\{w_p\}+2*\{1_p\})*1u\} PS = \{2*(\{w_p\}+2*\{1_p\})*1u\}
_{20} *MP2 and MP3 with input B and C respectively, scaled to 2 times of the CMOS
                                     inverter's pMOS width.
21 MP2 N1 B Vdd Vdd cmosp
22 + L=\{1u*\{1_p\}\}\ W=\{\{w_p\}*2u\}\ AD = \{2*2*\{w_p\}*\{1_p\}*\{1_p\}\}\ AS = \{2*2*\{w_p\}*\{1_p\}*\{1_p\}\}\ AS = \{2*2*\{w_p\}*\{1_p\}*\{1_p\}\}\ AS = \{2*2*\{w_p\}*\{1_p\}\}\ AS = \{2*2*\{w_p\}*\{1_p\}*\{1_p\}\}\ AS = \{2*2*\{w_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}\}\ AS = \{2*2*\{w_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_p\}*\{1_
                                    \{1p\} PD = \{2*(2*\{w_p\}+2*\{1_p\})*1u\} PS = \{2*(2*\{w_p\}+2*\{1_p\})*1u\}
23 MP3 out C N1 N1 cmosp
24 + L=\{1u*\{1_p\}\}\ W=\{\{w_p\}*2u\}\ AD = \{2*2*\{w_p\}*\{1_p\}*\{1p\}\}\ AS = \{2*2*\{w_p\}*\{1_p\}*\{1_p\}\}
                                     \{1p\} PD = \{2*(2*\{w_p\}+2*\{1_p\})*1u\} PS = \{2*(2*\{w_p\}+2*\{1_p\})*1u\}
^{26} *MN1, MN2 and MN3 with input A, B, and C respectively, scaled to 2 times of the
                                            CMOS inverter's nMOS width.
27 MN1 Out A N2 N2 cmosn
28 + L=\{1u*\{1_n\}\} W=\{\{w_n\}*2u\} AD = \{2*2*\{w_n\}*\{1_n\}*\{1p\}\} AS = \{2*2*\{w_n\}*\{1_n\}*\{1_n\}*\{1_n\}\} AS = \{2*2*\{w_n\}*\{1_n\}*\{1_n\}\} AS = \{2*2*\{w_n\}*\{1_n\}*\{1_n\}*\{1_n\}\} AS = \{2*2*\{w_n\}*\{1_n\}*\{1_n\}*\{1_n\}\} AS = \{2*2*\{w_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{1_n\}*\{
                                     29 MN2 N2 B O O cmosn
_{30} + L={1u*{1_n}} W={{w_n}*2u} AD = {2*2*{w_n}*{1_n}*{1p}} AS = {2*2*{w_n}*{1_n}*{1_n}} AB = {2*2
                                     \{1p\} PD = \{2*(2*\{w_n\}+2*\{1_n\})*1u\} PS = \{2*(2*\{w_n\}+2*\{1_n\})*1u\}
^{31} MN3 N2 C O O cmosn
_{32} + L={1u*{1_n}} W={{w_n}*2u} AD = {2*2*{w_n}*{1_n}*{1p}} AS = {2*2*{w_n}*{1_n}*{1_n}} AB = {2*2
                                     \{1p\} PD = \{2*(2*\{w_n\}+2*\{1_n\})*1u\} PS = \{2*(2*\{w_n\}+2*\{1_n\})*1u\}
33
34 *load capacitor
35 C3 out 0 0.05pF
{}_{37} *TRANSIENT ANALYSIS with pulse inputs
38 .tran 1pS 35nS 0nS
39 .control
40 run
41 plot V(out) V(A)+12 V(B)+8 V(C)+4
42 meas tran drise TRIG v(Out) VAL=0.18 RISE=2 TARG v(out) VAL=1.62 RISE=2
43 meas tran dfall TRIG v(out) VAL=1.62 FALL=2 TARG v(out) VAL=0.18 FALL=2
44 .endc
45 .end
```

Risetime = 309ps, and Fall time = 256ps



