# Lab 1

# **Primitive Gates**

# Lab Workshop on ARM Based SOC Design

Name: Satvikkumar Patel Email: Satvikpatel135@gmail.com

Date of Sub: January 31, 2024

#### Contents

| 1 | Primitive Gates   | 4 |  |  |  |  |  |  |  |  |
|---|-------------------|---|--|--|--|--|--|--|--|--|
|   | 1.1 OR gate       | 4 |  |  |  |  |  |  |  |  |
|   | 1.2 NOR gate      | 4 |  |  |  |  |  |  |  |  |
|   | 1.3 AND gate      | 4 |  |  |  |  |  |  |  |  |
|   | 1.4 NAND gate     | 4 |  |  |  |  |  |  |  |  |
|   | 1.5 NOT gate      | 4 |  |  |  |  |  |  |  |  |
|   | 1.6 XOR gate      | 5 |  |  |  |  |  |  |  |  |
| 2 | Test Bench        | 6 |  |  |  |  |  |  |  |  |
| 3 | 3 Output waveform |   |  |  |  |  |  |  |  |  |
| 4 | Questions         | 8 |  |  |  |  |  |  |  |  |

#### NATIONAL INSTITUTE OF ELECTRONICS AND INFORMATION

TECHNOLOGY, CALICUT



## NPTEL Lab Workshop Manual

### Lab Workshop on ARM Based SOC Design



Contact Point for the Lab

Mr. Sreejeesh SG

Senior Technical Officer

Email: sreejeesh@nielit.gov.in

**Ph.:** 9447769756 (WhatsApp Preferred)

Prepared by Sreejeesh SG

Lab Manual/Verilog HDL

# Introduction to Combinational Circuit Simulation Lab: 1 Logic gates

#### Introduction

The purpose of this experiment is to simulate the behavior of several of the basic logic gates and you will connect several logic gates together to create simple digital model.

#### **Software tools Requirement**

Modelsim (Siemens)



#### Logic Gates and their Properties

| Gate | Description                                                                                          | Truth Table        |                    |                    | Logic Symbol |
|------|------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|--------------|
| OR   | The output is active high if any one of the input is in active high state,  Mathematically,  Q = A+B | A 0<br>0<br>1<br>1 | B 0<br>1<br>0<br>1 | Output Q<br>0<br>1 | A A+B OR     |
|      | The output is active                                                                                 | Α                  | В                  | Output             |              |
| AND  | high only if both the inputs are in active high state, Mathematically,                               | 0                  | 0                  | Q 0<br>0           | A B AND AB   |
|      |                                                                                                      | 1                  | 0                  |                    |              |
|      | Q = A.B                                                                                              | 1                  | 1                  | 0                  |              |



| _          |                                            |                                                                                                 | A     | В                | Output Q   | ]       |
|------------|--------------------------------------------|-------------------------------------------------------------------------------------------------|-------|------------------|------------|---------|
|            | NAND                                       | The output is active high only if any one of the input is in active low state,  Mathematically, | 0     | 0                | 1<br>1     | A AB    |
|            |                                            | Q = (A.B)'                                                                                      | 0     | 1                | 1          | NAND    |
|            |                                            | ,                                                                                               | 1     | 0                | 0          |         |
|            |                                            |                                                                                                 | 1     | 1                |            |         |
|            | The output is active high only if any      |                                                                                                 | Α     | В                | Output Q   |         |
|            |                                            | one of the input is in active high state, Mathematically,                                       | 0     | 0                | 0          | A       |
|            | XOR                                        | Q = A.B' + B.A'                                                                                 |       |                  | 1          | EOR     |
|            |                                            |                                                                                                 | 0     | 1                | 1          |         |
| <br>       |                                            |                                                                                                 | 1     | 0                | 0          |         |
|            |                                            |                                                                                                 | 1     | 1                |            | j       |
|            | NOT In this gate the output is opposite to |                                                                                                 | A 0   |                  | Output Q   |         |
|            |                                            | the input state, Mathematically,                                                                |       | 1                | 1          | AĀ      |
|            |                                            | $Q = A^1$                                                                                       |       | ı                | 0          | NOT     |
|            |                                            |                                                                                                 |       |                  |            |         |
|            |                                            | The output is active high only if both                                                          | Α     | В                | Output Q   |         |
| <br> -<br> | Mathe                                      | the inputs are in active low state,  Mathematically,                                            | ₹0.इ. | <del>ज</del> 0 न | <u>.</u> 1 | A A A+B |
|            |                                            | Q = (A+B)                                                                                       |       | C T              | 0          | NOR     |
|            |                                            | α – (Λ1 <i>D</i> )                                                                              | 0     | 1                | 0          |         |
| <br> -<br> |                                            |                                                                                                 | 1     | 0                |            |         |
|            |                                            |                                                                                                 | 1     | 1                |            |         |

# Describe the following basic logic gates in Verilog HDL and capture the Waveforms

Questions to answered after this lab

- 1. What is meant by ports?
- 2. Write the different types of port modes.
- 3. What are different types of operators?
- 4. What is difference  $b/w \le and$ : = operators?
- 5. What is meant by simulation?



#### 1 Primitive Gates

#### 1.1 OR gate

```
module OR_gate (A,B,Y);

parameter integer w = 8;
input wire [w-1:0] A,B;
output wire [w-1:0] Y;

assign Y = A | B;

endmodule
```

#### 1.2 NOR gate

```
module NOR_gate (A,B,Y);

parameter integer w = 8;
input wire [w-1:0] A,B;
output wire [w-1:0] Y;

assign Y = !(A | B);

endmodule
```

#### 1.3 AND gate

```
module AND_gate (A,B,Y);

parameter integer w = 8;
input wire [w-1:0] A,B;
output wire [w-1:0] Y;

assign Y = A & B;

endmodule
```

#### 1.4 NAND gate

```
module NAND_gate (A,B,Y);

parameter integer w = 8;
input wire [w-1:0] A,B;
output wire [w-1:0] Y;

assign Y = !(A & B);

endmodule
```

#### 1.5 NOT gate

```
module NOT_gate (A,Y);

parameter integer w = 8;
input wire [w-1:0] A;
output wire [w-1:0] Y;

assign Y = ~A;
endmodule
```

### 1.6 XOR gate

```
module XOR_gate (A,B,Y);
parameter integer w = 8;
input wire [w-1:0] A,B;
output wire [w-1:0] Y;
assign Y = A ^ B;
endmodule
```

#### 2 Test Bench

```
'timescale 1ns/1ps
2 module tb_primitive_gates;
4 wire A,B;
{\tt 5} wire Y_OR, Y_NOR, Y_AND, Y_NAND, Y_NOT, Y_XOR;
  OR_gate #(.w(1)) dut_OR (.A(A), .B(B), .Y(Y_OR));
8 NOR_gate #(.w(1)) dut_NOR (.A(A), .B(B), .Y(Y_NOR));
9 AND_gate #(.w(1)) dut_AND (.A(A), .B(B), .Y(Y_AND));
10 NAND_gate #(.w(1)) dut_NAND (.A(A), .B(B), .Y(Y_NAND));
11 NOT_gate #(.w(1)) dut_NOT (.A(A), .Y(Y_NOT));
12 XOR_gate #(.w(1)) dut_XOR (.A(A), .B(B), .Y(Y_XOR));
14 reg [1:0] count;
15 reg clk;
16
17 always #5 clk = ~clk;
19 always@(posedge clk)
20 begin
21 if (count < 2'b11)
             count + 1;
    count =
23 else
    count = 2'b00;
24
25 end
27 assign A = count[1];
28 assign B = count[0];
29
31 initial
32 begin
33 clk = 0;
34 #200 $stop;
35 end
36
38 endmodule
```

# 3 Output waveform



Figure 1: Output waveform in Vivado

#### 4 Questions

#### 1. What is meant by ports?

Ports represent a module's *interface*, acting as connections to the external world or other modules. They enable data *input* and *output* for communication and interaction. Ports support *modularity* and *reusability* by encapsulating internal functionality while defining interaction points.

#### 2. Write the different types of port modes.

Verilog offers three main port modes:

**Input:** Data flows only *into* the module through this port.

**Output:** Data flows only *out of* the module through this port.

**Inout:** Data can flow both in and out of the module through this port (bidirectional).

#### 3. What are different types of operators?

Verilog provides diverse operators for manipulating signals through logic and arithmetic operations:

**Logical:**  $\&\&`,`\|`(and,or)$ 

 $\textbf{Relational:} ``<`,`>=`,`==`,`===`(less\ than, greater\ than, etc.)$ 

**Arithmetic:** '+', '-', '\*', '/', '%' (addition, subtraction, multiplication, etc.)

Bitwise:  $\&`,` \sim (and, not)$ 

#### 4. What is difference $b/w \le and := operators$ ?

Both '<=' and ':=' assign values to signals, but they differ in usage:

<= : Used within procedural blocks for *delayed assignment*, setting values on the next clock edge.

:= : Used outside procedural blocks for *immediate assignment*, setting values instantaneously.

#### 5. What is meant by simulation?

Verilog simulation is a virtual testing ground for your design. You run your code through a simulator, feeding it different inputs and observing outputs. This lets you check for errors, analyze timing, and ensure functionality before building actual hardware, saving time and resources.