# **ECDSA Scalar Multiplication Hardware Software Co-Design**

Name: Satyajit Deokar

PSU ID: 958613207

## **Index**

- 1. Introduction
- 2. Objective
- 3. Motivation
- 4. Key Features
- 5. Architecture Diagram
- 6. Python Time Profiling of Scalar Multiplication
- 7. SW/HW Separation
- 8. Design Decisions
- 9. Hardware Architecture
- 10. Testing and Verification
- 11. Performance Metrics
- 12. HW/SW Co-Design Latency and Speedup Analysis
- 13. Future Work and Limitations
- 14. AI Usage Acknowledgment
- 15. Vibe Coding Prompts Used
- 16. Conclusion
- 17. References
- 18. Related Work

# 1. Introduction

## **Objective**

This project implements a hardware accelerator for scalar multiplication over the secp256k1 elliptic curve, a critical operation in the Elliptic Curve Digital Signature Algorithm (ECDSA). The goal was to offload the most computationally intensive operation—scalar multiplication—to a synthesizable Verilog module and integrate it into an ASIC design flow using Synopsys Design Compiler and OpenLane with the Sky130 PDK.

### **Motivation**

ECDSA is widely used in blockchain, secure messaging, and embedded cryptographic protocols. However, scalar multiplication over 256-bit prime curves like secp256k1 is resource-intensive and latency-bound in pure software implementations. This bottleneck motivated the development of a hardware-accelerated solution that offers:

- High performance (low-latency scalar multiplication)
- Synthesizability for ASIC workflows
- Modular architecture for future integration with ECDSA pipelines

## **Key Features**

- Scalar Multiplication Accelerator: Implements double-and-add algorithm for k·Pk \cdot Pk·P over secp256k1.
- Verilog RTL Design: Synthesizable code tested and benchmarked.
- DC Synthesis: Performance metrics extracted including max frequency, area, and power.
- **OpenLane Compatibility**: Wrapper introduced to meet I/O pin limits for physical design. Errors Occurred in routing.
- **Testbench Integration**: Self-checking SystemVerilog testbench validates functionality.
- Python Reference Model: Used to verify correctness of hardware outputs via simulation.
- **Python Time Profiling**: Did Time Profiling for python ECDSA algorithm, found scalar multiplication as area to accelerate.

# **Architecture Diagram:**



# 2. Python Time Profiling of Scalar Multiplication

## **Objective**

To understand performance bottlenecks in the ECDSA signing pipeline, we profiled scalar multiplication over the **secp256k1** curve in a Python-only setup. The focus was on measuring the execution time of the function  $Q=k\cdot PQ=k\cdot P$ , as it's central to ECDSA's signing process.

### **Context**

- Message sizes tested: 1, 2, 4, and 8 MiB
- Each message was hashed to 256 bits, and scalar multiplication was performed on that hash digest.
- So, irrespective of the message size, **each scalar multiplication input remains 256-bit** the size of the SHA-256 output.

## **Profiling Setup**

- Python's time module and custom logs were used.
- The profiler captured both total script execution time and scalar multiplication time across various message sizes.

# **Results Snapshot (4 MiB case)**

| Metric                             | Value            |
|------------------------------------|------------------|
| Total execution time               | 0.169250 seconds |
| Scalar multiplication calls        | 4                |
| Total time in scalar_mult()        | 0.065886 seconds |
| Average time per call              | 0.016472 seconds |
| % of time in scalar multiplication | 38.93%           |

This validates that scalar multiplication remains the most **computationally expensive** operation during the ECDSA signing phase.

# **Time vs Message Size**

The plot below shows how **total execution time** and **scalar multiplication time** scale as message size increases. While total execution time increases with message size (due to hash computation and loop overhead), the scalar multiplication time remains relatively constant — confirming its independence from message size:



## **Insight**

- Scalar multiplication consistently dominates the execution time, accounting for ~35–40% even for large messages.
- Its independence from message size and heavy use of modular arithmetic make it an ideal target for hardware acceleration.
- This profiling insight led to offloading scalar multiplication to a **Verilog-based RTL design**, synthesized using **Synopsys Design Compiler**, and integrated with Python via serialized I/O.

# 3. SW/HW Separation

#### Overview

In the context of accelerating the ECDSA signing process, this project strategically separates software and hardware responsibilities to balance performance, modularity, and implementation complexity.

## **Software Responsibilities**

The Python software stack performs the following roles:

Message Handling: Reads input messages and computes the SHA-256 hash to produce a 256-bit digest.

**Key Generation:** Selects a random private key (k) and provides the elliptic curve base point (P).

**Serialization Interface:** Sends serialized inputs (scalar k, point P) to the hardware module.

**Post-processing:** Receives the scalar multiplication result (X, Y), deserializes it, and integrates it into the ECDSA signature structure.

## **Hardware Responsibilities (Verilog RTL)**

The hardware module accelerates only the core cryptographic kernel:

- Scalar Multiplication  $Q = k \cdot P$  over the secp256k1 curve, using:
  - o Modular arithmetic
  - o Point doubling and addition logic
  - o FSM-based control of the scalar bits (double-and-add algorithm)
- **Input Buffering:** Receives serialized 32-bit words and reconstructs 256-bit operands internally.
- **Output Serialization:** Converts computed 256-bit coordinates into 32-bit output chunks for software reception.

# **Justification for Separation**

- Hardware Bottleneck Focus: As shown in the profiling section, scalar multiplication alone contributes to nearly 40% of total execution time, making it the ideal target for offloading.
- **Simplified Integration**: Python remains in control of non-critical tasks like hashing, signature formatting, and file I/O.
- **Reduced RTL Complexity**: Avoiding full-stack ECDSA in hardware reduces design area, power, and verification effort.
- OpenLane Synthesis Compatibility: Limiting the scope to scalar multiplication ensures the design remains compatible with ASIC toolchains and meets pin constraints via serial interfaces.

# 4. Design Decisions

#### **Overview**

Following the profiling of the software-only ECDSA pipeline, a number of **key architectural decisions** were made to offload the scalar multiplication kernel to hardware while preserving flexibility, simplicity, and ASIC compatibility.

## Why Offload Only Scalar Multiplication?

- Profiling revealed scalar multiplication consumes ~40% of total execution time, making it the most time-intensive component.
- Other ECDSA components like **hashing**, **key generation**, and **message handling** have low latency and are better suited to software, especially in high-level Python.
- Offloading only the core  $Q=k\cdot PQ=k\cdot P$  operation ensures a **manageable hardware** footprint and reduces verification complexity.

## **Alternatives Considered**

#### 1. Full ECDSA Hardware Implementation

- o Rejected due to complexity and tight integration with SHA-256 and signature formatting.
- o Would require additional modules like modular inverse for signature s computation.

#### 2. Montgomery Ladder Algorithm

- o Considered for **constant-time** operation to resist side-channel attacks.
- o However, **double-and-add** was chosen for its **simplicity**, clarity, and easier FSM implementation.

#### 3. Parallel vs. Serial I/O Interface

- o A 256-bit parallel interface was **initially tested**, but led to >1000 I/O pins, which exceeded the OpenLane pin limit for the standard die.
- o Final design uses a **32-bit serial interface** with internal buffering, drastically reducing I/O count and ensuring OpenLane synthesis success.

## **Final Decisions Summary**

- Scalar multiplication kernel is fully offloaded to Verilog RTL.
- **Double-and-add algorithm** is used, controlled by a compact FSM.
- A **Top-Level Wrapper** handles serialization of inputs and outputs, enabling communication with Python.
- Design favors clarity, modularity, and ASIC-friendliness over maximum theoretical throughput.

## 5. Hardware Architecture

#### **Overview**

The hardware design consists of two primary Verilog modules:

- 1. Scalar Multiplication Core (scalar\_mul.v)
- 2. Top-Level Wrapper (scalar top.v)

Together, they form a modular, synthesizable, and OpenLane-compatible accelerator that performs scalar multiplication over the **secp256k1** elliptic curve.

## **Scalar Multiplication Core**

The core module performs the actual elliptic curve operation:

 $Q=k \cdot PQ = k \cdot cdot PQ = k \cdot P$ 

where:

- k is a 256-bit scalar (private key)
- P is a 256-bit elliptic curve point input (public base point)
- Q = (X, Y) is the resulting point

## **Key Features:**

- FSM-based controller implements the double-and-add algorithm.
- Handles point addition, point doubling, and coordinate checks internally.
- Operates on binary representation of k, processing one bit per cycle.
- Manages edge cases like point at infinity (Pinf) and invalid inputs.

## Top-Level Wrapper (I/O and Control)

Due to OpenLane's I/O pin constraints, a separate top-level wrapper (scalar top.v) was developed.

## **Responsibilities:**

• Serial Input Deserialization:

Receives 32-bit input chunks for k, Px, Py, and Pinf, reconstructing full 256-bit operands.

Start/Done Handshake:

Once all inputs are received, asserts **start** to trigger scalar multiplication and monitors the **done** signal from the core.

• Serial Output Serialization:

Once computation is done, sends the output values Xout, Yout, and Inf\_out back to software in 32-bit chunks.

#### **Benefits:**

• Reduces total I/O pins from over **300** to under **100**, enabling OpenLane placement success.

- Maintains a simple and robust handshake interface with the Python controller.
- Allows easy integration with verification environments and ASIC synthesis flows.

# **FSM Flow Summary**

- 1. **IDLE**: Waits for all input chunks.
- 2. LOAD: Buffers 256-bit k, Px, Py, and Pinf.
- 3. **EXECUTE**: Activates scalar multiplication core.
- 4. **WAIT**: Waits for done signal from the core.
- 5. **OUTPUT**: Serializes and sends Xout, Yout, Inf\_out.
- 6. **DONE**  $\rightarrow$  **IDLE**: Ready for next transaction.

# 6. Testing and Verification

### **Overview**

To ensure the **functional correctness** and **software-hardware co-simulation accuracy** of the scalar multiplication hardware, a combination of **self-checking SystemVerilog testbenches** and **Cocotb-based Python verification** was employed. The verification strategy confirmed both isolated module correctness and end-to-end behavior within the ECDSA signing flow.

## **Python Reference Model**

A trusted Python implementation of scalar multiplication was used as the golden reference. This model:

- Implements the same double-and-add logic
- Performs all operations modulo the secp256k1 field
- Generates expected outputs (X, Y) for bit-accurate validation

## **SystemVerilog Self-Checking Testbench**

A traditional **SystemVerilog testbench** was developed to:

- Apply scalar multiplication test vectors
- Wait for the **done** signal from the DUT
- Compare the outputs (Xout, Yout, Inf\_out) with Python results
- Automatically flag mismatches and print debug info

## **Key Features:**

- **Deterministic inputs** from Python
- Tested corner cases including k = 0, k = 1, max-scalar, and Pinf
- Fully automated checks

## 7. Cocotb-Based HW/SW Co-Simulation

In addition to traditional RTL simulation, a Cocotb-based testbench was developed to drive and monitor the Verilog RTL from Python, enabling end-to-end software-hardware ECDSA testing.

## Flow Summary:

- The Python script generates a 256-bit hash (from message) and a scalar k
- Sends k, Px, Py, and Pinf into the RTL via Cocotb interfaces
- Waits for the **done** signal from RTL
- Reads back the result (X, Y) and compares it with software-generated output

## **Highlights:**

- Entire HW-SW ECDSA signing chain was executed through Cocotb
- The test ran on multiple input sets and verified against the reference model
- Total run time: ~6 hours, due to multiple 256-bit transactions, FSM cycles, and I/O serialization
- No mismatches or protocol violations were observed

### **Verified Scenarios**

- Random k and P values
- Edge cases: k = 0, k = 1, and maximum 256-bit scalar
- Point doubling and infinity outputs
- Full-cycle HW/SW ECDSA operation (Python ↔ Verilog)

### **Outcome**

All outputs matched the Python reference **bit-for-bit**, confirming RTL correctness. The Cocotb flow further validated **realistic usage** of the module in a complete cryptographic software pipeline.

## 8. Performance Metrics

### **Overview**

This section presents key performance and resource utilization metrics of the Verilog-based scalar multiplication accelerator, synthesized using Synopsys Design Compiler. These results confirm that the design is efficient in area and power while achieving a significant speedup over the software implementation.

## **Synthesis Results (Synopsys Design Compiler)**

The RTL was synthesized targeting a standard 65nm library, with a constraint of 12.8 ns clock period. Below are the synthesis outputs:

Maximum Clock Frequency: ~78.12 MHz (12.8 ns period)

• Total Cell Area: 184,211.76 μm²

• Gate Count (Equivalent): 45,367.70

• Total Power Consumption: 43.26 μW, composed of:

o **Internal Power**: 36.69 μW

**Switching Power**: 4.87 µW

o Leakage Power: 1.70 μW

• Timing Closure:

 $\circ$  Slack: 0.00 ns  $\rightarrow$  Timing met successfully

No setup or hold violations reported in the log

# 9. HW/SW Co-Design Latency and Speedup Analysis

To understand how hardware acceleration performs in a real system, it's important to account not only for compute time but also for the time spent **transferring data** between software and hardware. This section breaks down the total latency for different communication methods and shows their effect on speedup.

# **Total Data Transferred per Operation**

Each scalar multiplication requires the following data exchange between software and hardware:

| Data Component  | Size (bits)                 | 32-bit Words |
|-----------------|-----------------------------|--------------|
| Scalar k        | 256                         | 8            |
| Point Px        | 256                         | 8            |
| Point Py        | 256                         | 8            |
| Flag Pinf       | 1 (pad to 32)               | 1            |
| Inputs Total    | ~769 bits                   | 25 words     |
| Result Xout     | 256                         | 8            |
| Result Yout     | 256                         | 8            |
| Flag Inf_out    | 1 (pad to 32)               | 1            |
| Outputs Total   | ~513 bits                   | 17 words     |
| Total (Tx + Rx) | <b>42 words = 168 bytes</b> |              |

This assumes we're sending 256-bit numbers in **chunks of 32 bits**, which is common for serial or memory-mapped interfaces.

### **Baseline Hardware Execution Time**

From synthesis, we know that the hardware completes scalar multiplication in:

• 208  $\mu$ s = 0.208 milliseconds This is computed assuming a clock of 78.12 MHz, and about 16,200 clock cycles per operation.

#### **Scenario 1: SPI-Based Communication**

SPI is a widely used serial protocol in embedded systems but has relatively high per-word latency.

From page 18 of your reference PDF:

• One 32-bit word over SPI takes 1.37 ms.

Total data words to transfer: 42

So the total communication time becomes:

ini

CopyEdit

T comm SPI = 42 words  $\times$  1.37 ms/word  $\approx$  57.54 ms

T total SPI = T comm SPI + T compute  $\approx 57.54 \text{ ms} + 0.208 \text{ ms} \approx 57.75 \text{ ms}$ 

#### **Interpretation:**

- Communication dominates the entire process.
- The hardware accelerator is **79× faster** at compute, but **SPI makes it 3.5× slower** than just running in software:

ini

CopyEdit

Speedup\_SPI = SW\_time / HW\_SPI\_time =  $16.5 \text{ ms} / 57.75 \text{ ms} \approx 0.29 \text{ Times}$ 

## Scenario 2: PCI Express (PCIe) Gen3 ×4

PCIe Gen3 ×4 has high bandwidth: ~3.94 GB/s effective throughput (from page 19 of your PDF).

To send 168 bytes of data:

ini

CopyEdit

T comm PCIe = 168 bytes / 3.94 GB/s  $\approx$  42.6 nanoseconds

T total PCIe =  $0.208 \text{ ms} + 0.0000426 \text{ ms} \approx 0.20804 \text{ ms}$ 

#### **Interpretation:**

- Communication time is **negligible** compared to compute time.
- Speedup is preserved:

Speedup PCIe =  $16.5 \text{ ms} / 0.20804 \text{ ms} \approx 79 \text{ Times}$ 

# **Summary Table (with Explanation)**

| Configuration         | Compute Time | Comm Time    | Total Time | Speedup vs Python |
|-----------------------|--------------|--------------|------------|-------------------|
| Software (Python)     | 16.5 ms      | _            | 16.5 ms    | 1× (baseline)     |
| HW Only (ideal case)  | 0.208 ms     | 0            | 0.208 ms   | ~79× faster       |
| HW + SPI (32-bit bus) | 0.208 ms     | 57.54 ms     | 57.75 ms   | ~0.29× (slower)   |
| HW + PCIe Gen3 ×4     | 0.208 ms     | 0.0000426 ms | 0.20804 ms | ~79× faster       |

## 10. Future Work and Limitations

#### Limitations

While the current scalar multiplication accelerator achieves significant speedup and passes all verification checks, there are a few **notable limitations** in the current version:

- Only Scalar Multiplication Offloaded: The full ECDSA flow (including modular inverse for signature generation and SHA-256 hashing) remains in software. This limits the total hardware speedup to the scalar multiplication stage alone.
- Side-Channel Resistance Not Implemented: The current double-and-add method is not constant-time. This leaves the design vulnerable to timing and power-based side-channel attacks, which are critical in secure cryptographic systems.
- **Single-Cycle Serial Interface**: Input/output is handled serially using 32-bit buses, which introduces latency. For high-throughput applications, this **I/O bottleneck** may become significant.
- No Post-Layout Validation: As of now, no post-place-and-route timing or parasitic analysis (STA after layout) has been done. These effects could impact final silicon performance.

#### **Future Work**

To enhance the design's robustness, applicability, and performance, the following directions are proposed:

- Montgomery Ladder Implementation: Replace the double-and-add algorithm with Montgomery ladder to achieve constant-time operation, making the design more secure against side-channel attacks.
- Full ECDSA Hardware Pipeline: Extend the accelerator to support complete signature generation and verification, including:
  - Modular inversion
  - SHA-256 hash engine
  - Signature format packaging
- Cocotb Formal Integration: Expand the Cocotb environment to include:
  - Random constrained tests
  - Bus functional models (BFMs)
  - o Assertion-based checks using Python
- **Post-Layout Validation with OpenLane**: Run the full ASIC flow with:
  - Clock Tree Synthesis (CTS)
  - Routing congestion analysis
  - Power grid check
  - Parasitic extraction for accurate STA
- **FPGA Prototyping**: Deploy the synthesized RTL on platforms like **Nexys 4 or Arty A7** to benchmark real-world performance and evaluate **resource usage on FPGAs**.

| • | Integration into Secure Microcontrollers: Package the module as a co-processor interfaced via AMBA/APB, SPI, or AXI to embed it into SoCs for cryptographic acceleration. |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |                                                                                                                                                                           |
|   |                                                                                                                                                                           |
|   |                                                                                                                                                                           |
|   |                                                                                                                                                                           |
|   |                                                                                                                                                                           |
|   |                                                                                                                                                                           |
|   |                                                                                                                                                                           |
|   |                                                                                                                                                                           |
|   |                                                                                                                                                                           |
|   |                                                                                                                                                                           |
|   |                                                                                                                                                                           |
|   |                                                                                                                                                                           |
|   |                                                                                                                                                                           |
|   |                                                                                                                                                                           |
|   |                                                                                                                                                                           |

# 11. AI Usage Acknowledgment

During the course of this project, artificial intelligence tools were utilized in a limited but supportive role to accelerate documentation, verify code syntax, and refine design reasoning.

#### **Tools Used:**

### • ChatGPT (OpenAI):

- o Assisted in **structuring documentation sections** such as project overview, architecture description, verification plan, and future work.
- o Helped generate **Verilog/SystemVerilog templates**, especially FSM scaffolding and modular testbench structures.
- o Provided guidance on Cocotb integration flow, including bus interfacing and waveform analysis.
- o Aided in grammar correction, formatting suggestions, and summarization of synthesis logs.

#### **Limitations of AI Involvement:**

- All final design choices, Verilog RTL, and synthesis decisions were made manually and verified independently.
- AI did **not generate original mathematical logic or cryptographic implementation**; it only supported explanations and formatting improvements.
- Verification was conducted through **manual simulation**, Cocotb scripting, and synthesis logs, with no AI-autonomous decision-making in validation.

This acknowledgment is included to maintain transparency and comply with academic integrity guidelines, per instructor recommendation.

Absolutely! Here's an expanded and more detailed "Vibe Coding Prompts Used" section for your report. This version adds more prompts per module, clearly distinguishes between design, debugging, and integration phases, and explains how each prompt contributed to your workflow. You can directly paste this into your final document under a section like:

# 12. Vibe Coding Prompts Used

To accelerate RTL development, testing, and co-simulation of the ECDSA scalar multiplication accelerator, several prompts were used in an AI-assisted design environment. The following table outlines the specific **prompts issued**, **their purpose**, and **the associated design phase**.

# **RTL Design Prompts**

| Module             | Design<br>Phase      | Prompt                                                                                                                                   |
|--------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| mod_add.v          | RTL<br>Creation      | "Write a synthesizable Verilog module for 256-bit modular addition with modulus = 0xFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFF                  |
| mod_add.v          | Debugging            | "How to handle overflow in modular addition and bring result back to range under a prime field in Verilog?"                              |
| mod_sub.v          | RTL<br>Creation      | "Generate Verilog for 256-bit modular subtraction under a prime field. Handle borrow and wrap-around correction."                        |
| mod_sub.v          | Verification         | "Provide test vectors to verify modular subtraction over secp256k1 prime field in Verilog."                                              |
| point_add.v        | RTL<br>Creation      | "Create a Verilog module that performs affine point addition on the elliptic curve $y^2 = x^3 + 7$ (secp256k1). Use modular arithmetic." |
| point_add.v        | Debugging            | "What are the corner cases (e.g. point at infinity, same input point) in ECC point addition and how to handle them in RTL?"              |
| scalar_mult.<br>v  | RTL<br>Creation      | "Design a Verilog module for scalar multiplication using double-and-add algorithm. Support 256-bit scalar and point input."              |
| scalar_mult.<br>v  | FSM<br>Architecture  | "How to structure a state machine for scalar multiplication over ECC curve using shift-and-add method?"                                  |
| scalar_mult.<br>v  | Optimizatio<br>n     | "How to reduce clock cycles for ECC scalar multiplication in Verilog? What are trade-offs between parallel vs serial point operations?"  |
| top.v<br>(Wrapper) | I/O<br>Serialization | "Create a wrapper in Verilog that takes serial 32-bit chunks and reconstructs 256-bit values internally for ECC core input."             |
| top.v              | Pin<br>Reduction     | "Design a minimal I/O ASIC-friendly interface in Verilog to support input/output of 256-bit data over a small number of pins."           |

# **Unit Testbench Prompts**

| Area              | Prompt                                                                                                                  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------|
|                   | "Write a simple Verilog testbench that applies known 256-bit inputs to a modular adder and checks the output."          |
| Point Addition LR | "Generate Verilog testbench to simulate ECC point addition with edge cases like adding point to itself or to infinity." |
| Neglar Miller LB  | "How to build a testbench in Verilog for scalar multiplication that triggers operation and waits for 'done' flag?"      |
|                   | "Provide stimulus for scalar multiplication with known output on secp256k1. Validate result in Verilog testbench."      |

# **Cocotb HW/SW Co-Verification Prompts**

| Phase          | Prompt                                                                                                                |
|----------------|-----------------------------------------------------------------------------------------------------------------------|
| Setup          | "Guide me through using Cocotb to test a Verilog scalar multiplier. How do I pass 256-bit values from Python to DUT?" |
| Monitor/Driver | "How to write a Cocotb driver that sends data in 32-bit chunks to a DUT expecting serialized input?"                  |
| Assertions     | "How to write assertions and pass/fail checks in Cocotb for ECC scalar multiplication?"                               |
|                | "How to compare hardware result from Verilog DUT with Python ECC reference output inside Cocotb?"                     |
| Full Workflow  | "Explain step-by-step how to verify scalar multiplication using Cocotb, including waveform dumps and signal tracing." |
| Debugging      | "Cocotb isn't triggering my 'done' signal. What checks should I do in the Python and Verilog side?"                   |

# **Meta and Support Prompts**

| Context                  | Prompt                                                                                                                    |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------|
| Documentation            | "Give me a clean way to document modular ECC RTL design with clear explanation of each component."                        |
| Power/Area               | "How to interpret Synopsys DC report to extract area, power, and max clock frequency                                      |
| Estimation               | for a Verilog design?"                                                                                                    |
| Co-Design Analysis       | "Estimate total system latency when using SPI vs PCIe for transferring 256-bit data between CPU and Verilog accelerator." |
| Future Work              | "What improvements can be done to a double-and-add ECC scalar multiplier in RTL                                           |
| Guidance                 | to support constant-time execution?"                                                                                      |
| II A I A cynowledament I | "How to write an academic-compliant acknowledgment section when using AI assistance in RTL design?"                       |

# **Statement of Integrity**

While AI-assisted prompts provided scaffolding, syntax, and optimization ideas, all RTL design logic, simulation, and final implementation decisions were performed manually. Every module was tested and integrated step-by-step, and Cocotb was used to validate functional correctness against known software models.

## 13. Conclusion

This project successfully demonstrates a **hardware accelerator for scalar multiplication** over the **secp256k1 elliptic curve**, a critical operation in the ECDSA cryptographic algorithm. The accelerator was designed in **Verilog**, synthesized using **Synopsys Design Compiler**, and functionally validated via **Cocotb-based co-simulation** against a Python reference model.

Through detailed **modular design**—including 256-bit modular arithmetic units, point addition logic, and a double-and-add scalar multiplication FSM—the system achieved a **compute-time speedup of** ~79× compared to the software implementation. Importantly, we also analyzed **realistic HW/SW co-design trade-offs**, showing that while SPI introduces bottlenecks, high-speed PCIe interfaces preserve acceleration benefits.

Key milestones achieved include:

- Clean separation of software and hardware responsibilities.
- RTL design that is both synthesizable and ASIC-friendly.
- Full system verification and hardware/software integration using Cocotb.
- Extraction of performance metrics such as **power**, area, and timing from synthesis.
- A critical examination of **I/O bandwidth limitations** and their impact on overall system performance.

In conclusion, this work not only provides a solid foundation for secure cryptographic accelerators but also offers insights into the **importance of HW/SW partitioning** and the challenges of moving from software prototypes to real-world silicon deployments.

## 14. References

- 1. Vitis Security Library ECDSA/secp256k1 hardware acceleration via FPGA and PCIe interfaces docs.amd.com+14docs.amd.com+14github.com+14
- 2. Maimuţ & Matei, *Speeding-Up Elliptic Curve Cryptography Algorithms*, IACR ePrint 2022: Alassisted optimizations for ECDSA hardware <a href="mailto:mdpi.com+5eprint.iacr.org+5eprint.iacr.org+5">mdpi.com+5eprint.iacr.org+5</a>
- 3. Agrawal et al., *Efficient FPGA-based ECDSA Verification Engine for Permissioned Blockchains*, arXiv 2021: Custom modular arithmetic and PCIe-based acceleration for blockchain sign-verify workflows scholarworks.calstate.edu+7arxiv.org+7arxiv.org+7
- 4. Awaludin et al., *High-Speed and Unified ECC Processor for Generic Weierstrass Curves over GF(p)*, IACR ePrint 2022: Pipelined modular arithmetic and side-channel resistant scalar multiplication on FPGA eprint.iacr.org
- 5. "ECDSA (Secp256k1) Hardware Implementation" thesis (CalState ScholarWorks): Verilog-level implementation with side-channel consideration csrc.nist.gov+9scholarworks.calstate.edu+9scholarworks.calstate.edu+9
- 6. "TLS Acceleration" (Wikipedia): General context on PCIe-based hardware acceleration in security applications <u>ibm.com+2en.wikipedia.org+2arxiv.org+2</u>

## 15. Related Work

#### 1. FPGA-based ECDSA Verification in Blockchain

Agrawal et al. demonstrated an **FPGA-accelerated ECDSA verify engine** tailored for Hyperledger Fabric. Their design achieved ~2.5× speedup over existing FPGA implementations, utilizing custom modular multipliers and PCIe interfaces arxiv.org+1arxiv.org+1.

#### 2. Unified ECC Architectures

Awaludin et al. proposed a **pipelined Montgomery mult/div-based ECC processor** for generic Weierstrass curves that supports **constant-time operation** and delivers ~0.14 ms per scalar multiplication on high-end FPGAs eprint.iacr.org.

#### 3. ASIC and Verilog Implementations

The CalState thesis explored Verilog implementation of ECDSA over secp256k1 with attention to **side-channel resistance**, providing Verilog modules and testbench insights docs.amd.com+5scholarworks.calstate.edu+5github.com+5.

#### 4. AI-Assisted ECC Hardware Design

Maimuţ & Matei showcased how **AI techniques** (e.g., Schoof's algorithm enhancements) can optimize ECC arithmetic in hardware contexts eprint.iacr.org.

#### 5. Commercial PCIe Crypto Accelerators

Vitis Security Library documentations highlight commercial efforts to accelerate secp256k1 computations via **FPGA/PCIe accelerator cards**, illustrating relevance to co-design latency scenarios docs.amd.com+1 docs.amd.com+1.

#### 6. TLS and SSL Crypto Offload

TLS acceleration techniques using **PCIe plug-in accelerator cards** elucidate the real-world importance of **high-bandwidth channels** in cryptographic co-processing.