

# Wide V<sub>IN</sub> Range, Low Noise, 250mA Buck-Boost Charge Pump

## **FEATURES**

- 2.7V to 38V V<sub>IN</sub> Range
- $I_0 = 18\mu A$  Operating;  $4\mu A$  in Shutdown
- 12V to 5V Efficiency = 81%
- Multimode Operation (2:1, 1:1, 1:2) with Automatic **Mode Switching**
- Low Noise, Constant Frequency Operation
- Pin Selectable Burst Mode® Operation
- V<sub>OLIT</sub>: Fixed 3.3V, 5V or Adjustable (2.5V to 5V)
- I<sub>OUT</sub> Up to 250mA
- Overtemperature and Short-Circuit Protection
- Operating Junction Temperature: 150°C Maximum
- Thermally Enhanced 12-Pin MSOP and Low Profile 12-Pin (3mm × 4mm) DFN Packages

# **APPLICATIONS**

- Automotive ECU/CAN Transceiver Supplies
- **Industrial Housekeeping Supplies**
- Low Power 12V to 5V Conversion

LT, LTC, LTM, Burst Mode, Linear Technology and the Linear logo are registered trademarks and ThinSOT is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.

## DESCRIPTION

The LTC®3245 is a switched capacitor buck-boost DC/DC converter that produces a regulated output (3.3V, 5V or adjustable) from a 2.7V to 38V input. The device uses switched capacitor fractional conversion to maintain regulation over a wide range of input voltage. Internal circuitry automatically selects the conversion ratio to optimize efficiency as input voltage and load conditions vary. No inductors are required.

The unique constant frequency architecture provides a lower noise output than conventional charge pump regulators. To optimize efficiency at the expense of slightly higher output ripple, the device has pin selectable Burst Mode operation.

Low operating current (20µA with no load, 4µA in shutdown) and low external parts count (three small ceramic capacitors) make the LTC3245 ideally suited for low power. space constrained automotive/industrial applications. The device is short-circuit and overtemperature protected, and is available in thermally enhanced 12-pin MSOP and low profile 3mm × 4mm 12-pin DFN packages.

# TYPICAL APPLICATION

#### **Efficient Regulated 5V Output**



# **5V<sub>OUT</sub> Efficiency vs Output Current** 80 EFFICIENCY



# **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

| V <sub>IN</sub> , SEL1, SEL2, BURST      | 0.3V to 38V |
|------------------------------------------|-------------|
| V <sub>OUT</sub> , OUTS/ADJ, PGOOD       | 0.3V to 6V  |
| I <sub>PGOOD</sub>                       | 2mA         |
| V <sub>OUT</sub> Short-Circuit Duration. |             |

| Ope | rating Junction Temperature  | Range (Notes 2, 3) |
|-----|------------------------------|--------------------|
| (   | E-/I-Grade)                  | 40°C to 125°C      |
| (   | H-Grade)                     | 40°C to 150°C      |
| (   | MP-Grade)                    | 55°C to 150°C      |
| Sto | rage Temperature Range       | 65°C to 150°C      |
| Lea | d Temperature (Soldering, 10 | sec)               |
| (MS | SE Only)                     | 300°C              |
|     |                              |                    |

# PIN CONFIGURATION



# ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL      | PART MARKING* | PACKAGE DESCRIPTION             | TEMPERATURE RANGE |
|------------------|--------------------|---------------|---------------------------------|-------------------|
| LTC3245EDE#PBF   | LTC3245EDE#TRPBF   | 3245          | 12-Lead (3mm × 4mm) Plastic DFN | -40°C to 125°C    |
| LTC3245IDE#PBF   | LTC3245IDE#TRPBF   | 3245          | 12-Lead (3mm × 4mm) Plastic DFN | -40°C to 125°C    |
| LTC3245EMSE#PBF  | LTC3245EMSE#TRPBF  | 3245          | 12-Lead Plastic MSOP            | -40°C to 125°C    |
| LTC3245IMSE#PBF  | LTC3245IMSE#TRPBF  | 3245          | 12-Lead Plastic MSOP            | -40°C to 125°C    |
| LTC3245HMSE#PBF  | LTC3245HMSE#TRPBF  | 3245          | 12-Lead Plastic MSOP            | -40°C to 150°C    |
| LTC3245MPMSE#PBF | LTC3245MPMSE#TRPBF | 3245          | 12-Lead Plastic MSOP            | -55°C to 150°C    |

Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ , (Note 2).  $V_{IN} = 12V$ ,  $V_{OUT} = 5V$ ,  $C_{FLY} = 1\mu F$  unless otherwise noted.

| SYMBOL            | PARAMETER                                      | CONDITIONS                                        |   | MIN | TYP        | MAX | UNITS  |
|-------------------|------------------------------------------------|---------------------------------------------------|---|-----|------------|-----|--------|
| V <sub>IN</sub>   | Operating Input Voltage Range                  |                                                   | • | 2.7 |            | 38  | V      |
| V <sub>UVLO</sub> | V <sub>IN</sub> Undervoltage Lockout Threshold | V <sub>IN</sub> Rising<br>V <sub>IN</sub> Falling | • |     | 2.4<br>2.2 | 2.7 | V      |
|                   |                                                |                                                   |   |     |            |     | 3245fa |



# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ , (Note 2). $V_{IN} = 12V$ , $V_{OUT} = 5V$ , $C_{FLY} = 1\mu F$ unless otherwise noted.

| SYMBOL                 | PARAMETER                                                                                                                                          | CONDITIONS                                                                                                                                                                                                                                                                                                                        |   | MIN                          | TYP            | MAX                          | UNITS          |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------------------------|----------------|------------------------------|----------------|
| I <sub>VIN</sub>       | V <sub>IN</sub> Quiescent Current<br>SEL1 = SEL2 = 0V<br>V <sub>OUT</sub> Enabled, BURST = 0V<br>V <sub>OUT</sub> Enabled, BURST = V <sub>IN</sub> | Shutdown, V <sub>OUT</sub> = 0V<br>CP Enabled, Output in Regulation<br>CP Enabled, Output in Regulation                                                                                                                                                                                                                           |   |                              | 4<br>18<br>20  | 8<br>35<br>40                | μΑ<br>Αμ<br>Αμ |
| V <sub>OUT5_BM</sub>   | Fixed 5V Burst Mode Output Regulation (OUTS/ADJ Connected to V <sub>OUT</sub> , BURST = 0V, SEL2 = V <sub>IN</sub> , SEL1 = 0V) (Note 5)           | $\begin{array}{l} 5V \leq V_{IN} < 38V, \ I_{OUT} \leq 250 mA \\ 4V \leq V_{IN} < 5V, \ I_{OUT} \leq 150 mA \\ 3.3V \leq V_{IN} < 4V, \ I_{OUT} \leq 75 mA \\ 3V \leq V_{IN} < 3.3V, \ I_{OUT} \leq 45 mA \end{array}$                                                                                                            | • | 4.8<br>4.8<br>4.8<br>4.8     |                | 5.2<br>5.2<br>5.2<br>5.2     | V<br>V<br>V    |
| V <sub>OUT5_LN</sub>   | Fixed 5V Low Noise Output Regulation (OUTS/ADJ Connected to $V_{OUT}$ , BURST = $V_{IN}$ , SEL2 = $V_{IN}$ , SEL1 = 0V) (Note 5)                   | $\begin{array}{l} 5V \leq V_{IN} < 38V, \ I_{OUT} \leq 200 mA \\ 4V \leq V_{IN} < 5V, \ I_{OUT} \leq 120 mA \\ 3.3V \leq V_{IN} < 4V, \ I_{OUT} \leq 60 mA \\ 3V \leq V_{IN} < 3.3V, \ I_{OUT} \leq 35 mA \end{array}$                                                                                                            | • | 4.8<br>4.8<br>4.8<br>4.8     |                | 5.2<br>5.2<br>5.2<br>5.2     | V<br>V<br>V    |
| V <sub>OUT33_BM</sub>  | Fixed 3.3V Burst Mode Output Regulation (OUTS/ADJ Connected to $V_{OUT}$ , BURST = 0V, SEL2 = $V_{IN}$ , SEL1 = $V_{IN}$ ) (Note 5)                | $\begin{array}{l} 5\text{V} \leq \text{V}_{IN} < 38\text{V, } I_{OUT} \leq 250\text{mA} \\ 4\text{V} \leq \text{V}_{IN} < 5\text{V, } I_{OUT} \leq 175\text{mA} \\ 3.3\text{V} \leq \text{V}_{IN} < 4\text{V, } I_{OUT} \leq 110\text{mA} \\ 2.7\text{V} \leq \text{V}_{IN} < 3.3\text{V, } I_{OUT} \leq 60\text{mA} \end{array}$ | • | 3.17<br>3.17<br>3.17<br>3.17 |                | 3.43<br>3.43<br>3.43<br>3.43 | V<br>V<br>V    |
| V <sub>OUT33_LN</sub>  | Fixed 3.3V Low Noise Output Regulation (OUTS/ADJ Connected to $V_{OUT}$ , BURST = $V_{IN}$ , SEL2 = $V_{IN}$ , SEL1 = $V_{IN}$ ) (Note 5)          | $\begin{array}{l} 5V \leq V_{IN} < 38V, \ I_{OUT} \leq 220 mA \\ 4V \leq V_{IN} < 5V, \ I_{OUT} \leq 140 mA \\ 3.3V \leq V_{IN} < 4V, \ I_{OUT} \leq 90 mA \\ 2.7V \leq V_{IN} < 3.3V, \ I_{OUT} \leq 50 mA \end{array}$                                                                                                          | • | 3.17<br>3.17<br>3.17<br>3.17 |                | 3.43<br>3.43<br>3.43<br>3.43 | V<br>V<br>V    |
| $V_{ADJ}$              | OUTS/ADJ Reference Voltage (Note 4)                                                                                                                | SEL2 = 0V, SEL1 = V <sub>IN</sub> , I <sub>OUT</sub> = 0mA                                                                                                                                                                                                                                                                        | • | 1.176                        | 1.200          | 1.224                        | V              |
| R <sub>CL</sub>        | Load Regulation (Referred to ADJ)                                                                                                                  | $SEL2 = 0V$ , $SEL1 = V_{IN}$                                                                                                                                                                                                                                                                                                     |   |                              | 0.2            |                              | mV/mA          |
| V <sub>PG_RISE</sub>   | PGOOD Rising Threshold                                                                                                                             | V <sub>OUT</sub> % of Final Regulation Voltage                                                                                                                                                                                                                                                                                    |   |                              | 95             | 98                           | %              |
| $V_{PG\_FALL}$         | PGOOD Falling Threshold                                                                                                                            | V <sub>OUT</sub> % of Final Regulation Voltage                                                                                                                                                                                                                                                                                    |   | 88                           | 91             | ,                            | %              |
| $V_{PG\_LOW}$          | PGOOD Output Low Voltage                                                                                                                           | $I_{PGOOD} = 0.2 \text{mA}$                                                                                                                                                                                                                                                                                                       | • |                              | 0.1            | 0.4                          | V              |
| I <sub>PG_HIGH</sub>   | PGOOD Output High Leakage                                                                                                                          | $V_{PGOOD} = 5V$                                                                                                                                                                                                                                                                                                                  |   | -1                           | 0              | 1                            | μA             |
| $V_{LOW}$              | BURST, SEL1, SEL2 Input Voltage                                                                                                                    |                                                                                                                                                                                                                                                                                                                                   | • | 0.4                          | 0.9            |                              | V              |
| V <sub>HIGH</sub>      | BURST, SEL1, SEL2 input Voltage                                                                                                                    |                                                                                                                                                                                                                                                                                                                                   | • |                              | 1.2            | 2                            | V              |
| $I_{LOW}$              | BURST, SEL1, SEL2 Input Current                                                                                                                    | $V_{PIN} = 0V$                                                                                                                                                                                                                                                                                                                    |   | -1                           | 0              | 1                            | μA             |
| I <sub>HIGH</sub>      | BURST, SEL1, SEL2 Input Current                                                                                                                    | V <sub>PIN</sub> = 38V                                                                                                                                                                                                                                                                                                            |   | 0.5                          | 1              | 3                            | μA             |
| I <sub>SHORT_CKT</sub> | I <sub>VOUT</sub> Short-Circuit Current                                                                                                            | V <sub>OUT</sub> = GND                                                                                                                                                                                                                                                                                                            |   |                              | 900            |                              | mA             |
| R <sub>OUT</sub>       | Charge Pump Output Impedance                                                                                                                       | 2:1 Step-Down Mode<br>1:1 Step-Down Mode<br>1:2 Step-Up Mode (V <sub>IN</sub> = 3.3V)                                                                                                                                                                                                                                             |   |                              | 3<br>3.5<br>14 |                              | Ω<br>Ω<br>Ω    |
| f <sub>OSC</sub>       | Oscillator Frequency                                                                                                                               |                                                                                                                                                                                                                                                                                                                                   | • |                              | 450            | 500                          | kHz            |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. This IC has overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperatures will exceed 150°C when overtemperature is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

**Note 2:** The LTC3245E is guaranteed to meet performance specifications from 0°C to 85°C. Specifications over the –40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC3245I is guaranteed over the –40°C to 125°C operating junction temperature range. The LTC3245H is guaranteed over the –40°C to 150°C operating junction temperature range and the LTC3245MP is tested and guaranteed over the full –55°C to 150°C operating junction temperature range. High junction temperatures degrade operating lifetimes; operating lifetime is derated for junction temperatures

greater than 150°C. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal resistance and other environmental factors.

**Note 3:** The junction temperature  $(T_J, \text{ in }^{\circ}C)$  is calculated from the ambient temperature  $(T_A, \text{ in }^{\circ}C)$  and power dissipation  $(P_D, \text{ in Watts})$  according to the formula:

 $T_J = T_A + (P_D \bullet \theta_{JA})$  where  $\theta_{JA}$  (in °C/W) is the package thermal impedance.

Note 4:  $V_{OUT}$  programming range is from 2.5V to 5V. See the Programming the Output Voltage section for more detail.

**Note 5:** The maximum operating junction temperature of 150°C must be followed. Certain combinations of input voltage and output current will cause the junction temperature to exceed 150°C and must be avoided. See Thermal Management section for information on calculating maximum operating conditions.



# TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25$ °C, unless otherwise noted.







5V Fixed Output Voltage vs Input Voltage (Burst Mode Operation)



5V Fixed Output Voltage vs Input Voltage (Low Noise Operation)

3245 G02



5V Fixed Efficiency vs Output Current



3.3V Fixed Output Voltage vs Input Voltage (Burst Mode Operation)



3.3V Fixed Output Voltage vs Input Voltage (Low Noise Operation)



3.3V Fixed Output Efficiency vs Output Current



# TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25$ °C, unless otherwise noted.

# 5V Fixed Output Voltage vs Falling Input Voltage (Burst Mode Operation)



3.3V Fixed Output Voltage vs Falling Input Voltage (Burst Mode Operation)



ADJ Regulation Voltage vs Temperature



5V Output Impedance vs Temperature (Boost Mode)



3.3V Output Impedance vs Temperature (Boost Mode)



Output Current vs Input Voltage (V<sub>OUT</sub> 5% Below Regulation)



Operating Mode Transition Voltage vs Input Voltage



Operating Mode Transition Voltage vs Input Voltage



Operating Mode Transition Voltage vs Input Voltage



# TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25$ °C, unless otherwise noted.

#### **5V Output Transient Response**



 $V_{IN} = 12V$  $V_{OUT} = 5V$ 

#### 3.3V Output Transient Response



 $V_{IN} = 12V$  $V_{OUT} = 3.3V$ 

## PIN FUNCTIONS

 $V_{IN}$  (Pins 1, 2, 3): Power Input Pins. Input voltage for both charge pump and IC control circuitry. The  $V_{IN}$  pin operates from 2.7V to 38V. All  $V_{IN}$  pins should be connected together at pins.

**BURST** (**Pin 4**): Burst Mode Logic Input. A logic high on the  $\overline{BURST}$  pin operates the charge pump in low noise constant frequency. A logic low will operates the charge pump in Burst Mode operation for higher efficiency at low output currents. The  $\overline{BURST}$  pin has a 1µA (typical) pull-down current to ground and can tolerate 38V inputs allowing it to be pin-strapped to  $V_{IN}$ .

**SEL1 (Pin 5):** Logic Input Pin. See Table 1 for SEL1/SEL2 operating logic. The SEL1 pin has a  $1\mu A$  (typical) pull-down current to ground and can tolerate 38V inputs allowing it to be pin-strapped to  $V_{IN}$ .

**SEL2 (Pin 6):** Logic Input Pin. See Table 1 for SEL1/SEL2 operating logic. The SEL2 pin has a  $1\mu$ A (typical) pull-down current to ground and can tolerate 38V inputs allowing it to be pin-strapped to  $V_{IN}$ .

Table 1: Vout Operating Modes

| SEL2 | SEL1 | MODE                        |
|------|------|-----------------------------|
| LOW  | LOW  | Shutdown                    |
| LOW  | HIGH | Adjustable V <sub>OUT</sub> |
| HIGH | LOW  | Fixed 5V                    |
| HIGH | HIGH | Fixed 3.3V                  |

**OUTS/ADJ (Pin 7):**  $V_{OUT}$  Sense / Adjust Input Pin. This pin acts as  $V_{OUT}$  sense (OUTS) for 5V or 3.3V fixed outputs and adjust (ADJ) for adjustable output through external feedback. The ADJ pin servos to 1.2V when the device is enabled in adjustable mode. (OUTS / ADJ are selected by SEL1 and SEL2 pins; See Table 1)

**PGOOD** (Pin 8): Power Good Open Drain Logic Output. The PGOOD pin goes high impedance when  $V_{OUT}$  is about 6% of its final operating voltage. PGOOD is intended to be pulled up to  $V_{OUT}$  or other low voltage supply with an external resistor.

C+ (Pin 9): Flying Capacitor Positive Connection.

 $V_{OUT}$  (Pin 10): Charge Pump Output Voltage. If  $V_{IN}$  drops below its UVLO threshold, the connection from  $V_{IN}$  becomes high impedance with no reverse leakage from  $V_{OUT}$  to  $V_{IN}$ .  $V_{OUT}$  regulation only takes place above the UVLO threshold.  $V_{OUT}$  can be programmed to regulate from 2.5V to 5V.

**C**<sup>-</sup> (**Pin 11**): Flying Capacitor Negative Connection.

**GND (Pin 12, Exposed Pad Pin 13):** Ground. The exposed package pad is ground and must be soldered to the PC board ground plane for proper functionality and for rated thermal performance.



# SIMPLIFIED BLOCK DIAGRAM



#### **General Operation**

The LTC3245 uses switched capacitor based DC/DC conversion to provide the efficiency advantages associated with inductor based circuits as well as the cost and simplicity advantages of a linear regulator. The LTC3245's unique constant frequency architecture provides a low noise regulated output as well as lower input noise than conventional switch capacitor charge pump regulators. The LTC3245 uses an internal switch network and fractional conversion ratios to achieve high efficiency and regulation over widely varying  $V_{\text{IN}}$  and output load conditions.

Internal control circuitry selects the appropriate conversion ratio based on  $V_{IN}$  and load conditions. The device has three possible conversion modes: 2:1 step-down mode, 1:1 step-down mode and 1:2 step-up mode. Only one external flying capacitor is needed to operate in all three modes. 2:1 mode is chosen when  $V_{IN}$  is greater than two times the desired  $V_{OUT}$ . 1:1 mode is chosen when  $V_{IN}$  falls between two times  $V_{OUT}$  and  $V_{OUT}$ . 1:2 mode is chosen when  $V_{IN}$  falls below the desired  $V_{OUT}$ . An internal load current sense circuit controls the switch point of the conversion ratio as needed to maintain output regulation over all load conditions.

Regulation is achieved by sensing the output voltage and regulating the amount of charge transferred per cycle. This method of regulation provides much lower input and output ripple than that of conventional switched capacitor charge pumps. The constant frequency charge transfer also makes additional output or input filtering much less demanding than conventional switched capacitor charge pumps.

The LTC3245 has a Burst Mode operation pin that allows the user to trade output ripple for better efficiency/lower quiescent current. The device has two SEL pins that select the output regulation (fixed 5V, fixed 3.3V or adjustable) as well as shutdown. The device includes soft-start function to limit in-rush current at startup. The device is also short-circuit and overtemperature protected.

#### **VOLLE Regulation and Mode Selection**

As shown in the Simplified Block Diagram, the device uses a control loop to adjust the strength of the charge pump to match the current required at the output. The error signal of this loop is stored directly on the output charge storage

capacitor. As the load on  $V_{OUT}$  increases,  $V_{OUT}$  will drop slightly increasing the amount of charge transferred until the output current matches the output load. This method of regulation applies regardless of the conversion ratio.

The optimal conversion ratio is chosen based on  $V_{IN}$ ,  $V_{OUT}$  and output load conditions. Two internal comparators are used to select the default conversion ratio. Each comparator has an adjustable offset built in that increases (decreases) in proportion to the increasing (decreasing) output load current. In this manner, the conversion ratio switch point is optimized to provide peak efficiency over all supply and load conditions while maintaining regulation. Each comparator also has built-in hysteresis to reduce the tendency of oscillating between modes when a transition point is reached.

#### **Low Noise vs Burst Mode Operation**

Burst Mode operation is selected by driving the  $\overline{BURST}$  pin low. In Burst Mode operation the LTC3245 delivers a minimum amount of charge each cycle forcing  $V_{OUT}$  above regulation at light output loads. When the LTC3245 detects that  $V_{OUT}$  is above regulation the device stops charge transfer and goes into a low current sleep state. During this sleep state, the output load is supplied by the output capacitor. The device will remain in the sleep state until the output drops enough to require another burst of charge. Burst Mode operation allows the LTC3245 to achieve high efficiency even at light loads. If the output load exceeds the minimum charge transferred per cycle, then the device will operate continuously to maintain regulation.

Unlike traditional charge pumps who's burst current is dependant on many factors (i.e., supply, switch strength, capacitor selection, etc.), the LTC3245 burst current is regulated which helps to keep burst output ripple voltage relatively constant and is typically 50mV for  $C_{OUT} = 10\mu\text{F}$ .

Driving the  $\overline{BURST}$  pin high puts the LTC3245 in low noise operation. In low noise operation the minimum amount of charge delivered each cycle and sleep hysteresis are reduced compared to Burst Mode operation. This results in lower burst output ripple (typically 20mV for  $C_{OUT} = 10 \mu F$ ) and will transition to constant frequency operation at lighter loads.



#### Short-Circuit/Thermal Protection

The LTC3245 has built-in short-circuit current limiting as well as overtemperature protection. During short-circuit conditions the device will automatically limit the output current.

The LTC3245 has thermal protection that will shut down the device if the junction temperature exceeds the overtemperature threshold (typically 175°C). Thermal shutdown is included to protect the IC in cases of excessively high ambient temperatures, or in cases of excessive power dissipation inside the IC. The charge transfer will reactivate once the junction temperature drops back to approximately 165°C.

When the thermal protection is active, the junction temperature is beyond the specified operating range. Thermal protection is intended for momentary overload conditions outside normal operation. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

### **Soft-Start Operation**

To prevent excessive current flow at  $V_{IN}$  during start-up, the LTC3245 has built-in soft-start circuitry. Soft-start is achieved by increasing the amount of current available to the output charge storage capacitor linearly over a period of approximately 500 $\mu$ s. Soft-start is enabled whenever the device is brought out of shutdown, and is disabled shortly after regulation is achieved.

# Programming the Output Voltage (OUTS/ADJ Pin)

The LTC3245 output voltage programming is very flexible offering a fixed 3.3V output, fixed 5V output as well as adjustable output that is programmed through an external resistor divider. The desired output regulation method is selected through the SET pins.

For a fixed output simply short OUTS (OUTS/ADJ pin) to  $V_{OUT}$  as shown in Figure 1. Fixed 3.3V operation is enabled by driving both SEL1 and SEL2 pins high, while fixed 5V operating is selected by driving SEL2 high with SEL1 low.

Driving both SEL1 and SEL2 low shuts down the device causing  $V_{OUT}$  to go high impedance.



Figure 1: Fixed Output Operation

Adjustable output programming is accomplished by connecting ADJ (OUTS/ADJ pin) to a resistor divider between  $V_{OUT}$  and GND as shown in Figure 2. Adjustable operation is enabled by driving SEL1 high and SEL2 low. Driving both SEL1 and SEL2 low shuts down the device causing  $V_{OUT}$  to go high impedance.



Figure 2: Adjustable Output Operation

Using adjustable operation the output  $(V_{OUT})$  can be programmed to regulate from 2.5V to 5V. The limited programming range provides the required  $V_{OUT}$  operating voltage without overstressing the  $V_{OUT}$  pin.

The desired adjustable output voltage is programmed by solving the following equation for  $R_A$  and  $R_B$ :

$$\frac{R_A}{R_B} = \frac{V_{OUT}}{1.2V} - 1$$

Select a value for  $R_B$  in the range of 1k to 1M and solve for  $R_A$ . Note that the resistor divider current adds to the total no load operating current. Thus a larger value for  $R_B$  will result in lower operating current.

LINEAR

#### 2:1 Step-Down Charge Pump Operation

When the input supply is greater than about two times the output voltage, the LTC3245 will operate in 2:1 step-down mode. Charge transfer happens in two phases. On the first phase the flying capacitor ( $C_{FLY}$ ) is connected between  $V_{IN}$  and  $V_{OUT}$ . On this phase  $C_{FLY}$  is charged up and current is delivered to  $V_{OUT}$ . On the second phase the flying capacitor ( $C_{FLY}$ ) is connected between  $V_{OUT}$  and GND. The charge stored on  $C_{FLY}$  during the first phase is transferred to  $V_{OUT}$  on the second phase. When in 2:1 step-down mode the input current will be approximately half of the total output current. The efficiency ( $\eta$ ) and chip power dissipation ( $P_D$ ) in 2:1 are approximately:

$$\eta \cong \frac{P_{OUT}}{P_{IN}} = \frac{V_{OUT} \bullet I_{OUT}}{V_{IN} \bullet \frac{1}{2} I_{OUT}} = \frac{2V_{OUT}}{V_{IN}}$$
$$P_D = \left(\frac{V_{IN}}{2} - V_{OUT}\right) I_{OUT}$$

### 1:1 Step-Down Charge Pump Operation

When the input supply is less than about two times the output voltage but more than the programmed output voltage, the LTC3245 will operate in 1:1 step-down mode. This method of regulation is very similar to a linear regulator. Charge is delivered directly from  $V_{\text{IN}}$  to  $V_{\text{OUT}}$  through most of the oscillator period. The charge transfer is briefly interrupted at the end of the period. The interruption in charge transfer improves stability and transient response. When in 1:1 step-down mode the input current will be approximately equal to the total output current. Thus efficiency  $(\eta)$  and chip power dissipation  $(P_D)$  in 1:1 are approximately:

$$\eta \cong \frac{P_{OUT}}{P_{IN}} = \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot I_{OUT}} = \frac{V_{OUT}}{V_{IN}}$$
$$P_D = (V_{IN} - V_{OUT}) I_{OUT}$$

#### 1:2 Step-Up Charge Pump Operation

When the input supply is less than the output voltage the LTC3245 will operate in 1:2 step-up mode. Charge transfer happens in two phases. On the first phase the flying capacitor ( $C_{FLY}$ ) is connected between  $V_{IN}$  and GND. On this phase  $C_{FLY}$  is charged up. On the second phase the flying capacitor ( $C_{FLY}$ ) is connected between  $V_{IN}$  and  $V_{OUT}$  and the charge stored on  $C_{FLY}$  during the first phase is transferred to  $V_{OUT}$ . When in 1:2 step-up mode the input current will be approximately twice the total output current. Thus efficiency ( $\eta$ ) and chip power dissipation ( $P_D$ ) in 1:2 are approximately:

$$\eta \cong \frac{P_{OUT}}{P_{IN}} = \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot 2 I_{OUT}} = \frac{V_{OUT}}{2 V_{IN}}$$
$$P_D = (2V_{IN} - V_{OUT}) I_{OUT}$$

Due to the limited drive in 1:2 step-up mode the device always operates in Burst Mode operation when operating at this conversion ratio. This is done to delay the onset of dropout at the expense of more output ripple.

#### **PGOOD Output Operation**

The LTC3245 includes an open-drain power good (PG00D) output pin. If the chip is in shutdown or under UVLO conditions ( $V_{IN} < 2.2V$  typical), PG00D is low impedance to ground. PG00D becomes high impedance when  $V_{OUT}$  rises to 95% (typical) of its regulation voltage. PG00D stays high impedance until  $V_{OUT}$  is shut down or drops below the PG00D threshold (91% typical) due to an overload condition. A pull-up resistor can be inserted between PG00D and a low voltage positive logic supply (such as  $V_{OUT}$ ) to signal a valid power good condition. The use of a large pull-up resistor on PG00D and a capacitor placed between PG00D and GND can be used to delay the PG00D signal if desired.

# **VOUT Ripple and Capacitor Selection**

The type and value of capacitors used with the LTC3245 determine several important parameters such as regulator control loop stability, output ripple and charge pump



strength. The value of  $C_{OUT}$  directly controls the amount of output ripple for a given load current when operating in constant frequency mode. Increasing the size of  $C_{OUT}$  will reduce the output ripple.

To reduce output noise and ripple, it is suggested that a low ESR (equivalent series resistance <  $0.1\Omega$ ) ceramic capacitor ( $10\mu F$  or greater) be used for  $C_{OUT}$ . Tantalum and aluminum capacitors can be used in parallel with a ceramic capacitor to increase the total capacitance but are not recommended to be used alone because of their high ESR.

Both the style and value of  $C_{OUT}$  can significantly affect the stability of the LTC3245. As shown in the Block Diagram, the device uses a control loop to adjust the strength of the charge pump to match the current required at the output. The error signal of this loop is stored directly on the output charge storage capacitor. The charge storage capacitor also serves to form the dominant pole for the control loop. To prevent ringing or instability it is important for the output capacitor to maintain at least  $4\mu F$  of capacitance over all conditions (see Ceramic Capacitor Selection Guidelines).

Likewise excessive ESR on the output capacitor will tend to degrade the loop stability of the LTC3245. The closed loop output resistance of the device is designed to be  $0.3\Omega$  for a 5V output and  $0.2\Omega$  for a 3.3V output. For a 250mA load current change, the output voltage will change by about 1.5%V. If the output capacitor has more ESR than the closed loop impedance, the closed loop frequency response will cease to roll off in a simple 1-pole fashion and poor load transient response or instability could result. Ceramic capacitors typically have exceptional ESR performance, and combined with a tight board layout, should yield excellent stability and load transient performance.

## **VIN Capacitor Selection**

The constant frequency architecture used by the LTC3245 makes input noise filtering much less demanding than with conventional regulated charge pumps. Depending on the mode of operation the input current of the LTC3245 can vary from I<sub>OUT</sub> to OmA on a cycle-by-cycle basis. Low ESR will reduce the voltage steps caused by changing input current, while the absolute capacitor value will determine the level of ripple. The total amount and type of capacitance

necessary for input bypassing is very dependant on the applied source impedance as well as existing bypassing already on the  $V_{\text{IN}}$  node. For optimal input noise and ripple reduction, it is recommended that a low ESR ceramic capacitor be used for  $C_{\text{IN}}$  bypassing. An electrolytic or tantalum capacitor may be used in parallel with the ceramic capacitor on  $C_{\text{IN}}$  to increase the total capacitance, but due to the higher ESR it is not recommended that an electrolytic or tantalum capacitor be used alone for input bypassing. The LTC3245 will operate with capacitors less than  $1\mu\text{F}$  but depending on the source impedance input noise can feed through to the output causing degraded performance. For best performance  $1\mu\text{F}$  or greater total capacitance is suggested for  $C_{\text{IN}}$ .

#### Flying Capacitor Selection

Warning: A polarized capacitor such as tantalum or aluminum should never be used for the flying capacitors since the voltage can reverse upon start-up of the LTC3245. Ceramic capacitors should always be used for the flying capacitors. The flying capacitors control the strength of the charge pump. In order to achieve the rated output current, it is necessary for the flying capacitor to have at least  $0.4\mu F$  of capacitance over operating temperature with a bias voltage equal to the programmed  $V_{OUT}$  (see Ceramic Capacitor Selection Guidelines). If only 100 mA or less of output current is required for the application, the flying capacitor minimum can be reduced to  $0.15 \mu F$ . The voltage rating of the ceramic capacitor should be  $V_{OUT}+1V$  or greater.

#### **Ceramic Capacitor Selection Guidelines**

Capacitors of different materials lose their capacitance with higher temperature and voltage at different rates. For example, a ceramic capacitor made of X5R or X7R material will retain most of its capacitance from -40°C to 85°C, whereas a Z5U or Y5V style capacitor will lose considerable capacitance over that range (60% to 80% loss typical). Z5U and Y5V capacitors may also have a very strong voltage coefficient, causing them to lose an additional 60% or more of their capacitance when the rated voltage is applied. Therefore, when comparing different capacitors, it is often more appropriate to compare the amount of achievable capacitance for a given case size

/ LINEAR

rather than discussing the specified capacitance value. For example, over rated voltage and temperature conditions, a 4.7 $\mu$ F, 10V, Y5V ceramic capacitor in an 0805 case may not provide any more capacitance than a 1 $\mu$ F, 10V, X5R or X7R available in the same 0805 case. In fact, over bias and temperature range, the 1 $\mu$ F, 10V, X5R or X7R will provide more capacitance than the 4.7 $\mu$ F, 10V, Y5V. The capacitor manufacturer's data sheet should be consulted to determine what value of capacitor is needed to ensure minimum capacitance values are met over operating temperature and bias voltage. Below is a list of ceramic capacitor manufacturers and how to contact them:

| MANUFACTURER | WEBSITE         |
|--------------|-----------------|
| AVX          | www.avxcorp.com |
| Kemet        | www.kemet.com   |
| Murata       | www.murata.com  |
| Taiyo Yuden  | www.t-yuden.com |
| TDK          | www.tdk.com     |

#### **Layout Considerations**

Due to the high switching frequency and transient currents produced by the LTC3245, careful board layout is necessary for optimal performance. A true ground plane and short connections to all capacitors will optimize performance, reduce noise and ensure proper regulation over all conditions.

When using the LTC3245 with an external resistor divider it is important to minimize any stray capacitance to the ADJ (OUTS/ADJ pin) node. Stray capacitance from ADJ to C<sup>+</sup> or C<sup>-</sup> can degrade performance significantly and should be minimized and/or shielded if necessary.

#### **Thermal Management**

The on chip power dissipation in the LTC3245 will cause the junction to ambient temperature to rise at rate of 40°C/W or more. To reduce the maximum junction temperature, a good thermal connection to the PC board is recommended. Connecting the die paddle (Pin 13) with multiple vias to a large ground plane under the device can reduce the thermal resistance of the package and PC board considerably. Poor board layout and failure to connect the die paddle (Pin 13) to a large ground plane can result in thermal junction to ambient impedance well in excess of 40°C/W.

Because of the wide input operating range it is possible to exceed the specified operating junction temperature and even reach thermal shutdown. Figure 3 shows the available output current vs temperature to ensure the 150°C operating junction temperature is not exceed for input voltages less than 20V.

Figure 3 assumes worst-case operating conditions. Under some operating conditions the part can supply more current than shown without exceeding the  $150^{\circ}$ C operating junction temperature. When operating outside the constraints of Figure 3 it is the responsibility of the user to calculate worst-case operating conditions (temperature and power) to make sure the LTC3245's specified operating junction temperature is not exceeded for extended periods of time. The 2:1 Step-Down, 1:1 Step-Down, and 1:2 Step-Up Charge Pump Operation sections provide equations for calculating power dissipation ( $P_D$ ) in each mode.



Figure 3. Available Output Current vs Temperature

For example, if it is determined that the maximum power dissipation ( $P_D$ ) is 1.2W under normal operation, then the junction to ambient temperature rise will be:

Junction to ambient = 1.2W • 40°C/W = 48°C

Thus, the ambient temperature under this condition cannot exceed 102°C if the junction temperature is to remain below 150°C and if the ambient temperature exceeds about 127°C the device will cycle in and out of the thermal shutdown.



# TYPICAL APPLICATIONS

#### **Regulated 5V Low Noise Output**



High Efficiency 3.3V Microcontroller Supply from 9V Alkaline (with Power-On Reset Delay)



#### Wide Input Range Low Noise 3.6V Supply





# PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

#### MSE Package 12-Lead Plastic MSOP, Exposed Die Pad

(Reference LTC DWG # 05-08-1666 Rev G)



- 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
- INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE 5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX
- EXPOSED PAD DIMENSION DOES INCLUDE MOLD FLASH. MOLD FLASH ON E-PAD SHALL NOT EXCEED 0.254mm (.010") PER SIDE.



# PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

# DE/UE Package 12-Lead Plastic DFN ( $4mm \times 3mm$ )

(Reference LTC DWG # 05-08-1695 Rev D)



RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED



#### NOTE

- 1. DRAWING PROPOSED TO BE A VARIATION OF VERSION (WGED) IN JEDEC PACKAGE OUTLINE M0-229
- 2. DRAWING NOT TO SCALE
- 3. ALL DIMENSIONS ARE IN MILLIMETERS
- DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE



# **REVISION HISTORY**

| REV | DATE | DESCRIPTION                                             | PAGE NUMBER |
|-----|------|---------------------------------------------------------|-------------|
| Α   | 7/13 | ded MP-grade in MSOP package to Order Information table |             |
|     |      | Modified Note 2 to add MP-grade                         | 3           |



# TYPICAL APPLICATION

## Wide $V_{\text{IN}}$ 5V Supply with Battery Backup



# **RELATED PARTS**

| PART NUMBER                                               | DESCRIPTION                                                                 | COMMENTS                                                                                                                                                        |  |  |  |
|-----------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| LTC1751-3.3/<br>LTC1751-5                                 | 100mA, 800kHz Regulated Doubler                                             | $V_{IN}$ : 2V to 5V, $V_{OUT(MAX)}$ = 3.3V/5V, $I_Q$ = 20 $\mu$ A, $I_{SD}$ < 2 $\mu$ A, MS8 Package                                                            |  |  |  |
| LTC1983-3/<br>LTC1983-5                                   | 100mA, 900kHz Regulated Inverter                                            | $V_{IN}\!\!: 3.3V$ to 5.5V, $V_{OUT(MAX)}$ = $-3V/\!-5V$ , $I_Q$ = $25\mu A$ , $I_{SD} < 2\mu A$ , ThinSOTTM Package                                            |  |  |  |
| LTC3200-5                                                 | 100mA, 2MHz Low Noise, Doubler/<br>White LED Driver                         | $V_{IN}$ : 2.7V to 4.5V, $V_{OUT(MAX)}$ = 5V, $I_Q$ = 3.5mA, $I_{SD}$ < 1 $\mu$ A, ThinSOT Package                                                              |  |  |  |
| LTC3202                                                   | 125mA, 1.5MHz Low Noise, Fractional<br>White LED Driver                     | $V_{IN}$ : 2.7V to 4.5V, $V_{OUT(MAX)}$ = 5.5V, $I_Q$ = 2.5mA, $I_{SD}$ < 1 $\mu$ A, DFN, MS Packages                                                           |  |  |  |
| LTC3204-3.3/<br>LTC3204B-3.3/<br>LTC3204-5/<br>LTC3204B-5 | Low Noise, Regulated Charge Pumps<br>in (2mm × 2mm) DFN Package             | $V_{\text{IN}}\!\!:$ 1.8V to 4.5V (LTC3204B-3.3), 2.7V to 5.5V (LTC3204B-5), $I_Q$ = 48µA, B Version with Burst Mode Operation, 6-Lead (2mm × 2mm) DFN Package  |  |  |  |
| LTC3440                                                   | 600mA (I <sub>OUT</sub> ) 2MHz Synchronous<br>Buck-Boost DC/DC Converter    | 95% Efficiency, V <sub>IN</sub> : 2.5V to 5.5V, V <sub>OUT(MIN)</sub> = 2.5V, I <sub>Q</sub> = 25 $\mu$ A, I <sub>SD</sub> $\leq$ 1 $\mu$ A, 10-Lead MS Package |  |  |  |
| LTC3441                                                   | High Current Micropower 1MHz<br>Synchronous Buck-Boost DC/DC<br>Converter   | 95% Efficiency, $V_{IN}$ : 2.5V to 5.5V, $V_{OUT(MIN)}$ = 2.5V, $I_Q$ = 25 $\mu$ A, $I_{SD}$ $\leq$ 1 $\mu$ A, DFN Package                                      |  |  |  |
| LTC3443                                                   | High Current Micropower 600kHz<br>Synchronous Buck-Boost DC/DC<br>Converter | 96% Efficiency, $V_{IN}$ : 2.4V to 5.5V, $V_{OUT(MIN)}$ = 2.4V, $I_Q$ = 28 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, DFN Package                                           |  |  |  |
| LTC3240-3.3/<br>LTC3240-2.5                               | 3.3V/2.5V Step-Up/Step-Down Charge<br>Pump DC/DC Converter                  | $V_{IN}$ : 1.8V to 5.5V, $V_{OUT(MAX)}=3.3V$ / 2.5V, $I_Q=65\mu A$ , $I_{SD}<1\mu A$ , (2mm × 2mm) DFN Package                                                  |  |  |  |
| LTC3260                                                   | Low Noise Dual Supply Inverting<br>Charge Pump                              | $V_{IN}$ Range: 4.5V to 32V, $I_Q$ = 100 $\mu$ A, 100mA Charge Pump, 50mA Positive LDO, 50mA Negative LDO                                                       |  |  |  |
| LTC3261                                                   | High Voltage Low I <sub>Q</sub> Inverting Charge<br>Pump                    | V <sub>IN</sub> Range: 4.5V to 32V, I <sub>Q</sub> = 60μA, 100mA Charge Pump                                                                                    |  |  |  |