| Interrupts |
|------------|
|------------|

- 1. Which of the following statements are true? Mark all that apply.
  - (a) An interrupt is always an urgent, high-priority task.
  - (b) Using interrupts is always faster than polling.
  - (c) System latency is always larger than interrupt latency.
  - (d) Global variables used within an ISR should be declared volatile.
  - (e) The interrupt vector table has to be placed in a specific location in memory.
  - (f) On the ARM Cortex-M4, if two interrupts with priority numbers 0 and 1 occur simultaneously, the interrupt controller (permanently) clears the one numbered 1 and passes the one numbered 0 to the CPU.
  - (g) Level 0 is the highest (most urgent) interrupt priority on the ARM Cortex-M4.
  - (h) The startup code for the STM32F4 Discovery includes assembly code to save registers r0-r3 to the stack before entering an ISR.

| stack before entering an isit | • |  |
|-------------------------------|---|--|
|                               |   |  |
|                               |   |  |
|                               |   |  |
|                               |   |  |
|                               |   |  |
|                               |   |  |
|                               |   |  |
|                               |   |  |
|                               |   |  |
|                               |   |  |
|                               |   |  |
|                               |   |  |
|                               |   |  |
|                               |   |  |
|                               |   |  |

| 2. | Can an interrupt service routine ever return a value? Can an interrupt service routine take arguments? Why or why not?                                        |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | (You should be able to answer this question based on your understanding of interrupts, without having to explicitly look up the answer.)                      |
|    |                                                                                                                                                               |
|    |                                                                                                                                                               |
|    | Under what conditions may an interrupt service routine safely use an SPI bus that has multiple slaves on it?                                                  |
|    | (You should be able to answer this question based on your understanding of interrupts and the SPI protocol, without having to explicitly look up the answer.) |
|    |                                                                                                                                                               |
|    |                                                                                                                                                               |
|    |                                                                                                                                                               |
|    |                                                                                                                                                               |
|    |                                                                                                                                                               |

- 4. Refer to this file (startup\_stm32f4xx.S) and the STM32F4 Discovery Reference Manual to answer these questions (for the Discovery board and this particular startup file):
  - (a) Write C code to define an ISR that's triggered by the USART1 peripheral. (You don't have to set up and enable the interrupt, just write the ISR.) The ISR should be a noop (i.e., do nothing).

```
(b) If you enable an interrupt in your C code but don't define the ISR, what code will execute when
    the interrupt is triggered?
(c) Write an EXTI15_10_IRQHandler (just the ISR, you don't have to enable the interrupt). Assume
    you do not have any peripheral library functions, but you do have the following define statements:
    #define
                          volatile
```

```
__IO
typedef struct
 __IO uint32_t IMR; /*!< EXTI Interrupt mask register,
 */
 __IO uint32_t SWIER; /*!< EXTI Software interrupt event register,
 __IO uint32_t PR; /*!< EXTI Pending register,
                                                   */
```

## } EXTI\_TypeDef;

```
#define PERIPH BASE
                             ((uint32\ t)0x40000000)
#define APB2PERIPH_BASE
                             (PERIPH\_BASE + 0x00010000)
#define EXTI_BASE
                             (APB2PERIPH_BASE + 0x3C00)
#define EXTI
                             ((EXTI_TypeDef *) EXTI_BASE)
#define EXTI_Line10
                          ((uint32_t)0x00400)
                                                  /*!< External interrupt line 10 */
#define EXTI Line11
                          ((uint32\ t)0x00800)
                                                  /*! < External interrupt line 11 */
                          ((uint32_t)0x01000)
                                                  /*! < External interrupt line 12 */
#define EXTI_Line12
                          ((uint32_t)0x02000)
#define EXTI_Line13
                                                  /*! < External interrupt line 13 */
#define EXTI_Line14
                          ((uint32_t)0x04000)
                                                  /*! < External interrupt line 14 */
                          ((uint32_t)0x08000)
                                                  /*! < External interrupt line 15 */
#define EXTI_Line15
```

- Remember, you do *not* have any peripheral library functions.
- Your ISR should increment a (previously declared) global variable named firstCounter if the interrupt was triggered by line 11, and increment a (previously declared) global variable named secondCounter if the interrupt was triggered by line 12.
- It should also clear the pending register for the line in both cases.
- To test if an interrupt was triggered by a particular line, you need to check whether the pending register flag is set for that line AND whether interrupts are enabled (i.e. not masked) for that line.
- Refer to the section beginning on page 378 of the Technical Reference Manual for more information.
- Your ISR should also handle the case where both lines trigger an interrupt.