# **Appendix A: A VHDL Overview**

This appendix collects the very basics of VHDL language (Very High Speed Integrated Circuits Hardware Description Language) with the goal of providing enough knowledge to read and understand its usage throughout this book and start developing basic hardware models. This appendix intends to teach by examples; consequently, most of them will be related to the modules and topics already addressed in the different chapters of this book.

There are plenty of books and webs available for further VHDL learning, for example Ashenden (1996), Terés et al. (1998), Ashenden and Lewis (2008), and Kafig (2011).

# A.1 Introduction to Hardware Description Languages

The current hardware description languages (HDLs) were developed in the 1980s in order to manage the growing complexity of very-large-scale integrated circuits (VLSI). Their main objectives are:

- Formal hardware description and modelling
- Verification of hardware descriptions by means of their computer simulation
- Implementation of hardware descriptions by means of their synthesis into physical devices or systems

Current HDLs share some important characteristics:

- Technology independent: They can describe hardware functionality, but not its detailed implementation on a specific technology.
- Human and computer readable: They are easy to understand and share.
- Ability to model the inherent concurrent hardware behavior.
- Shared concepts and features with high-level structured software languages like C, C++, or ADA.

Hardware languages are expected to model functionalities that once synthesized will produce physical processing devices, while software languages describe functions that once compiled will produce code for specific processors.

Languages which attempt to describe or model hardware systems have been developed at academic level for a long time, but none of them succeeded until the second half of the 1980s.

VHDL emerged from the initiative VHSIC (Very High Speed Integrated Circuit) of the US Department of Defense (DoD) in 1981 and was later joined by Itermetics, IBM, and Texas Instruments. The first version of VHDL was released in 1985 and its success convinced the Institute of Electrical and Electronics Engineers (IEEE) to formalize the language into the standard IEEE 1076-1987, released in 1987 and successively updated by committees in 1993, 2000, 2002, and 2008 (IEEE 1076-2008 or VHDL-2008).

Verilog also made its appearance during the 1980s. It initially focused on ASIC digital-timing simulation, but it evolved to HDL once the VHDL started to gain adepts, projects, and success. Again, it was adopted into a new standard—IEEE 1364-1995—in 1995 by the IEEE.

Verilog and VHDL are the most popular languages covering the same circuit design abstraction levels from behavioral down to RTL and gate. Both languages shared evolutionary paths and right now they are fully interoperable and easy to combine for circuit modeling, simulation, and synthesis purposes.

Other languages like SystemVerilog and SytemC are addressing higher abstraction levels to specify and model more complex hardware/software systems.

This appendix will be exclusively devoted to an overview of VHDL, its basics concepts, sentences, and usage.

#### A.2 VHDL Main Characteristics

VHDL is derived from its equivalent in software development, the ADA language, which was also created by an initiative of the US-DoD a few years before (1977–1983). As such, both share concepts, syntax, and structures, including the ability for concurrent modelling.

VHDL is a high-level structured language, strongly and statically typed, non-case sensitive, and able to describe both concurrent and sequential behaviors.

## A.2.1 Syntax

Like any other computer language, VHDL is based on its own sentences, where reserved words, identifiers, symbols, and literals are combined to write the design units which perform the related hardware models or descriptions.

**Reserved words** are the specific words used by the language to fix its own syntax indifferent sentences and structures. In the VHDL examples along this appendix, they will be highlighted in bold text.

*Identifiers* are specific names associated with each language object, structure, data type, or design unit in order to refer to any one of them. A few basic rules to create such identifiers are:

- Allowed character set is {"a"..."z", "A"..."Z", "0"..."9", "\_"}.
- First character must be alphabetic.
- Two consecutive "\_ \_" anywhere or ending with "\_" is forbidden.
- VHDL is case insensitive, and identifiers can be of any length.
- · Reserved words are forbidden as identifiers.
- Good examples: COUNT, En\_10, aBc, X, f123, VHDL, VH\_DL, Q0.
- Bad examples: \_Ctrl, 2counter, En\_\_1, Begin, q0\_, is, type, signal.

Symbols are sets of one or two characters with a specific meaning within the language:

- Operators: + \* / \*\* () <> = /= >= & ...
- Punctuation: . , : '' "" # ;

- Part of expressions or sentences: => := /= >= <= |
- Comments: -- after this symbol, the remaining text until the end of the line will be considered a comment without any modelling effect but just for documentation purposes.

*Literals* are explicit data values of any valid data type which can be written in different ways:

- Base#Value#: 2#110\_1010#, 16#CA#, 16#f.ff#e+2.
- Individual characters: "a", "A", "@", "?"
- Strings of characters: "Signal value is", "11010110", "#Bits:".
- Individual bits: "0", "1".
- Strings of bits (Base"Value"): X"F9", B"1111\_1001" (both represent the same value).
- Integers and reals in decimal: 12, 0, 2.5, 0.123E-3.
- Time values: 1500 fs, 200 ps, 90 ns, 50 μs, 10 ms, 5 s, 1 min, 2 h.
- Any value from a predefined enumerated data type or physical data type.

# A.2.2 Objects

Objects are language elements with specific identifiers and able to contain any value from their associated data type. Any object must be declared to belong to a specific data type, the values of which are exclusively allowed for such object. There are four main objects types in VHDL: constants, variables, signals, and files. All of them must be declared beforehand with the following sentence:

```
<0bject type> <identifier>: <data type> [:=Initial value];
```

The initial value of any object is, by default, the lowest literal value of its related data type, but the user can modify it using the optional clause ":= initial value".

Let's show a few object declarations:

```
constant PI : real := 3.1415927;
constant WordBits : natural := 8;
constant NumWords : natural := 256;
constant NumBits : natural := WordBits * NumWords;
variable Counter : integer := 0;
variable Increment : integer;
signal Clk : bit := '1';
```

Constants and variables have the same meaning as in software languages. They are pieces of memory, with a specific identifier, which are able to contain literal values from the specified data type. In the case of constants, once a value is assigned it remains fixed all the time (in the above examples constants are assigned in the declaration). A variable changes its value immediately after each new assignment. Next sentences are examples of variable assignments:

```
Increment :=2;
Counter := Counter + Increment;
```

<sup>&</sup>lt;sup>1</sup> File object will not be considered along this introduction to VHDL.

**Fig. A.1** Waveform assigned to signal Y and its related Driver



*Signals* are the most important objects in VHDL, and they are used to describe connections between different components and processes in order to establish the data flow between resources that model the related hardware.

Signals must be able to reflect their value evolution across time by continuously collecting current and further values as shown in the next code box examples. For a "Signal" object, in comparison with "Constants and Variables", a more complex data structure is required, as we need to store *events*, which are pairs of "*value*  $(v_i)$  – *time*  $(t_i)$ " in chronological order (the related signal reaches the value  $v_i$  at time  $t_i$ ). Such a data structure is called a *Driver*, as shown in Fig. A.1 which reflects the Y signal waveform assignment below:

```
Reset <= '1'; -- Assigns value '1' to signal Reset.
-- Next sentence changes Clock signal 10ns later.
Clock <= not Clock after 10ns;
-- Next sentence projects on signal Y a waveform of
-- different values at different times.
Y <= '0', '1' after 10 ns, '0' after 15 ns, '1' after 20 ns, '0' after 28 ns, '1' after 40 ns, '0' after 50 ns;
```

We will come back to signal driver management for event-driven VHDL simulation flow and cycle.

#### Comment A.1

Observe that while constant and variable assignments use the symbol ":=", the symbol used for signal assignments is "<=".

# A.2.3 Data Types

VHDL is a strongly typed language: any object must belong to a specific previously defined data type and can only be combined with expressions or objects of such data type. For this reason, conversion functions among data types are usual in VHDL.

A data type defines a set of fixed and static values: the literals of such data type. Those are therefore the only ones that the objects of such a data type can contain.

There are some basic data types already predefined in VHDL, but new user-defined data types and subtypes are allowed. This provides a powerful capability for reaching higher abstraction levels in VHDL descriptions. In this appendix, just a subset of predefined (integer, Boolean, bit, character, bit\_vector, string, real, time) and a few user-defined data types will be used. Most of the data types are defined in "Packages" to allow their easy usage in any VHDL code. VHDL intrinsic data types are declared in the "Standard Package" shown in the next code box with different data types: enumerated (Boolean, bit, character, severity\_level), ranged (integer, real, time), un-ranged arrays (string, bit\_vector), or subtypes (natural, positive):

```
Package standard is
 type boolean is (false, true);
 type bit is ('0', '1');
 type character is (NUL, SOH, STX,..., ", '!', \"', \#', \$'
       ,..., \0', \1', \2', \3', \4', \5', \6', \7', \8', \9',...
       ,..., 'A', 'B', 'C', 'D', 'E', 'F',..., 'a', 'b', 'c',...);
 type severity_level is (note, warning, error, failure);
-- Implementation dependent definitions
 type integer is range -(2**31-1) to (2**31-1);
 type real is range -1.0e38 to 1.0e38;
 type time is range 0 to 1e20
      units fs; ps=1000fs; ns=1000ps; us=1000ns; ms=1000us;
             sec=1000ms; min=60sec; hr=60min;
 end units time;
 . . . / . . .
 function NOW return TIME;
 subtype natural is integer range 0 to integer high;
 subtype positive is integer range 1 to integer 'high;
 'high is an attribute of data-types and refers to the highest literal value of related data-types (integer in this case)
 type string is array (positive range <>) of character;
 type bit_vector is array (natural range <>) of bit;
 .../...
End standard;
```

# A.2.4 Operators

Operators are specific reserved words or symbols which identify different operations that can be performed with objects and literals from different data types. Some of them are intrinsic to the language (e.g., adding integers or reals) while others are defined in specific packages (e.g., adding bit\_vectors or signed bit strings).

Operators are defined by their symbols or specific words and their operand profiles (number, order, and data type of each one); thus the same operator symbol or name can support multiple definitions by different profiles (overloaded operators). Operators can only be used with their specific profile, not with every data type.

## A.2.5 VHDL Structure: Design Units

VHDL code is structured in different design units: *entity*, *architecture*, *package* (*declaration* and *body*), and *configuration*.<sup>2</sup> A typical single VHDL module is based on two parts or design units: one simply defines the connections between this module and other external modules, while the other part describes the behavior of the module. As shown in Fig. A.2 those two parts are the design units *entity* and *architecture*.

<sup>&</sup>lt;sup>2</sup> Configuration design unit will be defined, but is not used in this text.

**Fig. A.2** Basic VHDL module structure: entity—architecture



**Entity**: Like a "black box" with its specific name or identifier, just describing external interface for a module while hiding its internal behavior and architecture. Next text box summarizes its syntax:

```
entity <id> is -- <id> is the entity or module name
  [<generics>]; -- generic parameters
  [<ports>]; -- I/O ports
  [<declarations>]; -- Global declarations for the module
  [begin <sentences>]; -- Passive sentences
end [entity] [<id>]; -- End of entity definition
```

The *generic parameters* and *ports* are declared within the entity and accessible only on this entity and any associated architecture. Generics are able to pass values into modules or components giving them different qualities or capabilities (e.g., the size of input/output buses). The values of generics can differ, for the same component, from instantiation to instantiation but remain constant within the scope of each instantiation.

Ports define the input/output signal interface of the module and are used to interconnect instances of the module (component instances) with other components. Declarations and passive sentences in the entity will not be used across this overview. Refer to next examples for better understanding.

```
entity MUX21n is -- Entity name or identifier: MUX21n
-- Generic parameter "n"; type: integer; default value: 8
  generic( n : integer := 8);
-- input ports: buses A, B; datatype bit_vector of n-bits
-- signal Ctrl of datatype Bit.
-- output port: bus Z of datatype bit_vector of n-bits.
  port(A : in bit_vector(n-1 downto 0);
    B : in bit_vector(n-1 downto 0);
    Ctrl : in bit;
    Z : out bit_vector(n-1 downto 0)); B /n MUX21n /n Z
end MUX21
```

**Architecture**: This design unit details the behavior behind an *Entity* while describing it at functional, data-flow, or structural levels. An *Architecture design unit* is always linked to its related *Entity*, but an entity could have multiple architectures:

```
-- Architecture named <id> linked to entity <id_entity>
architectura <id> of <id_entity> is
    [<declarations>]; -- Declarative section

begin
    <concurrent sentences>; -- Detailed behavior description
end [architecture] [<id>];
```

In the declarative section different data types, objects (constants, variables, signals, or files), and components for this specific architecture could be declared and they will remain visible only within this architecture unit.

The section enclosed by "begin ... end" is devoted to detailed behavior description by means of concurrent sentences (its writing order is not important as all of them are evaluated concurrently). This appendix will address just the most important ones: signal assignments, components instantiations, and processes. In the next examples there are three different architectures linked to the same entity (MUX21 entity).

```
architecture Functional
                            architecture structural of MUX21
of MUX21 is
begin
  process(A, B, Ctrl)
                               signal Ctrl n, As, Bs : bit;
                               component INV
  begin
    if Ctrl = '0' then
                                port( Y : in bit;
                                       Z : out bit);
      Z \ll A;
    else
                               end component;
      Z \ll B;
                               component AND2
    end if;
                                port( X, Y : in bit;
  end process;
                                       7
                                            : out bit);
end Functional;
                               end component;
                               component OR2
                                 port( X, Y : in bit;
architecture DataFlow of
                                       7.
                                            : out bit);
MUX21 is
                               end component;
 signal Ctrl_n,N1,N2:bit;
                            begin
begin
                              U0: INV port map (Ctrl, Ctrl n);
Ν1
        <= Ctrl n and a;
                             U1: AND2 port map (Ctrl n, A, As);
        <= (N1 or N2);
                             U2: AND2 port map (Ctrl, B, Bs);
        <= Ctrl and b;
                             U3: OR2 port map (As, Bs, Z);
Ctrl n <= not Ctrl;</pre>
                            end structural;
end DataFlow;
                                                ctrl
Modelled MUX21 block in previous examples
                   ctrl
                                                          Ζ
                                    В
```

#### Comment A.2

In any of the three previous architectures, if they are linked to a MUX21n entity instead of MUX21, the primary signals A, B, and Z will become n-bit buses.

**Package**: This design unit allows VHDL code reuse across different VHDL modules and projects. Within a package we can define new data types and subtypes, constants, functions, procedures, and component declarations. The package must have a *Package declaration* and may have a *Package Body* linked to the previous one by means of using the same package identifier.

Any declaration must appear in the *Package*, while the detailed definitions of functions or procedures must be done in the *Package Body*. Constants could be initialized in any one of them.

```
package <identifier>
  [<declarations>];
end [package] [<identifier>]

package body <identifier>
  [<Assignments and Detailed definitions>];
end [package body] [<identifier>]
```

Designers can define their own packages; this is a way to define the boundaries of data types, functions, and naming convention within a project. Nevertheless there are some key packages that are already defined and standardized: (1) STANDARD (partially defined above) and TEXTIO (definition of needed file management data types and functions), both of them already defined by the VHDL language itself; (2) Std\_logic\_1164 and Std\_logic\_arith which define a multivalued logic and its related set of conversion functions and arithmetic-logic operations—and both of them are under the IEEE committee's standardization management. The Std\_logic\_1164 package has been defined to accurately simulate digital systems based on a multivalued logic (std\_logic) with a set of nine different logical values.

| Std_logic_1164 multivalued logic values |                                   |  |
|-----------------------------------------|-----------------------------------|--|
| Value character                         | Meaning                           |  |
| "U"                                     | Uninitialized                     |  |
| "X"                                     | Strong drive, unknown logic value |  |
| "0"                                     | Strong drive, logic zero          |  |
| "1"                                     | Strong drive, logic one           |  |
| "Z"                                     | High impedance                    |  |
| "W"                                     | Weak drive, unknown logic value   |  |
| "L"                                     | Weak drive, logic zero            |  |
| "H"                                     | Weak drive, logic one             |  |
| "_"                                     | Don't care                        |  |

Packages are either predefined or developed by the designer and compiled into libraries that must be referenced in order to get access to the related packages. This is done by means of the sentence "use" identifying the library, the package name, and the specific identifier to be used from the package or simply the clause *all* to get access to the whole package definitions. Libraries and use clauses are written at the beginning of VHDL source files to make those packages accessible from any design unit in the file:

```
use <library>.<package name>.[<identifier> | all];
```

This section ends with two package examples. The package *main\_parameters* has been defined to be used for the simple microprocessor modelled throughout this book. In this package just constants are defined and initialized in the package declaration; thus, package body has not been used in this case (see Chap. 5 for its definition and usage).

```
library IEEE;
use IEEE.std logic 1164.all;

    Standard packages from IEEE libraries

use IEEE.std logic arith.all;
package main parameters is
constant m: natural := 8; -- m-bit processor
-- Value '0' in m-bits
constant zero: std logic vector(m-1 downto 0):=
conv std_logic_vector(0, m); Conversion functions from IEEE std. Pack.
-- Value '1' in m-bits
constant one: std logic vector(m-1 downto 0) :=
conv_std_logic_vector(1, m);
-- Our simple processor instruction set codes definition
constant ASSIGN VALUE: std logic vector(3 downto 0) :=
"0000";
constant DATA INPUT: std logic vector(3 downto 0):="0010";
constant OPERATION ADD: std logic vector(3 downto 0) :=
"0100";
.../...
constant JUMP: std_logic_vector(3 downto 0):="1110";
constant JUMP POS: std logic vector(3 downto 0):="1100";
constant JUMP NEG: std logic vector(3 downto 0):="1101";
end main parameters;
```

The second package *example* is a user-defined package with both package declaration and package body definitions, including a data type, a constant, and a function. The constant value and the detailed function code are defined in the related package body:

```
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
package example is
type redlightcolors: (red, yellow, green);
constant defaultcolor: redlightcolors;
function color_to_int (variable color: in redlightcolors)
          return integer;
end example;
Package body example is
constant defaultcolor: redlightcolors := yellow;
function color_to_int (variable color: in redlightcolors)
         return integer is
 variable colnum: integer; -- local variable
 begin
 case color is
   when red then colnum := 0; -- value '0' is red
   when yellow then colnum := 1; -- value '1' is yellow
   when green then colnum := 2; -- value '2' is green
```

```
end case;
return colnum; -- returned value
end;
end example;
```

The *Configuration* declaration design unit specifies different bounds: architectures to entities or an entity-architecture to a component. These bound definitions are used in further simulation and synthesis steps.

If there are multiple architectures for one entity, the configuration selects which architecture must be bound to the entity. This way the designer can evaluate different architectures through simulation and synthesis processes just changing the configuration unit.

For architectures using components, the configuration identifies a specific entity-architecture to be bound to a specific component or component instantiation. Entity-architecture assigned to components can be exchanged if they are port compatible with the component definition. This allows for a component-based architecture, the evaluation of different entity-architectures mapped into the different components of such architecture.

Configuration declarations are always optional and in their absence the VHDL specifies a set of rules for a default configuration. As an example, in the case of multiple architectures for an entity, the last compiled architecture will be bound to the entity for simulation and synthesis purposes by default. As this design unit is not used in this book, we will not consider it in more depth.

# A.3 Concurrent and Sequential Language for Hardware Modelling

Hardware behavior is inherently concurrent; thus, we need to model such a concurrency along time. The VHDL language has resources to address both time and concurrency combined with sequential behavior modelling.

Before going into different sentences let's review the general VHDL model structure summarized in Fig. A.3.

Looking at this figure we realize that in the architecture description domain only concurrent sentences are allowed; in the process description domain only sequential sentences are possible, the process itself being one of the key concurrent sentences.



Fig. A.3 General VHDL module structure: concurrent and sequential domains

Concurrent sentences are evaluated simultaneously; thus the writing order is not at all relevant. Instead, sequential sentences are evaluated as such, following the order in which they have been written; in this case the order of sentences is important to determine the result.

Generally speaking, it can be said that when we use concurrent VHDL statements we are doing concurrent hardware modelling, while when we use sequential statements we perform an algorithmic behavioral modelling. In any case, both domains can be combined in VHDL for modelling, simulation, and synthesis purposes.

Figure A.3 also identifies the main sentences, concurrent and sequential, that we will address in this introduction to VHDL, the process being one of the most important concurrent sentences that links both worlds within VHDL. In fact, any concurrent sentence will be translated into its equivalent process before addressing any simulation or synthesis steps, which are simply managing lots of concurrent processes.

# A.3.1 Sequential Sentences

Sequential sentences can be written in Processes, Functions, and Procedures. Now we will review a small but relevant selection of those sentences.

Variable assignment sentence has the same meaning and behavior as in software languages. The variable changes to the new value immediately after the assignment. Below you can find the syntax where the differentiating symbol is ":=" and the final expression value must belong to the variable data type:

Signal assignment sentence is used to project new value-time events (value  $v_i$  will become active at time  $t_i$ ) onto the related signal driver (review Fig. A.1). The new projected events are not immediately installed into related signal drivers; only when the process is suspended the new events are analyzed, resolved, and updated into the corresponding signal drivers.

Syntax and a few examples follow. In this case the assignment symbol is "<=" and the result of the expression must have the same size (number of bits) and data type as the assigned signal. The clause *after* refers to a delay which is applied to the related event before being effective in the assigned signal. When *after* is missing, the applied delay is 0 ns, which is known as  $\delta$ -delay in VHDL (see Sect. A.4). In the next example the assignment to signal X has no delay, so it is a  $\delta$ -delay:

```
Syntax:
[label:] <signal_name> <= [delay_type] <expression> {after <delay>};
Examples:
Reset <= '1', '0'after 10ns; --10ns. Pulse on Reset signal
X <= (A or B) and C; --Boolean expression result to X sig.
-- Waveform (values-times) projected to signal Y
Y <= '0', '1' after 10 ns, '0' after 15 ns, '1' after 20;</pre>
```

**Wait sentence** is used to synchronize processes in VHDL. The processes communicate through signals; the signals are updated along the simulation cycle only when all the processes at the current simulation time have been stopped either as a result of reaching a wait sentence or waiting for events in the sensitivity signal list (see concurrent *Process* sentence). Then the signal drivers are updated

with the latest projected events, and immediately after that the simulation time advances to the closest event in time in any of the circuit signal drivers to evaluate the effects of events at that time.

The wait sentence specifies where the process is suspended and which are the conditions to resume its execution. Formal syntax and a few examples follow:

```
[label:] wait [on <signal> {, ...}]
                [until <boolean expresion>]
                [for <time expresion>];
process Process is suspended
                                               Suspended during 10 ns
                                  process
          forever
begin
                                  begin
  <sequential sentences>
                                    Clock <= not Clock;</pre>
                                    wait for 10 ns;
  wait;
end process;
                                  end process;
                                           Suspended until next rising
          Suspended waiting for any
                                           edge on signal Clock
process
                                  process
          event on signals 'a' or 'b'
begin
                                 begin
  c <= a and b;
                                    q <= d;
                                    wait until Clock = '1';
  wait on a, b;
                                  end process;
end process;
```

Most processes only have one wait sentence or its equivalent sensitivity list, but more than one wait per process is possible (see test-bench concept and examples).

*If\_then\_else sentence* is quite similar to its software equivalent statement, but oriented to hardware modelling. Syntax and a few examples follow.

The Mux (already described previously) and Tristate are combinational processes, that is, any event in the inputs can cause an event at the outputs. In the case of Tristate the output (Sout) follows the input (Sinp) when enable = "1", but the output becomes "Z" (high impedance or disconnected) when enable = "0":

```
[label:]if <condition> then <sequential sentences>
        {elsif <condition> then <sequential sentences>}
        [else <sequential sentences>]
        {end if;}
       end if [label];
                            Tristate: Process(enable, sinp)
Mux: Process (A,B,Ctrl)
                            begin
Begin
  if Ctrl = '0' then
                              if Enable = '1' then
     Z \ll A;
                                Sout <= Sinp;
                                Sout <= 'Z';
     Z \ll B;
  end if;
                              end if;
end process Mux;
                            end process Tristate;
Latch: Process (Load, D)
                            FlipFlop: Process (rst,clk)
Begin
                            begin
                             if rst = '1' then Q <= '0';</pre>
  if Load = '1' then
     Q \ll D;
                              elsif (clk'event and clk='1')
  end if:
                                then Q <= D;
                             end if; end if;
end process Latch;
                            end process FlipFlop;
```

The Latch and FlipFlop processes model devices able to store binary information, and both of them contain one incompletely specified if-then-else sentence: in the latch model there is no else clause and in the flip-flop model there is no inner else clause. In both cases when the clause else becomes true, no action is specified on the output (Q); therefore such signal keeps the previous value; this requires a memory element. The above codes model such kind of memory devices.

In the above latch case, Q will accept any new value on D while Load = "1", but Q will keep the latest stored value when Load = "0".

In the other example, flip-flop reacts only to events in signals rst and clk. At any time, if rst = "1" then Q = "0". When rst = "0" (not active) then clk takes the control, and at the rising edge of this clk signal (condition clk' event<sup>3</sup> and clk = "1"), then, and only then, the Q output signal takes the value from D at this precise instant of time and stores this value till next rst = "1" or rising edge in clk.

*Case sentence* allows selecting different actions depending on non-overlapping choices or conditions for a specific expression. Syntax and a few examples follow:

```
[label:] case <expresion> is
             when <choices> => <sequential sentences>;
           { [when <choices> => <sequential sentences>; ] }
            [when others => <sequential sentences>;]
          end case [label];
CaseALU: process (Op1, Op2, Operation)
                      Operation enumerated datatype: (add, subs, andL, orL)
  case Operation is
    when add => Result <= Op1</pre>
                                 + Op2;
    when subs => Result <= Op1</pre>
                                      Op2;
    when andL => Result <= Op1 and Op2;</pre>
    when orL => Result <= Op1</pre>
                                  or Op2;
  end case;
                         Op1, Op2 and Result signals share same datatype
end process CaseALU;
                         and size
CasExample: process (Valin)
begin
  case Valin is
    when 0
                   => Res := 5;
    when 1 | 2 | 8 => Res := Valin;
    when 3 to 7 => Res := Valin + 5;
    when others
                    => Res := 0;
  end case;
  Valout <= Res after 10ns;
end process CasExample;
```

The when <choices> clause can refer to explicit <expression> data type values, as in the previous CaseALU example, or to alternative values  $(v_i|v_j|v_k)$ , range of values  $(v_i \text{ to } v_k)$ , or any other value not yet evaluated (others), as in CasExample. The list of when <choices> clauses must not overlap (see previous example). The others choice is useful to avoid incompletely specified case sentences, which will model a latch structure for all the non-specified choices.

This sentence has been intensively used in Chap. 5 to model different conditional selections to build up our simple microprocessor.

<sup>&</sup>lt;sup>3</sup> event is a signal attribute that is "true" only when an event arrives to related signal. VHDL attributes are not explicitly addressed in this text; just used and commented when needed.

#### Comment A.3

Any conditional assignment or sentence where not all the condition possibilities have been addressed, explicitly or with a default value (using clause "others" or assigning a value to related signal just before the conditional assignment or sentence), will infer a latch structure.

**Loop sentence** collects a set of sequential statements which are repeated according to different loop types and iteration conditions. Syntax follows:

For *while-loop* type the sentences in the loop are repeated until the *<boolean condition>* becomes *false*, and then continues with the next sentence after the *end loop*.

In the *for-loop* type the number of iterations is controlled by the range of values indicated by <*repetition control*>.

```
Count16: process
                                  Count16: process
begin
                                  begin
  Cont <= 0;
                                    Cont <= 0;
                                    wait until Clock='1';
  loop
                                      while Cont < 15 loop
    wait until Clock='1';
    Cont <= (Cont+1) mod 16;</pre>
                                        Cont <= Cont + 1;
  end loop;
                                        wait until Clock='1'
                                      end loop;
end process;
                                  end process;
```

Finally an infinite loop is also possible if you avoid the above while/for-loop types. Such a loop will never stop. The previous two text boxes model the same behavior: a counter modulo 16 using an infinite loop and a *while* controlled loop.

The following *for-loop* type example corresponds to a generic n-bits parallel adder model with both, entity and architecture design units. Before entering the loop we assign signal Cin to variable C(0). Then each iteration along the loop computes the addition of two bits, X(I) and Y(I), plus carry in, C(I), and generates two outputs: signal Z(I) and variable C(I+1). Once the loop finished the variable C(n) is assigned to the primary output signal carry out (Cout):

```
entity ParallelAdder is
  generic (n : natural :=4);
  port (X, Y : in std_logic_vector(n-1 downto 0);
      Cin : in std_logic;
      Z : out std_logic_vector(n-1 downto 0);
      Cout : out std_logic);
End ParallelAdder;
```

```
achitecture Functional of ParallelAdder is
begin
process (X, Y, Cin);
```

```
variable C : std_logic_vector(n downto 0);
variable tmp : std_logic;
variable I : integer;
begin
    C(0) := Cin;
    for I in 0 to n-1 loop
    tmp := X(I) xor Y(I);
    Z(I) <= tmp xor C(I);
    C(I+1) := (tmp and C(I)) or (X(I) and Y(I));
end loop;
Cout <= C(n);
end Functional;</pre>
```

#### Comment A.4

From synthesis point of view any loop iteration will infer all the needed hardware for its implementation. The number of iterations must be known at VHDL source code level, thus independent of code execution.

Nested loops are possible; in such a case it is convenient to use the optional [Label] clause with care in order to correctly break the loop execution when specified conditions are reached. In addition to the normal end of a loop when conditions/iterations finish, there are two specific sentences to break a loop and those are Exit and Next, with syntax as follows:

```
[label:] exit [label_loop] [when <Boolean-condition>];
[label:] next [label_loop] [when <Boolean-condition>];
```

*Exit* sentence ends the associated [*label\_loop*] iterations when its related *<boolean-condition>* is true; the execution continues to the next sentence after the loop.

The *next* sentence, on the other hand, ends the current [*label\_loop*] iteration when its related <*boolean-condition>* is true; then the next iteration starts. This allows to skip specific loop iterations.

The previous Count16 examples have been slightly modified to show how exit and next sentences work. In the case of the Count16skip10 process the counting loop skips the value "10" in the signal Cont. The Count16isCount10 process simply exits the counting at value Cont = 10 and restarts again at Cont = 0:

```
Count16skip10: process
                                 Count16isCount10: process
begin
                                 begin
  Cont \leq 0;
                                   Cont <= 0;
                                   wait until Clock='1';
  loop
   wait until Clock='1';
                                     while Cont < 15 loop
   next when (Cont = 9);
                                      Cont <= Cont + 1;
   Cont <= (Cont+1) mod 16;</pre>
                                      wait until Clock='1';
  end loop;
                                      exit when (Cont=10);
end process;
                                     end loop;
                                 end process;
```

Functions and Procedures have the same meaning and function as their counterparts in software:

- Functions are pieces of code performing a specific computation, which depending on input parameters returns a value by means of *return* sentence.
- A Procedure models a specific behavior or computation, which takes the input parameter values and returns results through the output parameters.

Both of them are usually defined within packages to facilitate their reusability in any VHDL code by means of *use* sentence. Syntax and a few declaration and usage examples are given in the previous (function) and next (procedure) text boxes.

Assert sentence checks the *<boolean expression>* and reports notification messages of different error severities. When the *<boolean expression>* is *FALSE* then the *<string of characters>* is printed or displayed and the simulator takes the specific actions associated to the severity level specified. Syntax and a few examples follow:

```
assert not (addr < X"00001000" or addr > X"0000FFFF")
    report "Address in range" severity note;
assert (J /= C) report "J = C" severity note;
```

The *sentence report* has been included in VHDL for notification purposes—not to check any Boolean expression—with the following syntax and related example:

#### A.3.2 Concurrent Sentences

Remember from Fig. A.3 that all the sentences within *architecture design units* are concurrent. All concurrent sentences are evaluated simultaneously; thus, their written order is not at all relevant. Different orderings for the same set of concurrent sentences must produce the same simulation and synthesis results.

Concurrent sentences can be used on different modules: *Entity* (in the part devoted to passive sentences), *Block* (groups of concurrent sentences inside any architecture for code organization purposes), and *Architectures*. In this introduction we will just address their usage inside architectures, since it is the most common and important design unit to model concurrency.

Now we will review the most relevant subset of those sentences. We already know that any concurrent sentence is translated, before simulation or synthesis, into its equivalent *Process*. Thus, simulation and synthesis work with lots of concurrent processes. We will show examples and their equivalent processes for some of the concurrent sentences.

The **Process sentence** is a concurrent sentence that collects sequential statements to define a specific behavior. The communication among processes is done by means of signals. Different events or conditions on these communicating signals will activate or resume the process evaluation once stopped by a *wait* sentence.

The next text box shows the process syntax. The *<sensitivity signals list>* after the *process* reserved word is optional, and it means that any event on any of these signals will activate the process reevaluation at the time the related event occurred. In the process sentence it is also possible to include local declarations of VHDL objects, which will be visible only within the framework of the related process. Finally in the *begin. . .end process* section the process behavior is described by means of sequential statements.

The *begin*...*end* section is an infinite loop that must at least contain either a *wait* sentence inside or a *<sensitivity signals list>* at the beginning of the process. A process with a sensitivity signal list at

the beginning is equivalent to a process with just a wait statement at the end as you can see in the next text boxes.

**Signal assignment** sentences: In the concurrent world the same sequential signal assignment sentence syntax and rules could be used (review related section), but now it works as concurrent sentence. Nevertheless in concurrent VHDL there are other possibilities for signal assignment that follow the same rules but with wider functionalities, as explained in the next paragraphs.

Conditional assignment (when/else) is used when different values could be assigned depending on different Boolean conditions, which are explored on a given priority: the condition tested earlier (closer to the assignment symbol <=) is evaluated before subsequent conditional assignments in the same sentence. As Boolean expressions can be completely independent from one another, there is the possibility of coding overlapped conditions. In such a case the abovementioned order of testing the Boolean expressions determines the priority of assignment. The following text box shows the syntax of this sentence:

```
[<label>:] <signal> <= [delay_type]
  {<expression|waveform> when <boolean expression> else}
  <expression|waveform> [when <boolean expression>]
  [[<expression|waveform> | unaffected] when others];
```

In the case that the final *else* is missing or that the final clause is *unaffected when others* in the chained list of *when/else* clauses, the target signal must keep its previous value; thus a latch is modelled and will be inferred by synthesis tools. Using a final *else* clause instead of *unaffected when others* will avoid accidental latch inference.

As you can see in the next examples this sentence behaves like an *if\_then\_else* with nesting possibilities. In fact, the equivalent process for this concurrent sentence is modelled with such a sequential *if then else* sentence.

The second example below shows a more complex conditional list of assignments which corresponds to a sequence of nested *if\_then\_else*, and its equivalent process is modelled consequently.

```
Concurrent sentence:
                                      Equivalent process:
S <= A when Sel = '0' else B;
                                      process (Sel, A, B)
-- Sel is one bit signal
                                      begin
                                        if Sel = '0' then
                                           S <= A;
                                        else
                                           S \ll B;
                                         end if;
                                      end process;
Concurrent sentence:
                                      Equivalent process:
S \le E1 when Sel2 = "00" else
                                      process (Sel2, E1, E2)
     E2 when Sel2 = "11" else
                                      begin
                                        if Sel2 = "00" then
     unaffected when others;
-- Sel is two bits signal
                                           S \ll E1;
                                        elsif Sel2 = "11" then
Due to unaffected clause a latch will be
                                           S \le E2;
                                        else
inferred on signal S to keep its previous value
                                           null;
when Sel2 value is neither "00" nor "11".
                                        end if;
                                      end process;
```

**Selective assignment (with/select)** is another type of conditional assignment. Instead of allowing the analysis of completely different conditions in the Boolean expressions as in the previous sentence (when/else), the with/select statements make the assignment selection based on the value of only one signal or expression (see the next text box for the related syntax):

In this type of selective assignments overlapping conditions are forbidden; this sentence is equivalent to a *Case* statement. If the selection list doesn't covers every possibility of the *<expression>* then a default value can be assigned using the *when others* clause to avoid undesired latch inference.

The next example shows a simple usage of this concurrent selective assignment sentence and the equivalent concurrent process, which is based on a sequential *Case* statement:

```
Concurrent sentence:
                                        Operation enumerated datatype
with Operation select
                                        is: (add, subs, andL, orL).
  Result <= Op1 + Op2 when add,
             Op1 - Op2 when subs,
                                        Op1, Op2 and Result signals
             Op1 and Op2 when andL,
                                        share same datatype and size.
             Op1 or Or2 when orL;
Equivalent process:
process (Op1, Op2, Operation)
begin
  case Operation is
    when add => Result <= Op1 + Op2;</pre>
    when subs => Result <= Op1 - Op2;</pre>
    when andL => Result <= Op1 and Op2;
    when orL => Result <= Op1 or Op2;</pre>
  end case;
end process;
```

Components are modules that have been defined (entity-architecture) somewhere and declared within a package or in the declarative part of the architecture willing to use them. Now we will deal with hierarchy and instantiation concepts by using components. A component is a module defined by its Entity-Architecture. Declaring a component is simply identifying its name, related generic parameters (if any), and input/output ports to allow multiple and different references to it with different parameter values and port connections. We use a component by means of a reference or instantiation to it with specific generic parameters and port connections:

```
Component declaration syntax:
  component <idname> [is]
    [generic (<generic parameters list>);]
    [port (<ports list>);]
  end [component] [<idname>];

Component instantiation syntax:
  <label>: <idname>
    [generic map (<parameters association list>);]
    [port map (<ports association list>);]
```

The component declaration is like a template that must match the entity of the related module. The component instantiation takes one copy of the declaration template and customizes it with parameters and ports for its usage and connection to a specific environment. The *<label>* in the instantiation is important to distinguish between different instances of the same component throughout simulation, synthesis, or other analysis tools.

Both parameter and port association lists must be assigned or mapped into actual parameters and signals in the architecture instantiating the component. Such an assignment could be done by position or by name. In a positional assignment the order is important, as each actual parameter/signal listed in the generic/port map is connected to the formal parameter/port in the same position in component declaration. In an assignment by name the order is irrelevant, as each actual parameter/port is explicitly named along with the parameter/signal to which it is connected. The main advantages of nominal assignment are its readability, clarity, and maintainability. Next example shows the main characteristics of component usage.

```
entity FullAdder is
                                      Half Co A
begin
                                     I_2 Adder S B I_1 Half Co
  port(X, Y, Cin : in bit;
        Cout, Sum : out bit); Cin
                                                               Sum
                                                I<sub>2</sub> Adder S
end FullAdder;
                                    FullAdder (structura
architecture structural of FullAdder is
  component HalfAdder
                     : in std logic;
    port(I1, I2
          Co, S : out std logic);
  end component;
  component OrG
    port(I1, I2 : in std logic;
                  : out std logic);
  end component;
  signal A, B, C : std logic; -- Internal signals
  U3: OrG port map (A, C, Cout);
                                                 association lists
  U1: HalfAdder port map (X, Y, A, B);
  U2: HalfAdder port map (I1=>B, I2=>Cin, S=>Sum, Co=>C)
end structural;
                                         Nominal association list -
```

This structural architecture style based on component instantiation is like connecting components as a netlist. On top of the example you can see the related graphic schematic view of such an architecture description.

In the above example we do not really know which are the entity-architecture modules associated to each component. We can add the following configuration sentences after a component declaration to perform such an association between components {HalfAdder, OrG} and modules {HAcell, Orcell} from LibCells library using the so-called structural and functional architectures, respectively. In this case we have done an explicit configuration inside the architecture, but there are other possibilities when using the configuration design unit:

```
for all: HalfAdder use entity LibCells.HAcell(structural);
for U3: OrG use entity LibCells.Orcell(functional);
```

In VHDL it is also possible to avoid component declaration and configuration by doing direct instances or references to related entity-architecture modules. Using this strategy in the above example we can get the following architecture:

**Generate sentence** contains further concurrent statements that are to be replicated under controlled criteria (conditions or repetitions). As you can see in the syntax, it looks similar to a *for\_loop* and indeed behaves like and serves a similar purpose, but in a concurrent code. In this sense all the iterations within the generate loop will produce all the needed hardware; the number of iterations must be known at VHDL source code level. Thus, they cannot depend on code execution:

```
<label>: {[for <range specification> | if <condition> ]}
generate
{<concurrent sentences>}
end generate;
```

The *<label>* is required to identify each specific generated structure. There are two forms for the generate statement, conditional and repetitive (loop), and both can be combined. Any concurrent statement is accepted within the body of generate; however the most common are component instantiations.

Often the generate sentence is used in architectures working with generic parameters, as such parameters are used to control the generate conditions (either form). This way a module can be quickly adjusted to fit into different environments or applications (i.e., number of bits or operational range of the module).

The following examples deal with generic parameters and regular module generation. The first example models an N-bit parallel input/output register using a *for* repetitive clause. The second models an N-bit shift register combining *for* clause to generate N-bits and *if* clauses in order to identify and distinguish the inner inter-bit connections from the serial input and serial output connections. In both cases the related schematic with flip-flops is shown.

```
entity Register is
  generic (N: positive);
  port( Clk : in std logic;
                 std logic vector(N-1 downto 0);
            : in
             out std logic vector(N-1 downto 0));
end Register;
architecture structural of Register is
  component DFF
    port (Clk, E : in std logic;
                 : out std logic);
  end component;
                                 Clk
  variable I : integer;
begin
  GenReg: for I in N-1 downto 0 generate
    Reg: DFF port map(Clk, E(I), S(I));
  end generate;
end structural;
```

```
entity ShiftReg is
  generic (N: positive);
  port( Clk, SIn : in bit ;
                 : out bit);
        SOut.
end ShiftReg;
architecture structural of ShiftReg is
  component DFF
                                                X(1) X(N-1)
    port (Clk, E : in bit;
          S
                 : out bit);
  end component;
  signal X : bit vector(0 to N-2);
  variable I : integer;
begin
 GenShReg: for I in 0 to N-1 generate
  G1 : if (I=0) generate
        CIzq: DFF port map(Clk, SIn, X(I)); end generate;
  G2: if (I>0) and (I<N-1) generate
      CCen: DFF port map(Clk, X(I-1), X(I)); end generate;
  G3 : if (I=N-1) generate
      CDer: DFF port map(Clk, X(I-1), SOut); end generate;
 end generate;
end structural;
```

*Functions, Procedures, and Assert concurrent sentences* have the same syntax and behavior as their equivalent sequential sentences, but used in the concurrent world. Thus, any additional comment will be referring to in this sense.

**Concurrent Processes versus Procedures**. A *Process* can be modelled by means of its equivalent *Procedure* simply by moving all the input/output process signals (including signal in the sensitivity list) to the input/output procedure parameters. The next example shows such equivalence.

```
Signal rst, ck, d, q: std logic;
.../...
FFD: process (rst, clk);
begin
 if rst = '1' then
    Q <= '0';
  elsif (clk'event and clk='1') then
    Q \ll D;
end if; end if;
end process;
procedure FFD (signal rst, clk, d: in std logic;
                 signal q: out std logic);
begin
if rst = '1' then
                                            Formal parameters to be as-
    0 <= '0';
                                            signed with the related actual
  elsif (clk'event and clk='1') then
                                            parameters of each procedure
    O \leftarrow D;
                                            instantiation.
end if; end if;
end procedure;
```

The *Process* is defined and used in the same place. For multiple uses you need to cut and paste it or move it into a module (entity-architecture), to use it as a component to allow an easy reuse.

The *Procedure* is declared and defined within a *package*, and the clause *use* makes it accessible to be instantiated with actual parameters assigned to formal parameters; thus, it is easily reusable. The concurrent procedure call is also translated to its equivalent process before any simulation, synthesis, or analysis steps.

#### Comment A.5

We have finished the introduction to VHDL language; now you will be able to read and understand the examples of digital circuit models (combinational-sequential logic and finite-state machines) already presented in previous chapters.

Combinational and sequential VHDL models related to processor blocks have been introduced in Chap. 5 during the simple processor design. Finite-state machine definition and VHDL coding are presented in Sect. 4.8, while different examples are shown in Sect. 4.9.

## A.4 VHDL Simulation and Test-Benches

# A.4.1 VHDL-Based Design Flow

Until now we have seen the fundamentals of VHDL language and several examples on how to use it for simple hardware modelling. Now we will briefly review how to use this language in a VHDL-based design flow, as shown in Fig. A.4.

**Fig. A.4** General VHDL-based design flow



Starting from design specifications, the first step is to develop a VHDL model for a target hardware that fulfills the specifications for both functionality and performance. The VHDL model produced in this initial *modelling* phase will be the starting point for further simulation and synthesis steps.

In order to ensure that the model fulfills the requested specifications we need to validate it by means of several refinement iterations of modelling, simulation and analysis steps.

Once the quality of the model is assured by simulation we can address the next step: the hardware design or synthesis to get the model materialized in the target technology. Once again, this phase may require several improvement iterations.

Writing models with VHDL is the one and only way to learn the language. To do so we need to verify that all models do what they are intended to do by means of test-bench-based simulations.

Modelling with VHDL has been addressed through small examples in this appendix and in other larger examples throughout Chaps. 4, 5, and 6 of this book. Now we will address the basic concepts around simulation by means of a simple example. First of all, we are going to roughly define the specifications of our first target example:

Specifications: develop a hardware module able to perform additions and subtractions depending on the value of input signal "opcode {add, sub}". The operands are two non-negative 4-bit numbers, "a" and "b" (std\_logic\_vector(3 downto 0)). The outputs provided by this module must be:

- The result on "z" (std\_logic\_vector(4 downto 0)) of related operation.
- The sign of the result on signal "sign" (0: positive; 1: negative).



**VHDL modelling**: Based on the above specifications we have developed the next VHDL code, representing a model for a potential solution. Note that in order to have the same data type operand size when assigning values to output "z" we extend by one bit the operands on the right-hand signal assignment. At this point you must be ready and able to read and understand it:

```
package my_package is
 type operation is (add, sub);
end my_package;
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
use IEEE.std_logic_unsigned.all;
use work.my_package.all;
entity AddSub is
   Port (a, b: in std_logic_vector(3 downto 0);
         opcode : in operation;
         sign : out std_logic;
         z : out std_logic_vector(4 downto 0));
End entity AddSub;
Architecture Functional of AddSub is
Begin
```

```
Operation: process (a, b, opcode)
    variable x, y: std_logic_vector(3 downto 0);
    variable s: std_logic;
begin
    if a >= b then x := a; y := b; s := '0';
        else x := b; y := a; s := '1'; end if;
case opcode is
    when add then z <= ('0'&x) + ('0'&y); sign <= '0';
    when sub then z <= ('0'&x) - ('0'&y); sign <= s;
    --&: concatenation operation for bit or character strings
    end case;
end process Operation;
End Architecture Functional;</pre>
```

#### A.4.2 VHDL Simulation and Test-Bench

The next step in the design flow is simulation. To address it from VHDL we need to understand the fundamentals of how it works based on the concept of test-bench (TB). In order to simulate the behavior of a target VHDL module, the module-under-test (MuT), we need to define and apply stimuli to the inputs of such a module, perform a simulation, and study how the MuT reacts and behaves. Such a flow is shown in Fig. A.5.

The simplest *test-bench* is just another VHDL module prepared to connect with the MuT in order to generate and apply stimuli to its input signals during the simulation of both modules together. Additionally, a test-bench can also analyze the results from MuT to automatically detect mistakes and malfunctions. To do so, full VHDL capabilities are available for test-bench development in order to reach different levels of interaction, smartness, and complexity. Figure A.6 (left-hand side) shows a schematic view of this concept.

Test-bench systems are self-contained, without external connections. Once the complete test-bench environment is ready we can run the simulation to observe and analyze the signals' evolution throughout time for both, primary inputs/outputs and internal signals.

In some cases we use only the stimuli generation part of the test-bench without any feedback from MuT to TB. This simplified TB will be the case of our example AddSub simulation (Fig. A.6, right-hand side).

**Fig. A.5** Basic simulation flow and related elements





**Fig. A.6** Schematic generic view of VHDL test-bench for MuT simulation (*left hand*). Simplified view of complete VHDL test-bench for AddSub module simulation (*right hand*)

According to Fig. A.6 we have prepared the following test-bench for the already modelled AddSub module (Entity-Architecture): *AddSub (Functional)*.

```
library IEEE;
use IEEE.std logic 1164.all;
use work.my package.all;
entity TB AddSub is end TB AddSub;
architecture Test Bench of TB AddSub is
   signal c, d: std logic vector(3 downto 0);
   signal oper: operation; signal sgn: std logic;
   signal res: std logic vector(4 downto 0);
begin
                                                Module under Test
  MUT: entity work.AddSub(functional)
              port map(c, d, oper, sqn, res);
stimuli: process
                                                Stimuli waveforms
  begin
    c <= "0110"; d <= "0101"; oper <= add; wait for 100ns;
    oper <= sub; wait for 100 ns;
    d <= "1001"; wait for 100 ns;
    oper <= add; wait;
  end process stimuli;
end Test Bench;
```

Observe that this *TB\_AddSub* test-bench module doesn't have any I/O port, as it is only used to generate and apply stimuli to the *AddSub*(*Functional*) module in order to perform its simulation.

In the declarative part of *Test\_Bench* architecture we define the signals to connect to MuT. The architecture is described by two concurrent statements: (1) the instance or reference to MuT: *AddSub* (*Functional*), and (2) the process *stimuli* to schedule the different waveforms on the input signals of *AddSub* module under test.

Figure A.7 shows the results of simulation once the events scheduled by *Stimuli* process have been applied to the input ports of the *AddSub* module every 100 ns until reaching the end of this process.

**Fig. A.7** Simulation chronogram of TB\_AddSub module



# A.5 Summary

This appendix provides an introduction to VHDL language, including a short historical review; the basics of its lexicon, syntax, and structure; and concurrent and sequential sentences. Most of the introduced concepts are supported by specific VHDL modelling examples as well as references to other chapters in this book.

The final section has been devoted to completing this introduction with the basics (module-undertest and test-benches) for such an important topic as is the verification of the models by means of their simulation.

## References

Ashenden PJ (1996) The designer's guide to VHDL, 3rd edn. 2008. Morgan Kaufmann Publishers, San Francisco Ashenden PJ, Lewis J (2008) VHDL 2008: just the new stuff. Morgan Kaufmann Publishers, San Francisco Kafig W (2011) VHDL 101: everything you need to know to get started. Elsevier, Burlington Terés L, Torroja Y, Olcoz S, Villar E (1998) VHDL: Lenguaje estándar de diseño electrónico. McGraw-Hill, Germany

# Appendix B: Pseudocode Guidelines for the Description of Algorithms

Mercè Rullán

The specification of digital systems by means of algorithms is a central aspect of this course and many times, in order to define algorithms, we use sequences of instructions very similar to programming language instructions. This appendix addresses those who do not have previous experience in language programming such as C, Java, Python, or others, or those who, having this experience, want to brush up their knowledge.

# **B.1** Algorithms and Pseudocode

An algorithm is a sequence of operations whose objective is the solution of some problem such as a complex computation or a control process.

Algorithms can be described using various media such as natural languages, flow diagrams, or perfectly standardized programming languages. The problem with using natural languages is that they can sometimes be ambiguous, while the problem of using programming languages is that they can be too restrictive depending on the type of behavior we want to describe.

Pseudocode is a midpoint:

- It is similar to a programming language but more informal.
- It uses a mix of natural language sentences, programming language instructions, and some keywords that define basic structures.

# **B.2** Operations and Control Structures

Two important aspects of programming languages and of pseudocode are the **actions** that can be performed and the supported **control structures**. Table B.1 depicts the actions and control structures of the particular pseudocode used in this book.

# **B.2.1** Assignments

An *assignment* is the action of assigning a value to a variable or a signal. In order to avoid confusion between the symbols that represent the assignment of variables and signals in VHDL (the hardware

| Actions               | Control structures           |
|-----------------------|------------------------------|
| (a) Assignments       | (a) Selection (decision):    |
| (b) Operations:       | If then else                 |
| Comparison            | Case                         |
| Logic operations      | (b) Iteration (cycles):      |
| Arithmetic operations | While                        |
|                       | For                          |
|                       | Loop                         |
|                       | (c) Functions and procedures |

**Table B.1** Actions and control structures

description language used in this course) they are represented by a simple equal sign (=). Other symbols (<=,:=) are frequently used in the literature and in certain programming languages.

Example B.1 The following set of sentences:

```
X = 3;

Y = 2;

Z = 1;

Y = 2 \cdot X + Y + Z;
```

assigns the value 3 to X and the value 1 to Z. Variable Y is set to 2 in the second sentence (Y = 2), but a new value 9  $(2 \cdot 3 + 2 + 1)$  is assigned to Y in the fourth sentence  $(Y = 2 \cdot X + Y + Z)$ .

# **B.2.2 Operations**

The pseudocode must allow performing comparisons and logical and arithmetic operations. Tables B.2, B.3 and B.4 summarize the available operations.

#### **B.2.2.1 Comparison Operators**

The comparison operators are the classical ones: smaller than (<), greater than (>), equal to (=), smaller than or equal to (we will use indistinctly the symbols  $\le$  or <=), greater than or equal to ( $\ge$  or >=), and different from ( $\ne$  or /=). The same symbol (=) is used both in the comparison operation "equal to" and to assign values to variables or signals, but they are easily distinguishable by context.

## **B.2.2.2 Logical Operators**

Logical (also called Boolean) operators have one (unary operator) or two (binary operator) operands and the result is a logical value TRUE or FALSE.

• The binary "and" operator has two operands, delivering the result TRUE if both operands are TRUE, and FALSE in any other case. For instance, the result of

```
("x is odd" and "x is less than or equal to 7")
```

is TRUE when  $x \in \{1,3,5,7\}$  and FALSE for any other value of x.

• Similarly, the binary "**or**" operator has two operands and delivers the result TRUE if at least one of the operands is TRUE, and FALSE when both operands are FALSE. In this case, the result of

```
("x is odd" or "x is less than or equal to 7")
```

is TRUE when  $x \in \{0,1,2,3,4,5,6,7,9,11,13, \dots \text{ (any other odd number)}\}\$ and FALSE when  $x \in \{8,10,12,14,\dots \text{ (any other even number)}\}.$ 

 Table B.2
 Comparison operations

| Operator | Operation                |
|----------|--------------------------|
| <        | Smaller than             |
| >        | Greater than             |
| =        | Equal to                 |
| ≤ or <=  | Smaller than or equal to |
| ≥ or >=  | Greater than or equal to |
| ≠ or /=  | Different from           |

Table B.3 Logical operations

| Operator | Operation       |
|----------|-----------------|
| and      | Logical product |
| or       | Logical sum     |
| not      | Negation        |

**Table B.4** Arithmetic operations

| Operator             | Operation      |
|----------------------|----------------|
| +                    | Sum            |
| _                    | Difference     |
| * or ·               | Product        |
| /                    | Division       |
| **, ^ or superscript | Exponentiation |

• The unary "**not**" operator has a single operand. When the operand is TRUE the result is FALSE, and when the operand is FALSE the result is TRUE. As an example, "x is odd" is equivalent to "not (x is even)".

## **B.2.2.3** Arithmetic Operators

- The classical arithmetic operators are sum (addition), difference (subtraction), product, and division. Sometimes a fifth operator, the exponentiation, is introduced. The operation "a to the power b" is represented indistinctly by  $a^b$ ,  $a^{**}b$ , or  $a^{\wedge}b$ . Roots are represented as numbers raised to a fractional power as, for instance,  $a^{\frac{1}{2}} = \sqrt{a}$  or  $a^{(1/4)} = \sqrt[4]{a}$ .
- Arithmetic expressions are evaluated following the well-known operation precedence rules: exponentiation and roots precede multiplication and division which, in turns, precede addition and subtraction. Parentheses or brackets are used to explicitly denote precedences by grouping parts of an expression that should be evaluated first.

# **B.2.3 Control Structures**

Control structures allow executing the pseudocode instructions in a different order depending on some conditions. There are three basic control structures: the selection structure, the iteration structure, and the functions and procedures.

#### **B.2.3.1** Selection Structures

There are two types of selection or branching structures: if ... then ... else and case:

#### If ... then and if ... then ... else





#### If ... then ... else structures can be nested as shown below:

if *condition1* holds, *action/s1* is/are performed. If *condition1* does not hold, then, if *condition2* holds, *actions/s2* is/are performed. The corresponding data flow diagram is shown below. Multiple nesting levels are allowed.



#### B.2.3.2 Case

The **case** statement is particularly useful when different actions must be performed depending on the value of a given variable or expression. For example, assume that variable x can take four values value1, value2, value3, and value4. Then, sequences of actions can be selected in function of the value of x by using the case statement:



When the same action is associated with several different values of the branching condition (*expression* in the next example), the "case" instruction can be compacted in an informal and intuitive way; for example

Example B.2 (Nested if ... then ... else) Assume that you must compute y equal to the truncated value of x/2 so that the result is always an integer. If x is positive, y will be the greatest integer smaller than or equal to x divided by 2. If x is negative, then y is equal to the smallest integer greater than or equal to x divided by 2:

$$x > 0$$
:  $y = \lfloor x/2 \rfloor$   
 $x < 0$ :  $y = \lceil x/2 \rceil$ 

Thus, if

- x is even, then y = x/2;
- x is odd and positive, then y = (x 1)/2;
- x is odd and negative, then y = (x + 1)/2.

For example, if x = 10 then y = 10/2 = 5 and if x = -10 then y = -10/2 = -5; if x = 7 then y = (7 - 1)/2 = 3; if x = -7 then y = (-7 + 1)/2 = -3.

Thus, the following algorithm computes the integer value of x/2:

```
if (x is even) then y = x/2;
    elsif (x is negative) then y = (x+1)/2;
    else y = (x -1)/2;
end if;
```

Example B.3 (Case) Let us see a second example. Assume  $x \in \{0,1,2,3,4,5,6,7,8,9\}$  and you want to generate the binary representation of  $x : y = x_2$ . The binary numbering system is explained in Appendix C. A straightforward solution is to consult Table C.1: it gives the equivalence between the representation of naturals 0–15 in base 10 and in base 2. The entries of Table C.1 that correspond to numbers 0–9 can be easily described by the following case statement:

```
case x is
    when 0 => y=0000;
    when 1 => y=0001;
    when 2 => y=0010;
    when 3 => y=0011;
    when 4 => y=0100;
    when 5 => y=0101;
    when 6 => y=0110;
    when 7 => y=0111;
    when 8 => y=1000;
    when 9 => y=1001;
end case;
```

# **B.2.3.3** Iteration Structures

Another important type of control structure is the iteration. We will see two examples: the **while-loop** and the **for-loop**.

While ... loop



For ... loop



Example B.4 (While-Loop) Assume that we have previously defined two 8-component vectors:

$$A = a(0), a(1), \dots, a(7),$$
  
 $X = x(0), x(1), \dots, x(7),$ 

and we want to compute the scalar product of A and X, that is,

$$y = a(0) \cdot x(0) + a(1) \cdot x(1) + \dots + a(7) \cdot x(7)$$

A while structure can be used to describe the operation as follows:

```
i=0; acc=0;
    while i < 7 loop
        acc = acc + a(i) · x(i);
        i = i +1;
    end loop;
y = acc;</pre>
```

The first two statements initialize variables i and acc to 0. As the condition  $i \le 7$  holds (i = 0), the actions are performed; so, i is set to 1 (i = 0 + 1) and acc takes the value  $a(0) \cdot x(0)$ . Then the condition is checked again;  $1 \le 7$ , so that the actions are performed again:  $acc = a(0) \cdot x(0) + a(1) \cdot x(1)$  and i = 2. This process is repeated again and again until i = 8. When i = 8 the condition does not hold, so the execution of the loop ends and the last value of  $acc = a(0) \cdot x(0) + a(1) \cdot x(1) + \ldots + a(7) \cdot x(7)$  is loaded into variable y.

Example B.5 (For-Loop) The same computation  $y = a(0) \cdot x(0) + a(1) \cdot x(1) + \cdots + a(7) \cdot x(7)$  can be performed using a **for** ... **loop** structure:

```
acc=0;
for i in 0 to 7 loop
   acc = acc + a(i) · x(i);
end loop;
y = acc;
```

Index i is initially set to 0 and automatically incremented by 1 each time the loop is executed. As acc has been initialized to 0, the first time the loop is executed i = 0 and  $acc = a(0) \cdot x(0)$ . The last time the loop is executed is when i = 7 and thus  $acc = a(0) \cdot x(0) + a(1) \cdot x(1) + \ldots + a(7) \cdot x(7)$ . At this point the loop ends and the last value of acc is loaded into y.

#### **B.2.3.4 Functions and Procedures**

Functions and procedures, also called subroutines, are blocks of pseudocode performing a specific computation that can be used more than once in other parts of the pseudocode.

The difference between functions and procedures can be sometimes confusing. For example, in Pascal, a procedure is a function that does not return a value. In C, everything is a function, but if it does not return a value, it is a "void" function. We will use the most commonly accepted meaning for those terms. A function is a block of pseudocode that computes a mathematical function and returns a result. A procedure is a block of pseudocode that performs some task and returns the control to the main algorithm when finished. Let us see both more deeply.

#### **B.2.3.5** Function

A function is formally defined as follows:

```
function name (formal input parameters)
...
...
return (expression or value);
...
end function;
```

Within the main algorithm a function is called by writing its name and by giving actual values to the formal parameters:

```
x = name (actual input parameters);
```

The value computed within the function is assigned to variable x. The call can also be a part of an expression:

```
x = 2 \cdot (name (actual input parameters))^2;
...
```

In this case the value computed within the function is squared and multiplied by 2 before being assigned to variable x.

Example B.6 (Function) Assume that we have defined the following function:

```
function test (x, y, data1, data2)
  if (x² - 2·y) < 0 then return (data1 - data2);
  else return (data1 + data2);
  end if;
end function;</pre>
```

and we use the function in the following main pseudocode program:

```
a = test (in1, in2, 5, 4);
b = a · test (in3, in4, 0, 8);
c = a + b;
```

The result of these sentences when in1 = 8, in2 = 4, in3 = 2, and in4 = 15 will be a = 9 because  $(in1^2 - 2 \cdot in2)$  is a positive number and 5+4 = 9, and b = -72 so that  $(in3^2 - 2 \cdot in4)$  is less than 0 and 9.(0 - 8) = -72.

#### **B.2.3.6** Procedure

A procedure is defined by a *name* and by an optional set of *formal parameters*:

```
procedure name (formal parameters)
    ...
    (return)
    ...
end procedure;
```

When a procedure is called, the list of formal parameters is substituted by the actual parameters: variables used as operands within the procedure computations (input parameters) and variables whose values are updated with procedure computation results (output parameters). Every time the procedure finds a "return" or an "end procedure" sentence, the flow control goes back to the piece of pseudocode from which it was called, more precisely to the sentence below the call.

The procedure can be called from any piece of pseudocode simply by writing its name and the list of values with which computations will be done (actual parameters):

name (actual parameters)

Example B.7 (Procedure) Let us see an example: we want to compute the value of

$$z = a.\sqrt{x} + b.\sqrt{y}$$

with an accuracy of 16 fractional digits. An algorithm computing the square root of a number can be developed and encapsulated within a procedure "square\_root" with parameters x, y, and n. Procedure square\_root will compute the square root of x with n fractional digits and will return the result into y.

```
procedure square_root (x, y, n)
...
end procedure;
```

Now, this procedure can be used in the main algorithm to compute the square root of x and the square root of y without writing twice the sentences necessary to calculate the square root:

```
square_root (x,u,16); -- computes u \leftarrow \sqrt{x} with accuracy=16 u = u \cdot a; -u \leftarrow a.\sqrt{x} square_root (y,v,16); -- computes v \leftarrow \sqrt{y} with accuracy=16 v = b.v; -v \leftarrow b.\sqrt{y} z = u + v; -z = a.\sqrt{x} + b.\sqrt{y}
```

The use of procedures not only facilitates the design of pseudocode but also improves the understanding avoiding the unnecessary repetition of sentences.

## **Appendix C: Binary Numeration System**

Mercè Rullán

Computers and other electronic systems receive, store, process, and transmit data of different types: numbers, characters, sounds, pictures, etc. The common point is that all those data are encoded using 0s and 1s because computer technology relies on devices having two stable states which are associated with bits (binary digits) 0 and 1, respectively. In particular, numbers must also be represented by 0s and 1s, and the binary numeration system (base 2) offers the possibility not only to represent numbers but also to perform arithmetic operations using well-known and reliable algorithms.

This appendix is a short review of those fundamental concepts of the binary numeration system that all digital systems designer should know. Due to the convenience, sometimes, of expressing the numbers in a more compact form, a brief explanation of the hexadecimal system has been included.

## **C.1** Numeration Systems

Most commonly used numeration systems are positional: numbers are represented by strings (sequences) of digits and a weight is associated with every digit position. For example, in decimal (base 10 numeration system), 663 represents the following number:

$$663 = 6 \cdot 10^2 + 6 \cdot 10^1 + 3 \cdot 10^0$$

Thus, in the preceding expression, digit 6 has two different weights depending on its position: the leftmost 6, located in the position of the hundreds, has a weight equal to  $10^2$ , while the 6 in the middle, located in the position of the tens, has a weight equal to  $10^1$ .

The decimal system uses 10 digits 0, 1, 2, 3, 4, 5, 6, 7, 8, and 9, and the *n*-digit sequence  $x_{n-1} x_{n-2} \dots x_1 x_0$  represents the number

$$X = \sum_{i=0}^{n-1} x_i \cdot 10^i$$

More generally, the base b numeration system, being  $b \ge 2$  a natural (non-negative integer), uses b digits 0, 1, 2, ..., b-1. The weights associated with each digit position, starting with the rightmost digit, are  $b^0, b^1, b^2, b^3, ...$  and so on. Thus, the base-b n-digit sequence  $x_{n-1}, x_{n-2}, ..., x_1, x_0$  represents the number

$$X = \sum_{i=0}^{n-1} x_i \cdot b^i$$
 where  $x_i \in \{0, 1, 2, \dots, b-1\}$ 

## **C.1.1 Binary Numeration System**

The binary numeration system (b = 2) uses two binary digits 0 and 1. The universally known term "bit" is just a contraction of "BInary digiT".

Thus, the *n*-bit sequence  $x_{n-1} x_{n-2} \dots x_1 x_0$  represents the number

$$X = \sum_{i=0}^{n-1} x_i \cdot 2^i$$
, where  $x_i \in \{0, 1\}$ 

For example, the binary number 1101 represents the decimal number

$$1 \cdot 2^0 + 0 \cdot 2^1 + 1 \cdot 2^2 + 1 \cdot 2^3 = 13$$

In what follows the following notation will be used:

$$1101_2 = 13_{10}$$

### **C.1.1.1** Range

With n bits all natural numbers from 0 to  $2^n - 1$  can be represented. Formally we will say that the range of representation of natural numbers in base 2 is the interval 0 to  $2^n - 1$ , where n is the number of bits.

Example C.1 For n = 4, the smallest natural number that can be represented is 0 (0000 in binary), and the greatest is  $2^4 - 1 = 15$  (1111 in binary). Table C.1 shows the binary-decimal equivalence of these 16 numbers:

In the binary system, n bits can encode up to  $2^n$  different values. As we have seen above, four bits allow defining  $2^4 = 16$  different numbers, five bits allow to code  $2^5 = 32$  numbers, and so on.

Now the inverse problem can be stated: How many bits are necessary to represent the decimal number 48? With five bits we can represent any natural number from 0 to  $2^5 - 1 = 31$ . With an additional bit (n = 6) we can represent any number up to  $2^6 - 1 = 63$ . As 48 is greater than 31 but less than 63, we can conclude that six bits are required to represent the number 48. Thus, the minimum number n of bits required to represent a natural number X is defined by the following relation:

$$2^{n-1} \le X < 2^n$$

**Table C.1** Binary-decimal equivalence with n = 4

| Binary | Decimal | Binary | Decimal |
|--------|---------|--------|---------|
| 0000   | 0       | 1000   | 8       |
| 0001   | 1       | 1001   | 9       |
| 0010   | 2       | 1010   | 10      |
| 0011   | 3       | 1011   | 11      |
| 0100   | 4       | 1100   | 12      |
| 0101   | 5       | 1101   | 13      |
| 0110   | 6       | 1110   | 14      |
| 0111   | 7       | 1111   | 15      |

## C.1.2 Hexadecimal Numeration System

Sometimes the use of a base  $2^4 = 16$  numeration system is very useful because it allows describing binary numbers in a compact form. It is the so-called hexadecimal or base-16 numeration system.

The hexadecimal system (b = 16) uses 16 digits 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, A, B, C, D, E, and F, where letters A, B, C, D, E, and F represent the decimal values 10, 11, 12, 13, 14, and 15, respectively. Thus, the hexadecimal n-digit sequence  $x_{n-1} x_{n-2} \dots x_1 x_0$  represents the number

$$X = \sum_{i=0}^{n-1} x_i \cdot 16^i, \quad x_i \in \{0, 1, 2, 3, 4, 5, 6, 7, 8, 9, A, B, C, D, E, F\}$$

For example, the hexadecimal number 3A9F, where A stands for 10 and F stands for 15, represents the decimal number:

$$15 \cdot 16^0 + 9 \cdot 16^1 + 10 \cdot 16^2 + 3 \cdot 16^3$$

Performing these calculations in base 10, we get that 3A9F in hexadecimal is equivalent to 15,007 in base-10:

$$3A9F_{16} = 15 \cdot 16^{0} + 9 \cdot 16^{1} + 10 \cdot 16^{2} + 3 \cdot 16^{3} = 15,007_{10}$$

#### **C.1.2.1** Range

Following the same reasoning we used to define the range of representation of the binary system, with n hexadecimal digits all natural numbers from 0 to  $16^n - 1$  can be represented. Formally we will say that the range of representation of natural numbers in base 16 is the interval 0 to  $16^n - 1$ , where n is the number of hexadecimal digits. As before, the number n of hexadecimal digits required in order to represent a natural number X is defined by the following relation:

$$16^{n-1} \le X < 16^n$$

Table C.2 shows the equivalence of the 16 hexadecimal digits in decimal and in binary:

| Hexadecimal | Decimal | Binary | Hexadecimal | Decimal | Binary |
|-------------|---------|--------|-------------|---------|--------|
| 0           | 0       | 0000   | 8           | 8       | 1000   |
| 1           | 1       | 0001   | 9           | 9       | 1001   |
| 2           | 2       | 0010   | A           | 10      | 1010   |
| 3           | 3       | 0011   | В           | 11      | 1011   |
| 4           | 4       | 0100   | С           | 12      | 1100   |
| 5           | 5       | 0101   | D           | 13      | 1101   |
| 6           | 6       | 0110   | Е           | 14      | 1110   |
| 7           | 7       | 0111   | F           | 15      | 1111   |

Table C.2 Decimal and binary equivalences of the hexadecimal digits

### C.2 Base Conversion

Any number  $X = x_{n-1} x_{n-2} ... x_1 x_0$  expressed in base b1 can be converted to base b2 by representing b1 and the n digits  $x_i$  in base b2, and by computing in base b2 the expression

$$\sum_{i=0}^{n-1} x_i \cdot b1^i$$
(computed in base  $b2$ )

This universal method poses two problems. The first is the conversion of b1 and digits  $x_i$  to base b2. The second is that the execution of operations in base b2 can be somewhat cumbersome. Fortunately, if we are only interested in working with bases 10, 2, and 16, more friendly methods exist.

## C.2.1 Conversion Between Binary and Hexadecimal Systems

As a matter of fact, the hexadecimal system is nothing else than an easier and more compact way to represent numbers in binary. The conversion from one system to the other is straightforward.

#### C.2.1.1 From Base 16 to Base 2

Consider a hexadecimal number  $X = x_{n-1} x_{n-2} ... x_1 x_0$ . Each hexadecimal digit  $x_i$  can be represented in base 2 with four bits as shown in Table C.2. To convert X to binary we just replace each hexadecimal digit by the equivalent binary 4-bit number.

Example C.2 Assume that we want to convert to binary the hexadecimal number 3A9. We simply substitute each hexadecimal digit by its 4-bit equivalent value (Table C.2):

$$3A9_{16} = 001110101001_2$$

Example C.3 What is the binary representation of hexadecimal number CAFE?

$$CAFE_{16} = 110010101111111110_2$$

How many bits are required to represent an *n*-digit hexadecimal number?  $4 \cdot n$ .

#### C.2.1.2 From Base 2 to Base 16

Conversely, to translate a binary number to a hexadecimal one, we partition the binary number into 4-bit vectors, from right to left (from the least to the most significant bit), and we replace each group by its equivalent hexadecimal digit.

#### Example C.4 Convert 100101110100101 to hexadecimal.

First step: Separate the binary number in groups of 4 bits, starting from the right. If the leftmost group has less than four bits, just consider that the empty positions are 0s:

Second step: Substitute each group of four bits by the equivalent hexadecimal digit (Table C.2):

$$100101110100101_2 = 4BA5_{16}$$

## C.2.2 Conversion Between Binary and Decimal Systems

#### C.2.2.1 From Base 2 to Base 10

Conversion from base 2 to base 10 has already been explained in Sect. C.1.1: just represent the binary number as a sum of bits  $x_i$  multiplied by  $2^i$  where i is the position occupied by the bit  $x_i$ , and perform the calculations in base 10.

Example C.5

$$10011101_2 = 1 \cdot 2^0 + 0 \cdot 2^1 + 1 \cdot 2^2 + 1 \cdot 2^3 + 1 \cdot 2^4 + 0 \cdot 2^5 + 0 \cdot 2^6 + 1 \cdot 2^7 = 157_{10}.$$

## C.2.2.2 From Base 10 to Base 2

The conversion from base 10 to base 2 is not as simple as from base 2 to base 10. The conversion algorithm consists of a sequence of integer divisions by 2 with quotient and remainder. Let X be the number in base 10 that we want to convert to base 2. The method of successive divisions is the following<sup>4</sup>:

```
\begin{array}{lll} z &=& X; & i &=& 0; \\ \textbf{while} & z &\neq& 1 & \textbf{loop} \\ & q &=& \left\lfloor z/2 \right\rfloor; & --q \leftarrow \text{quotient} \\ & r_i &=& z &-& 2 \cdot q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{remainder} \\ & z &=& q; & --r_i \leftarrow \text{
```

<sup>&</sup>lt;sup>4</sup> Appendix B explains the basics of pseudocode.

Example C.6 Convert 43 to binary. The sequence of divisions is as follows:



Thus

$$43_{10} = 101011_2$$
.

To check whether the result is correct we can perform the inverse operation and convert 101011 to base 10:

$$101011_2 = 1 \cdot 2^0 + 1 \cdot 2^1 + 1 \cdot 2^3 + 1 \cdot 2^5 = 43_{10}$$

## C.3 Binary Arithmetic: Addition and Subtraction in Base 2

It remains to be seen how addition and subtraction are performed in binary. Actually, the way to perform these operations is just an adaptation of the classical algorithm that we use to add and subtract numbers in base 10.

#### C.3.1 Addition

In base 2, when we add up two bits, there are four possibilities:

$$0+0=0,$$
  $0+1=1+0=1,$   $1+1=\mathbf{10}\;(1+1\;\text{is 2, and 2 is equal to 10 in base 2}).$ 

Assume that we want to add A = 10100101 and B = 1010111. We will follow the same steps that we use to perform a sum in base 10:

- We align the two addends and begin to add bits belonging to the same column, starting from the rightmost column.
- When the sum of the bits of a column is greater than 1, that is, 10 or 11, we say that the sum bit corresponding to this column is 0 or 1 and that a carry must be transferred (carried) to the next column.

Consider the rightmost column: 1 + 1 = 10; so a 0 is written in the rightmost position of the result and a carry = 1 is generated.

At next step we add 0 and 1 (second column values) plus the generated carry: 0 + 1 + 1 = 10. We write 0 in the second result position and a new carry is generated.

Now we have to compute 1 + 1 + 1 = 11. We write 1 in the third result position and a new carry is generated.

$$\begin{array}{rcl}
1 & 1 & 1 & \rightarrow \text{ carry} \\
1 & 0 & 1 & 0 & 1 & 0 & 1 & = A \\
+ & 1 & 0 & 1 & 0 & 1 & 1 & 1 & = B \\
\hline
& 1 & 0 & 0 & 0 & 0 & 0
\end{array}$$

... and so on. From this point to the end no new carries are generated, and the result of A + B is:

$$\begin{array}{cccc}
 & 1 & 1 & 1 & \rightarrow \text{ carry} \\
1 & 0 & 1 & 0 & 1 & 0 & 1 & = A \\
+ & 1 & 0 & 1 & 0 & 1 & 1 & 1 \\
\hline
1 & 1 & 1 & 1 & 1 & 1 & 0 & 0
\end{array}$$

More formally, assume that we want to compute S = A + B, where  $A = a_{n-1} \ a_{n-2} \dots a_1 \ a_0$ ,  $B = b_{n-1} \ b_{n-2} \dots b_1 \ b_0$ , and  $S = s_n \ s_{n-1} \ s_{n-2} \dots s_1 \ s_0$ . The following algorithm can be used to perform the operation:

```
carry<sub>0</sub>=0;
for i in 0 to n-1 loop
   sum = a<sub>i</sub> + b<sub>i</sub> + carry<sub>i</sub>;
   if sum = 0 then s<sub>i</sub> = 0; carry<sub>i+1</sub> = 0;
   elsif sum = 1 then s<sub>i</sub> = 1; carry<sub>i+1</sub> = 0;
   elsif sum = 2 then s<sub>i</sub> = 0; carry<sub>i+1</sub> = 1;
   else   s<sub>i</sub> = 1; carry<sub>i+1</sub> = 0;
   end if;
end loop;
```

#### C.3.2 Subtraction

When computing the difference between two numbers there are also four possibilities:

$$0 - 0 = 0,$$
  
 $1 - 0 = 1,$   
 $1 - 1 = 0,$   
 $0 - 1 = 11.$ 

In the fourth case, 0 minus 1 is equal to -1 and this value is expressed as

$$1 \cdot (-2^1) + 1 \cdot 2^0 = -2 + 1 = -1$$

that is given a negative weight to the leftmost bit. So, when subtracting 1 from 0, the result bit is 1 and a borrow must be transferred to (borrowed from) the next column. Assume that we want to compute A - B, where A = 10100101 and B = 1010111. We align the numbers and begin to subtract the bits of A and B,

from right to left. The rightmost column is easy to process: 1 - 1 = 0. To the next column corresponds 0 - 1 = -1, so we write 1 in the second result position and a borrow is generated. In the next step we compute 1 - 1 - 1 = -1. Thus, we write 1 in the third result position and generate a new borrow.

At next step we compute 0 - 0 - 1 = -1, so we write 1 in the fourth result position and a borrow is generated.

The next computation is 0 - 1 - 1 = -2. This value is expressed as

$$1 \cdot \left(-2^{1}\right) + 0 \cdot 2^{0} = -2 + 0 = -2.$$

So, when subtracting 2 from 0, the result bit is 0 and a borrow must be transferred to the next column.

... and so on. Finally we get:

More formally, assume that we want to compute D = A - B, where  $A = a_{n-1}a_{n-2} \dots a_1a_0$ ,  $B = b_{n-1}b_{n-2} \dots b_1b_0$ , and  $D = d_{n-1}d_{n-2} \dots d_1d_0$ . The following algorithm can be used to perform the operation:

```
borrow<sub>0</sub>=0;
for i in 0 to n-1 loop
    dif = a<sub>i</sub> - b<sub>i</sub> - borrow<sub>i</sub>;
    if dif = 0 then d<sub>i</sub> = 0; borrow<sub>i+1</sub> = 0;
    elsif dif = 1 then d<sub>i</sub> = 1; borrow<sub>i+1</sub> = 0;
    elsif dif = -1 then d<sub>i</sub> = 1; borrow<sub>i+1</sub> = 1;
    else d<sub>i</sub> = 0; borrow<sub>i+1</sub> = 1;
    end if;
end loop;
```

A final comment: In the explanation of the subtraction operation we have assumed that the minuend is greater than or equal to the subtrahend  $(A \ge B)$ , so that the difference A - B is a nonnegative number D. In this appendix, only natural numbers (non-negative integers) have been considered. In order to represent negative numbers, other methods beyond the scope of this appendix, such as the sign and magnitude or the 2's complement representation, are used. Anyway, it is worthwhile to observe that if the preceding algorithm is executed with operands A and B such that A < B, then  $borrow_n = 1$  and the difference A - B is equal to  $-2^n + D$  (actually the 2's complement representation of A - B).

| A                                            | Bit line, 107                 |
|----------------------------------------------|-------------------------------|
| Access control system, 79                    | Boolean algebra               |
| Adder                                        | binary, 28                    |
| binary, 69                                   | duality principle, 28         |
| 1-bit, 24, 40                                | neutral elements, 27          |
| 4-bit, 21, 24, 34                            | postulates, 27                |
| <i>n</i> -bit, 69                            | properties, 30                |
| 1-digit, 7                                   | Boolean expression, 31        |
| 2-digit, 5                                   | Borrow                        |
| half, 102                                    | incoming, 70                  |
| 1-operand, 102                               | outgoing, 70                  |
| Adder/subtractor                             | Buffer, 17                    |
| binary, 71                                   | 3-state, 17                   |
| <i>n</i> -bit, 71                            | tri-state, 41, 61             |
| sign-magnitude, 76                           | Bus, 61                       |
| Addition                                     | address, 107, 109             |
| binary, 23                                   | 4-bit, 41                     |
| pencil and paper algorithm, 69               | data, 109                     |
| Address decoder, 61, 107                     | uuu, 103                      |
| Addressing space, 111                        | C                             |
| Adjacency, 47                                | Canonical representation, 32  |
| Algorithm                                    | Carry                         |
| binary decision, 62                          | incoming, 21, 69              |
| paper and pencil, 6                          | outgoing, 22, 69              |
| sequential implementation, 113               | Cell                          |
| Alphabet                                     | programmable, 185             |
| input, 119                                   | uncommitted, 185              |
| output, 119                                  | Chip, 179                     |
| Anti-fuse, 187                               | Chronometer, 3, 135, 140      |
| Application specific integrated circuit, 180 | program, 141                  |
| Architecture                                 | simulation, 166               |
| stored program, 144                          | Circuit structure             |
| von Neumann, 144                             | technology independent, 188   |
| Assignment                                   | Clock                         |
| memory, 139                                  | active-high, 98               |
| port, 138, 141                               | active-low, 98                |
| Asynchronous input, 93                       | Clock signal, 82              |
| reset, 93                                    | Codification, binary, 11      |
| set. 93                                      | Combinational circuit, 21     |
| Asynchronous sequential circuit, 90, 91      | gate implementation, 31       |
| 1. Symmonous sequential eneum, yo, yr        | ROM implementation, 23        |
| В                                            | Comparator, <i>n</i> -bit, 51 |
| Binary coded decimal, 42                     | 2's Complement                |
| Bistable component, 88                       | representation, 70            |
| Dismole component, oo                        | representation, 70            |

| Component, 7                                | <b>F</b>                                    |
|---------------------------------------------|---------------------------------------------|
| electronic, 11–17                           | Feedthrough cell, 185                       |
| sequential, 96                              | Field programmable device, 60               |
| Computation resource, 137                   | Field programmable gate array, 24, 59, 185  |
| Conditional branch, 62                      | configuration data, 187                     |
| Conditional switch, 63                      | Finite state machine, 119                   |
| Configurable logic block, 187               | Mealy, 120                                  |
| Connection, programmable, 185               | Moore, 120                                  |
| Control input, asynchronous, 97             | VHDL model, 121                             |
| Conversion                                  | Flip-flop, 88, 91                           |
| parallel-to-serial, 100                     | with asynchronous inputs, 93                |
| serial-to-parallel, 100                     | D-type, 91                                  |
| Conversion function, 109                    | JK, 93                                      |
| conv integer, 156                           | SR, 93                                      |
| Counter                                     | T, 93                                       |
|                                             |                                             |
| BCD, 101                                    | Floar plan 185                              |
| bidirectional, 101, 103                     | Floor plan, 185                             |
| down, 101                                   | FPGA, 185                                   |
| Gray, 101                                   | Flow diagram, 139                           |
| $\mod m$ , 101                              | Frequency, 82                               |
| <i>m</i> -state, 101                        | Frequency divider, 106                      |
| programmable, 104                           | Full adder, 69                              |
| up, 101                                     | Full subtractor (FS), 71                    |
| up/down, 103                                | Function                                    |
| Cube, 45                                    | next-state, 119                             |
| adjacent, 47                                | output, 119                                 |
| Cycle, 82                                   | switching, 21                               |
|                                             |                                             |
| D                                           | $\mathbf{G}$                                |
| Decoder                                     | Gate                                        |
| address, 61                                 | AND3, 16                                    |
| BCD to 7-segment, 42                        | 2-input AND, 16                             |
| Decrementer, 76                             | 2-input NAND, 14                            |
| Delay, 50                                   | 2-input NOR, 15                             |
| Description                                 | 2-input OR, 16                              |
| explicit functional, 33, 83                 | k-input NAND, 35                            |
| functional, 4–7                             | k-input NOR, 35                             |
| hierarchical, 8                             | NAND2, 35                                   |
|                                             |                                             |
| implicit, 5                                 | NAND3, 16                                   |
| implicit functional, 33                     | NOR2, 35                                    |
| 2-level hierarchical, 8                     | NOR3, 16                                    |
| 3-level hierarchical, 8                     | OR3, 16                                     |
| structural, 7                               | XNOR, 37                                    |
| Design method, 171                          | XOR, 37                                     |
| Die, silicon, 181                           | Gate array, 185                             |
| Digit, quaternary, 52                       | channel less, 185                           |
| Digital electronic systems, 10–18           |                                             |
| Divider                                     | H                                           |
| binary, 74, 76                              | Half adder, 102                             |
| frequency, 106                              | High level synthesis tool, 175              |
| Division, 74                                |                                             |
| accuracy, 74                                | I                                           |
| by 2, 98                                    | IC production line, 182                     |
| error, 74                                   | Implementation                              |
| Don't care, 42                              | combinational vs. sequential, 116           |
| Don 1 care, 72                              | physical, 179                               |
| Tr.                                         | 1 0                                         |
| E<br>Edge                                   | top-down, 150                               |
| Edge                                        | Implementation strategy, standard cell, 184 |
| negative, 82                                | Incrementer, 76                             |
| positive, 82                                | Input, asynchronous, 93                     |
| Electronic design automation tool, 172, 175 | Input port, 137                             |

| Input/output, programmable, 185       | 1-bit, 89, 90                      |
|---------------------------------------|------------------------------------|
| Instruction                           | bit line, 109                      |
| case, 63                              | DRAM, 108, 109                     |
| decoder, 161                          | EEPROM, 110                        |
| function call, 65                     | EPROM, 110                         |
| if then else, 62                      | flash, 110                         |
| for loop, 64                          | fuse technology, 110               |
| procedure call, 65                    | mask programmable, 110             |
| while loop, 64                        | non-volatile, 108                  |
| Instruction type, 139                 |                                    |
| code, 143                             | NVRAM, 108                         |
| · · · · · · · · · · · · · · · · · · · | OTP, 110                           |
| encoding, 160                         | PROM, 110                          |
| parameters, 143                       | RAM, 108, 109                      |
| Integrated circuit                    | read/write, 108                    |
| application specific, 180             | refresh, 109                       |
| large scale, 179, 180                 | reprogrammable, 110                |
| medium scale, 179                     | ROM, 108, 110                      |
| package, 181                          | SRAM, 108, 109                     |
| small scale, 179                      | storage permanence, 108            |
| Integration density, 182              | structure, 107                     |
| Inverter                              | types, 108                         |
| CMOS, 13                              | user programmable, 110             |
| tri-state, 41                         | word line, 109                     |
| ar state, 11                          | Microelectronics, 181              |
| K                                     | Minterm, 32                        |
| Karnaugh map, 48                      | Moore model, 84, 85, 87            |
| Kamaugii map, 40                      |                                    |
| т                                     | Multiplexer                        |
| L                                     | 2-to-1, 55                         |
| Latch, 88                             | k-to-1, 55                         |
| D-type, 89                            | Multiplication, by 2, 98           |
| enable input, 89                      | Multiplier                         |
| load input, 89                        | binary, 72                         |
| SR, 90                                | 1-bit, 76                          |
| Latch vs. flip-flop, 92               | <i>n</i> -bit by <i>m</i> -bit, 77 |
| Layout, 182                           |                                    |
| CMOS inverter, 182                    | N                                  |
| NAND3, 184                            | Negative edge triggered, 83        |
| NAND4, 185                            | Next state table, 88               |
| Literal, 32                           |                                    |
| Logic synthesis, 188                  | 0                                  |
|                                       | Operation scheduling, 171          |
| Look up table, 24, 59, 187            | Output enable, 97                  |
| M                                     | <u> •</u>                          |
| M                                     | active-high, 98                    |
| Macrocell                             | active-low, 98                     |
| memory, 157, 184                      | Output port, 137                   |
| mutltiplier, 184                      | Output table, 88                   |
| processor, 184                        |                                    |
| Magnitude comparator, 52              | P                                  |
| 2-bit, 54                             | Package, 181                       |
| 4-bit, 39                             | window, 110                        |
| Manufacturing                         | Parallel output, 98                |
| dicing, 182                           | Parity bit, 39                     |
| etching, 181                          | Physical implementation, 179, 188  |
| ion implementation, 181               | Physical system, 1                 |
| oxidation, 181                        | Placement, 188                     |
| Mealy model, 84, 85, 95               | Plane                              |
| Memory, 107                           |                                    |
| •                                     | AND, 60                            |
| anti-fuse technology, 110             | OR, 60                             |
| bank, 111                             | Positive edge triggered, 83        |

| Pragma, 176                              | Reset                           |
|------------------------------------------|---------------------------------|
| Printed circuit board, 179               | asynchronous, 105               |
| surface-mount device, 179                | synchronous, 105                |
| surface mount technology, 179            | Resource                        |
| through-hole technology, 179             | computation, 128                |
| Procedure call, 65                       |                                 |
|                                          | programmable, 118               |
| Processor, 135, 160                      | Robot control circuit, 93       |
| behavior, 144                            | next state table, 88            |
| block diagram, 145                       | output table, 88                |
| complete circuit, 161                    | Robot vacuum cleaner, 86        |
| computation resource, 146, 149, 152      | ROM. See Read only memory (ROM) |
| functional specification, 143, 144       | Routing, 188                    |
| go to, 146, 149, 158                     | Routing channel, 185            |
| high level functional specification, 175 | C                               |
| input selection, 146, 147, 150           | S                               |
| logic synthesis, 171                     | Sea of gates, 185               |
| output selection, 146, 147, 153          | Sequence detection, 100         |
| register bank, 146, 148, 155             | Sequence detector, 80           |
| RTL behavioral description, 172          | implementation, 82              |
| RTL description, 171                     | Sequence generator, 81, 106     |
| scheduling, 173                          | Sequence recognition, 129       |
| simulation, 166                          | Sequential circuit, 79, 80      |
| structural description, 171              | external input, 81              |
| structural specification, 145            | external output, 81             |
| synthesis, 172, 175                      | general structure, 81           |
| test, 164                                | internal state, 81              |
| timing specification, 173                | next state, 81                  |
| top-down implementation, 145             | synchronization, 82             |
| VHDL model, 161                          | Sequential component, 96        |
| Program counter, 104                     | Serial input, 98                |
| Programmable array of logic, 61          | Set up time, 120                |
| Programmable counter, 146                | Shift register, 98              |
| Programmable logic array, 61             | bidirectional, 98               |
| Programmable logic device, 61            | clock enable signal, 99         |
| Programmable resource, 118               | cyclic, 98                      |
| Programmable timer, 126                  | left, 98                        |
| Programming language, 62                 | output enable signal, 99        |
| Propagation time, 50                     | parallel input, 98, 99          |
| Prototyping board, 179                   | parallel load signal, 99        |
| Pseudo-code, 2                           | parallel output, 98, 99         |
| Pulse                                    | right, 98                       |
| negative, 82                             | serial input, 98, 99            |
| positive, 82                             | serial output, 98               |
|                                          | Signal                          |
| R                                        | analog, 3                       |
| Read only memory (ROM), 17, 22, 61, 108  | digital, 3                      |
| EEPROM, 108                              | discrete, 3                     |
| EPROM, 108                               | Silicon die, 181, 182           |
| flash, 108                               | Silicon foundry, 182            |
| mask programmable, 108                   | Silicon slice, 182              |
| one time programmable, 108               | Silicon wafer, 182              |
| OTP, 108                                 | Specification                   |
| Reducer, mod m, 77                       | explicit, 5, 6, 22              |
| Redundant term, 42                       | functional, 2                   |
| Register                                 | implicit, 6                     |
| <i>n</i> -bit, 97                        | Square root, 113                |
| parallel, 97                             | iterative circuit, 114          |
| shift, 98                                | sequential implementation, 115  |
| Register transfer level description, 188 | State transition graph, 83, 86  |
| Register transfer level model, 171       | Subcube, 45                     |
| Representation, cube, 45                 | Substrate, silicon, 181         |
|                                          |                                 |

| Subtraction, pencil and paper algorithm, 70  | high level synthesis, 175         |  |
|----------------------------------------------|-----------------------------------|--|
| Subtractor                                   | implementation, 188               |  |
| binary, 70                                   | logic synthesis, 188              |  |
| <i>n</i> -bit, 70, 71                        | physical implementation, 188      |  |
| Switch                                       | place and route, 184              |  |
| nMOS, 12                                     | synthesis, 188                    |  |
| pMOS, 12                                     | Transistor                        |  |
| Switching function, <i>n</i> -variable, 29   | MOS, 11                           |  |
| Switching function synthesis                 | <i>n</i> MOS, 11                  |  |
| with AND and OR planes, 60                   | pMOS, 11                          |  |
| with LUT, 59                                 | Truth table, 31                   |  |
| with LUT and multiplexers, 59                |                                   |  |
| with multiplexers, 57                        | $\mathbf{U}$                      |  |
| with ROM, 59                                 | Universal module, 35, 56          |  |
| Synchronization, 82                          |                                   |  |
| Synchronous input, 93                        | V                                 |  |
| Synthesis, 42                                | Variable extraction, 58           |  |
| digital electronic system, 18                | Verilog, 66, 171                  |  |
| method, 22, 93                               | VHDL model, 66                    |  |
| Synthesis tool, combinational circuit, 45    | complete processor, 161           |  |
| SystemC, 171                                 | computation resource, 152         |  |
|                                              | go to, 158                        |  |
| T                                            | IEEE arithmetic package, 152, 156 |  |
| Table                                        | input selection, 151              |  |
| next state, 88                               | output selection, 154             |  |
| output, 88                                   | package main_parameter, 151, 159  |  |
| Technology mapping, 188                      | package program, 164              |  |
| Temperature control, 2, 21                   | register bank, 156, 157           |  |
| Temperature controller, 135, 138             | simulation, 166                   |  |
| program, 139, 143                            | test bench, 164                   |  |
| simulation, 166                              |                                   |  |
| Timer, programmable, 104                     | $\mathbf{W}$                      |  |
| Tool                                         | Well, <i>n</i> -type, 181         |  |
| electronic design automation (EDA), 175, 179 | Word line, 107                    |  |
|                                              |                                   |  |