

# Lab 3: Simple ALU

Chien-Ming Wu
TSRI, NARL, Taiwan, R.O.C.
Lan-Da Van
Department of Computer Science
National Chiao Tung University
Taiwan, R.O.C.
Fall, 2020



## Lab 3 Goal: Simple ALU

- In this lab, you will practice Verilog to design one simple ALU design.
- The lab file submission deadline is on 10/12 by 6:00pm.





### Simple ALU

- ◆ 所有輸入及輸出(除了「zero」訊號以外)均需同步於clock的正緣(rising edge)。
- ☀ 同步reset架構。當reset為1時表示reset啟動,此時alu\_out訊號輸出為0。
- ◆ accum、data及alu\_out訊號的數值使用2補數表示。
- ◆ 當accum輸入為0時, zero訊號輸出為1; 反之當accum輸入不為0時, zero訊號輸出為0。並且zero訊號不需理會reset訊號的動作。
- ◆ 當opcode輸入為X(unknow)時,其alu\_out訊號輸出為0。



| opcode | ALU operation  |                  |
|--------|----------------|------------------|
| 000    | Pass accum     |                  |
| 001    | accum + data   | (add)            |
| 010    | accum – data   | (subtraction)    |
| 011    | accum AND data | (bit-wise AND)   |
| 100    | accum XOR data | (bit-wise XOR)   |
| 101    | ABS(accum)     | (absolute value) |
| 110    | MUL            | (multiplication) |
| 111    | Pass data      |                  |



- 1. absolute value時,使用accum[7]當作signed bit
- 2. MUL is for sign multiplication



```
wire [7:0] alu out;
reg [7:0] data, accum;
req [2:0] opcode;
wire [7:0] mask;
req clk, reset;
parameter ranseed = 8; // Seed for the random function
                       // Modify the seed for different inputs
// Instantiate the ALU. Named mapping allows the designer to have
freedom with the order of port declarations
      alu1 (.alu out(alu out), .zero(zero), //outputs from ALU
           .opcode(opcode), .data(data & mask), //inputs to ALU
           .accum(accum & mask), .clk(clk), .reset(reset));
// Define mnemonics to represent opcodes
  `define PASSA 3'b000
  `define ADD 3'b001
  `define PASSD 3'b111
```





```
// pattern generate
initial begin
      // SET UP THE OUTPUT FORMAT FOR THE TEXT DISPLAY
      $display("\t\t\t
                         INPUTS
                                               OUTPUT \n");
                                      REAL
     reset = 0;
      # `strobe;
      accum = 8'h37;
     data = 8'hD6;
     reset = 1; //reset the ALU
     # `strobe;
     reset = 0;
      #(`strobe/4) opcode = 3'b001; // Set operation code
     // APPLY STIMULUS TO THE INPUT PINS
     accum = $random % ranseed; //Set inputs to the ALU
     data = $random % ranseed;
     //Wait for ALU to process inputs
     #(`strobe/2) check outputs; //call a task to verify outputs
end
```



```
// SUBROUTINES TO DISPLAY THE ALU OUTPUTS
task check outputs;
   casez (opcode)
       `PASSA : begin
                  $display("PASS ACCUM OPERATION:",
                                 응b
                                        %b %b | %b
                                                            %b",
                           opcode, data, accum, alu out, zero);
                 end
       `ADD
               : begin
                  $display("ADD OPERATION :",
                                 응b
                                        %b %b | %b
                                                            %b",
                           opcode, data, accum, alu out, zero);
                 end
       default : begin
                  $display("UNKNOWN OPERATION :",
                                 응b
                                        %b %b | %b
                                                            %b",
                           opcode, data, accum, alu out, zero);
                 end
   endcase
endtask
```



#### Lab 3 Demo Guide

- You can download the sample testbench file alu\_test.v from E3, and create a Vivado project for it.
- You should upload your lab3 solution to E3 before the deadline.
- During the demo time, TA will ask you to modify the testbench to show different results.
  - You can download your code from E3 during demo.

