## Lab 6 Report

**Introduction**: In this lab we were tasked with creating a turkey counter system that would use sensors to detect a turkey passing in front of the system. For our lab we use buttons to simulate such sensors. We have to count both up and down, so if a turkey goes left to right then we increment. If the turkey goes right to left then we decrement. Overall, a pretty simple task that was interesting to implement.

To start I created a basic state machine diagram which I used to create a state table. This was very similar to lab 5 and thus was much easier since I was more familiar with the process. After I used one hot encoding to create the logic for each of the flip flops my state machine would require I coded it in verilog. After that I created a testbench and tested to make sure it was accurate for all the relevant cases.



In my diagram I conceptualized the machine to have two paths, one if the turkey was coming from the right and one if it was coming from the left. In the left path it would increment if it reaches the end, and for the right path it would decrement. However, going down both of these paths does not need to end in an increment or decrement, both can simply end in nothing occurring at all. This was simpler than my previous idea of having the counter increment then decrement again if nothing was supposed to change. The way I have outlined in my diagram saves computations and resources.

State Machine Description: The Idle state is the initial state where it decides where the turkey is coming from, left or right. The RIGHT state is if the right sensor is blocked and leads to the BTWD state where both are blocked. This leads to the DOWN state is the turkey only blocks the left sensor and then decrements if the turkey leaves that sensor. The LEFT path is the exact same except it will increment if the turkey leaves the right sensors meaning it went left to right. Each state leads back to the previous state to stop unnecessary computations.

|                                                 | NS                                        |      |       |      |  |    |    |    |    |    |    |    |  |               | N  |    |    |  |
|-------------------------------------------------|-------------------------------------------|------|-------|------|--|----|----|----|----|----|----|----|--|---------------|----|----|----|--|
|                                                 | BTN-L/BTN-R                               |      |       |      |  | Q0 | Q1 | Q2 | Q3 | Q4 | Q5 | Q6 |  | BTN-L / BTN-R |    |    |    |  |
| States                                          | 00                                        | 01   | 10    | 11   |  |    |    |    |    |    |    |    |  | 00            | 01 | 10 | 11 |  |
| IDLE                                            | IDLE                                      | LEFT | RIGHT |      |  | 1  |    |    |    |    |    |    |  | QØ            | Q1 | Q2 |    |  |
| Left                                            | IDLE                                      | LEFT |       | BTWU |  |    | 1  |    |    |    |    |    |  | Qø            | Q1 |    | Q3 |  |
| Right                                           | IDLE                                      |      | RIGHT | BTWD |  |    |    | 1  |    |    |    |    |  | Qø            |    | Q2 | Q4 |  |
| BTW U                                           |                                           | LEFT |       | BTWU |  |    |    |    | 1  |    |    |    |  |               | Q1 |    | Q3 |  |
| BTW D                                           |                                           |      | RIGHT | BTWD |  |    |    |    |    | 1  |    |    |  |               |    | Q2 | Q4 |  |
| UP                                              | IDLE                                      |      |       | BTWU |  |    |    |    |    |    | 1  |    |  | QØ            |    | Q5 | Q3 |  |
| Down                                            | IDLE                                      | DOWN |       | BTWD |  |    |    |    |    |    |    | 1  |  | QØ            | Q6 |    | Q4 |  |
| D0 = (!btnR & !btnL) & (Q0 + Q1 + Q2 + Q5 + Q6) |                                           |      |       |      |  |    |    |    |    |    |    |    |  |               |    |    |    |  |
| D1 = (btnR & !btnL) & (Q0 + Q1 + Q3 + Q6)       |                                           |      |       |      |  |    |    |    |    |    |    |    |  |               |    |    |    |  |
| D2 = (                                          | D2 = (!btnR & btnL) & (Q0 + Q2 + Q4 + Q5) |      |       |      |  |    |    |    |    |    |    |    |  |               |    |    |    |  |
| D3 = (0                                         | D3 = (Q1 & btnR & btnL)                   |      |       |      |  |    |    |    |    |    |    |    |  |               |    |    |    |  |
| D4 = (0                                         | D4 = (Q2 & btnR & btnL)                   |      |       |      |  |    |    |    |    |    |    |    |  |               |    |    |    |  |



We can see in the waveform how increment and decrement when the turkey fully passes either left to right or right to left. If one of the sensors is still blocked it will not increment or decrement.

After I had this completed I started on the modules that either fed into the state machine or took its outputs. Most of these I was able to copy from other labs. The time counter I took from the last lab, except I shifted the bits by 2 in order to divide the time by 4. This made it so that the time counted up by 1 second because the qsec input was once every 1/4th of a second. For the turkey counter module I copied the 4bit count module from lab 4. I chose to do this because I needed both up and down counter functionality. Once I had this I copied the selector, hex7seg, and ring counter for the display. Next I started on the top module. However, as I was creating my top module and testing it I realized that I would need a way to invert my negative values since I used two's complement to represent the negative values. I did this by using the 8th bit of the turkey counter and inverting the rest of the bits when the 8th bit was 1. Once I had this I also had to hard code the negative sign for the display. After this I tested it thoroughly until I was satisfied.

## Supplementary Materials:



```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 11/17/2020 04:08:46 PM
// Design Name:
// Module Name: top module
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module top module(
  input btnL,
  input btnR,
  input btnU,
  input clkin,
  output [6:0] seg,
  output [3:0] an,
  output LED15,
  output LED9,
  output dp
  );
  assign dp = 1'b1;
```

```
assign LED15 = \simbtnL;
    assign LED9 = ~btnR;
   wire clk, digsel, qsec;
   wire Up, Down, ResetTimer;
   wire [7:0] turkeyCount;
   wire [7:0] timeCount;
   wire [3:0] ringCount;
   wire [15:0] selIn;
   wire [3:0] selOut;
   wire [6:0] mux;
   wire [7:0] invOut;
    lab6_clks slowit (.clkin(clkin), .greset(btnU), .clk(clk),
.digsel(digsel), .qsec(qsec));
    statemachine module fsm(.clk(clkin), .btnL(btnL), .btnR(btnR),
.Up(Up),.Down(Down),.ResetTimer(ResetTimer));
   turkeyCounter module turkeyC(.clk(clkin), .Up(Up), .Down(Down),
.Q(turkeyCount[7:0]));
   time counter module timeC(.clk(clkin), .R(ResetTimer),
.CE(qsec), .Q(timeCount[7:0]));
   neg inverter module neg(.in(turkeyCount[7:0]),
.invOut(invOut[7:0]));
   assign selIn[6:0] = invOut[6:0];
   assign selIn[7] = 1'b1;
   assign selIn[11:8] = 4'b0000;
   assign selIn[15:12] = timeCount[3:0];
    ring counter module ringC(.clk(clkin), .Advance(digsel),
.Q(ringCount[3:0]));
    selector selec(.sel(ringCount[3:0]), .N(selIn[15:0]),
.H(selOut[3:0]));
   hex7seg hex(.n(selOut[3:0]), .seg(mux[6:0]));
   assign seg[0] = (mux[0] \& \sim ringCount[2]) | (ringCount[2] \&
1'b1);
   assign seg[1] = (mux[1] \& \sim ringCount[2]) | (ringCount[2] \&
1'b1);
```

```
1'b1);
   assign seg[3] = (mux[3] \& \sim ringCount[2]) | (ringCount[2] \&
1'b1);
   assign seg[4] = (mux[4] \& \sim ringCount[2]) | (ringCount[2] \&
1'b1);
   assign seg[5] = (mux[5] \& \sim ringCount[2]) | (ringCount[2] \&
1'b1);
   assign seg[6] = (mux[6] \& \sim ringCount[2]) | (ringCount[2] \&
1'b0);
   assign an[0] = ~(ringCount[0] & ~ringCount[1] & ~ringCount[2]
& ~ringCount[3] );
   assign an[1] = ~(~ringCount[0] & ringCount[1] & ~ringCount[2]
& ~ringCount[3] );
   assign an[2] = ~(~ringCount[0] & ~ringCount[1] & ringCount[2] &
~ringCount[3] & turkeyCount[7]);
   assign an[3] = ~(~ringCount[0] & ~ringCount[1] & ~ringCount[2]
& ringCount[3] & ~ResetTimer);
endmodule
```

assign  $seg[2] = (mux[2] \& \sim ringCount[2]) | (ringCount[2] \&$ 

```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 11/17/2020 01:32:43 PM
// Design Name:
// Module Name: statemachine module
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module statemachine module(
  input btnL,
  input btnR,
  input clk,
  output Up,
  output Down,
  output ResetTimer
  );
  wire [6:0] D;
  wire [6:0] Q;
```

```
FDRE #(.INIT(1'b1) ) IDLE FF (.C(clk), .CE(1'b1), .D(D[0]),
.Q(Q[0]);
   FDRE #(.INIT(1'b0)) LEFT FF (.C(clk), .CE(1'b1), .D(D[1]),
.Q(Q[1]);
   FDRE #(.INIT(1'b0)) RIGHT FF (.C(clk), .CE(1'b1), .D(D[2]),
.Q(Q[2]));
   FDRE #(.INIT(1'b0)) BTWU FF (.C(clk), .CE(1'b1), .D(D[3]),
.Q(Q[3]));
   FDRE #(.INIT(1'b0) ) BTWD FF (.C(clk), .CE(1'b1), .D(D[4]),
.Q(Q[4]));
   FDRE #(.INIT(1'b0)) UP FF (.C(clk), .CE(1'b1), .D(D[5]),
.Q(Q[5]);
   FDRE #(.INIT(1'b0)) DOWN FF (.C(clk), .CE(1'b1), .D(D[6]),
.Q(Q[6]));
   assign D[0] = (\sim btnL \& \sim btnR) \& (Q[0] | Q[1] | Q[2] | Q[5] |
Q[6]);
   assign D[1] = (btnL \& ~btnR) \& (Q[0] | Q[1] | Q[3]);
   assign D[2] = (\sim btnL \& btnR) \& (Q[0] | Q[2] | Q[4]);
   assign D[3] = (btnL \& btnR) \& (Q[1] | Q[3] | Q[5]);
   assign D[4] = (btnL \& btnR) \& (Q[2] | Q[4] | Q[6]);
   assign D[5] = (\sim btnL \& btnR) \& (Q[3] | Q[5]);
   assign D[6] = (btnL \& \sim btnR) \& (Q[4] | Q[6]);
   assign ResetTimer = (Q[0]);
   assign Up = (Q[5] \& \sim btnL \& \sim btnR);
   assign Down = (Q[6] \& \sim btnL \& \sim btnR);
```

endmodule

```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 11/17/2020 02:49:51 PM
// Design Name:
// Module Name: turkeyCounter module
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module turkeyCounter module(
   input clk,
   input Up,
   input Down,
   output [7:0] Q
);
  wire UTC1, DTC1;
  count4bit count1(.clk(clk), .Up(Up), .Dw(Down), .Q(Q[3:0]),
.DTC(DTC1), .UTC(UTC1));
   count4bit count2(.clk(clk), .Up(Up & UTC1), .Dw(Down & DTC1),
.Q(Q[7:4]));
```



```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 11/11/2020 03:36:02 PM
// Design Name:
// Module Name: time counter module
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module time counter module(
   input clk,
   input R,
             //this is set as qsec
   input CE,
   output [7:0] Q
   );
   wire [7:0] D;
   wire [7:0] out;
   wire ce = CE & \sim (Q[0] & Q[1] & Q[2] & Q[3]);
   FDRE \#(.INIT(1'b0)) Q0_FF (.C(clk), .R(R), .CE(ce), .D(D[0]),
.Q(out[0]));
   FDRE \# (.INIT(1'b0)) Q1 FF (.C(clk), .R(R), .CE(ce), .D(D[1]),
.Q(out[1]));
```

```
FDRE #(.INIT(1'b0)) Q2 FF (.C(clk), .R(R), .CE(ce), .D(D[2]),
.Q(out[2]));
    FDRE \#(.INIT(1'b0)) Q3_FF (.C(clk), .R(R), .CE(ce), .D(D[3]),
.Q(out[3]));
    FDRE \#(.INIT(1'b0)) Q4 FF (.C(clk), .R(R), .CE(ce), .D(D[4]),
.Q(out[4]));
    FDRE \#(.INIT(1'b0)) Q5_FF (.C(clk), .R(R), .CE(ce), .D(D[5]),
.Q(out[5]));
    FDRE \#(.INIT(1'b0)) Q6_FF (.C(clk), .R(R), .CE(ce), .D(D[6]),
.Q(out[6]));
   assign D[0] = out[0] ^ CE;
   assign D[1] = out[1] ^ (CE&out[0]);
   assign D[2] = out[2] ^ (CE\&out[0]\&out[1]);
   assign D[3] = out[3] ^ (CE\&out[0]\&out[1]\&out[2]);
   assign D[4] = out[4] ^ (CE\&out[0]\&out[1]\&out[2]\&out[3]);
   assign D[5] = out[5] ^ (CE\&out[0]\&out[1]\&out[2]\&out[3]\&out[4]);
   assign D[6] = out[6] ^ (CE\&out[0]\&out[1]\&out[2]\&out[3]\&out[4]);
   assign Q[0] = out[2];
   assign Q[1] = out[3];
   assign Q[2] = out[4];
   assign Q[3] = out[5];
   assign Q[4] = out[6];
   assign Q[5] = 1'b0;
   assign Q[6] = 1'b0;
```

endmodule

assign Q[7] = 1'b0;

```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 11/17/2020 10:20:16 PM
// Design Name:
// Module Name: neg inverter module
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module neg inverter module(
   input [7:0] in,
   output [7:0] invOut
   );
   wire [7:0] o;
   wire [7:0] s;
   wire [7:0] c out;
   assign o[0] = \sim in[0] \& in[7] | in[0] \& \sim in[7];
   assign o[1] = \sim in[1] \& in[7] | in[1] \& \sim in[7];
   assign o[2] = \sim in[2] \& in[7] | in[2] \& \sim in[7];
   assign o[3] = \sim in[3] \& in[7] | in[3] \& \sim in[7];
```

```
assign o[4] = \sim in[4] \& in[7] | in[4] \& \sim in[7];
    assign o[5] = \sim in[5] \& in[7] | in[5] \& \sim in[7];
    assign o[6] = \sim in[6] \& in[7] | in[6] \& \sim in[7];
    assign o[7] = in[7];
    adder add0 (.a(o[0]), .b(in[7]), .c_in(1'b0), .s(s[0]),
.c out(c out[0]));
    adder add1 (.a(o[1]), .b(1'b0), .c in(c out[0]), .s(s[1]),
.c out(c out[1]));
    adder add2 (.a(o[2]), .b(1'b0), .c_in(c_out[1]), .s(s[2]),
.c out(c out[2]));
    adder add3 (.a(o[3]), .b(1'b0), .c in(c out[2]), .s(s[3]),
.c out(c out[3]));
    adder add4 (.a(o[4]), .b(1'b0), .c in(c out[3]), .s(s[4]),
.c out(c out[4]));
    adder add5 (.a(o[5]), .b(1'b0), .c_in(c_out[4]), .s(s[5]),
.c out(c out[5]));
    adder add6 (.a(o[6]), .b(1'b0), .c in(c out[5]), .s(s[6]),
.c out(c out[6]));
   assign s[7] = in[7];
   assign invOut = s;
endmodule
```

```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 10/12/2020 01:09:53 PM
// Design Name:
// Module Name: adder
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module adder(
  input a,
  input b,
  input c in,
  output s,
  output c_out
  );
  assign s = c in ^ (a^b);
  assign c out = (a \& b) | (b \& c in) | (a \& c in);
endmodule
```

```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 11/11/2020 03:54:26 PM
// Design Name:
// Module Name: hex7seg
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module hex7seg(
   input [3:0] n,
   output [6:0] seg
   );
   m8 1 mSeg0(.in(\{1'b0,n[0],n[0],1'b0,1'b0,\sim n[0],1'b0,n[0]\}),
.sel({n[3],n[2],n[1]}), .o(seg[0]));
                                          //controls segment
0 for 7 segment display
   m8 1 mSeg1(.in(\{1'b1, \sim n[0], n[0], 1'b0, \sim n[0], n[0], 1'b0, 1'b0\}),
.sel({n[3],n[2],n[1]}), .o(seg[1]));
                                        //controls segment
1 for 7 segment display
   m8 1 mSeg2(.in({1'b1,~n[0],1'b0,1'b0,1'b0,1'b0,~n[0],1'b0}),
```

```
.sel({n[3],n[2],n[1]}), .o(seg[2]));
segment 2 for 7 segment display
   m8 1 mSeg3(.in(\{n[0],1'b0,\sim n[0],n[0],n[0],\sim n[0],1'b0,n[0]\}),
                                             //controls segment 3
.sel({n[3],n[2],n[1]}), .o(seg[3]));
for 7 segment display
   m8 1 mSeg4(.in({1'b0,1'b0,1'b0,n[0],n[0],1'b1,n[0],n[0]}),
.sel({n[3],n[2],n[1]}), .o(seg[4]));
                                                   //controls
segment 4 for 7 segment display
   m8 1 mSeg5(.in({1'b0,n[0],1'b0,1'b0,n[0],1'b0,1'b1,n[0]}),
.sel({n[3],n[2],n[1]}), .o(seg[5]));
                                                       //controls
segment 5 for 7 segment display
   m8_1 mSeg6(.in({1'b0, n[0], 1'b0, 1'b0, n[0], 1'b0, 1'b1}),
.sel({n[3],n[2],n[1]}), .o(seg[6]));
                                                        //controls
segment 6 for 7 segment display
```

//controls

endmodule

```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 11/11/2020 03:41:08 PM
// Design Name:
// Module Name: ring counter module
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module ring counter module(
   input clk,
   input Advance,
   output [3:0] Q
   );
   wire [3:0] out;
   FDRE #(.INIT(1'b1)) Q0_FF (.C(clk), .CE(1'b1), .D(out[3]),
.Q(out[0]));
   FDRE #(.INIT(1'b0)) Q1_FF (.C(clk), .CE(1'b1), .D(out[0]),
.Q(out[1]));
   FDRE #(.INIT(1'b0)) Q2 FF (.C(clk), .CE(1'b1), .D(out[1]),
.Q(out[2]));
   FDRE #(.INIT(1'b0)) Q3 FF (.C(clk), .CE(1'b1), .D(out[2]),
```

```
.Q(out[3]));
    assign Q = out;
endmodule
```

```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 11/11/2020 03:43:17 PM
// Design Name:
// Module Name: selector
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module selector(
   input [3:0] sel,
   input [15:0] N,
   output [3:0] H
   );
   assign H[0] = (sel[0] \& \sim sel[1] \& \sim sel[2] \& \sim sel[3] \& N[0]) |
(~sel[0] & sel[1] & ~sel[2] & ~sel[3] & N[4]) | (~sel[0] & ~sel[1] &
sel[2] & ~sel[3] & N[8]) | (~sel[0] & ~sel[1] & ~sel[2] & sel[3] &
N[12]);
   assign H[1] = (sel[0] \& \sim sel[1] \& \sim sel[2] \& \sim sel[3] \& N[1]) |
(~sel[0] & sel[1] & ~sel[2] & ~sel[3] & N[5]) | (~sel[0] & ~sel[1] &
sel[2] & ~sel[3] & N[9]) | (~sel[0] & ~sel[1] & ~sel[2] & sel[3] &
N[13]);
```

```
assign H[2] = (sel[0] & ~sel[1] & ~sel[2] & ~sel[3] & N[2]) |

(~sel[0] & sel[1] & ~sel[2] & ~sel[3] & N[6])| (~sel[0] & ~sel[1] & sel[2] & ~sel[3] & N[10]) | (~sel[0] & ~sel[1] & ~sel[2] & sel[3] & N[14]);

assign H[3] = (sel[0] & ~sel[1] & ~sel[2] & ~sel[3] & N[3]) | (~sel[0] & sel[1] & ~sel[2] & ~sel[1] & sel[2] & ~sel[3] & N[7])| (~sel[0] & ~sel[1] & sel[2] & ~sel[3] & N[15]);

endmodule
```

```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 11/16/2020 11:10:56 AM
// Design Name:
// Module Name: count4bit
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module count4bit(
   input clk,
   input Up,
   input Dw,
  output [3:0] Q, //Current Value of counter
                  //is 1 only when counter is 1111
  output UTC,
  output DTC
                  //is 1 only when counter is 0000
   );
   //Loading in Values from Din
  wire [3:0] D;
  wire CE;
  assign CE = Up^Dw;
```

```
FDRE #(.INIT(1'b0)) Q0_FF (.C(clk), .CE(CE), .D(D[0]),
(([0]Q)Q);
               FDRE \#(.INIT(1'b0)) Q1_FF (.C(clk), .CE(CE), .D(D[1]),
.Q(Q[1]);
               FDRE \#(.INIT(1'b0)) Q2_FF (.C(clk), .CE(CE), .D(D[2]),
.Q(Q[2]));
              FDRE #(.INIT(1'b0)) Q3 FF (.C(clk), .CE(CE), .D(D[3]),
.Q(Q[3]);
              assign D[0] = (Up \& ~Dw \& (Q[0] ^ Up))
                                                                                                                                                                                                                                              | (~Up
& Dw) & (Q[0] ^ Dw);
               assign D[1] = (Up \& ~Dw \& (Q[1] ^ (Up&Q[0])))
                                                                                                                                                                                                                                              | (~Up
& Dw) & (Q[1] ^ (~Q[0]&Dw));
               assign D[2] = (Up \& ~Dw \& (Q[2] ^ (Up&Q[0]&Q[1]))) | (~Up
& Dw) & (Q[2] ^ (\sim Q[1] \& \sim Q[0] \& Dw));
              assign D[3] = (Up \& ~Dw \& (Q[3] ^ (Up&Q[0]&Q[1]&Q[2]))) | (~Up \& (Q[3] ^ (Up & Q[0] & Q[1] & Q[2]))) | (~Up & Q[0] & Q[2]))) | (~Up & Q[0] & Q[2])) | (~Up & Q[0] & Q[2]))) | (~Up & Q[0] & Q[2])) | (~Up & Q[0] & Q[2])) | (~Up & Q[0] & Q[2]))) | (~Up & Q[0] & Q[2])) | (~Up & Q[0] & Q[2])) | (~Up & Q[2]) | (~Up & Q[2]) | (~Up & Q[2])) | (~Up & Q[2]) | (~Up & Q
& Dw) & (Q[3] ^ (\sim Q[2] \& \sim Q[1] \& \sim Q[0] \& Dw));
          assign UTC = (Q[0] \& Q[1] \& Q[2] \& Q[3]);
           assign DTC = (\sim Q[0] \& \sim Q[1] \& \sim Q[2] \& \sim Q[3]);
```

endmodule











