# Introduction to RTX Project and Keil MCB1700

Irene Huang

#### **RTX PROJECT OVERVIEW**

## **RTX Project Introduction**

- Keil MCB1700 Cortex-M3 Board
- Design and Implement a small RTX
  - Basic multiprogramming environment
  - 5 Priority queues, preemption
  - Simple memory management
  - Message-based IPC(Interprocess Communication)
  - Basic timing Services
  - System console I/O
  - Debugging support

## **Functional Overview**



## **Deliverables**

| Project Parts | Requirements                                                                                                            | Submissions                    | Deadlines                    |
|---------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------|
| Group Signup  | Four members per group                                                                                                  | N/A                            | Jan 16 <sup>th</sup> 4:30pm  |
| RTX P1        | Memory management<br>(data structure + APIs)<br>Specified processes in the<br>SPECs as well as few<br>testing processes | Source code +<br>Documentation | Feb. 03 <sup>rd</sup> 4:30pm |
| RTX P2        | Simplified version of the RTX                                                                                           | Source code +<br>Documentation | Mar. 10 <sup>th</sup> 4:30pm |
| RTX P3        | Final version of the RTX                                                                                                | Source code +<br>Documentation | Mar. 24 <sup>th</sup> 4:30pm |
| RTX P4        | Final project documents                                                                                                 | Source code +<br>Report        | Apr. 06 <sup>th</sup> 4:30pm |

## **Organization and Deliverables**

#### Project Groups

- 4 members (3 is acceptable for special cases)
- Within the same lab section as much as possible
- Use Course Book System to signup by 16:30 Jan. 16<sup>th</sup>
- Group split-up (one week notice in writing before a deliverable is due, only one split-up is allowed. One grace day penalty)

#### Deliverables

- RTX Implementations (P1, P2 and P3)
- RTX Demonstrations (TBA)
- RTX P4: Final Project Report (30-40 pages) + Code
- 3 Grace days without penalty
  10% per day late submission penalty afterward.

#### **Lab Facilities**

- E2-2363 Lab facilities
  - Nexus PCs
  - MCB1700 LPC1768 (Cortex-M3) Board
  - MDK-ARM MDK-Lite ed. V4.60 (32KB code size limit)
- Off campus development facilities
  - MDK-ARM MDK-Lite ed. (32KB code size limit)
- The RealView Compilation Tools (RVCT) from ARM are included in MDK-ARM installation.

#### **Communications**

- Learn discussion forum: Lab Q&A
  - Lab/Project Administration Q&A
  - Keil IDE Q&A
  - Project Q&A
  - Target response time: One <u>business</u> day (don't wait till the last minute to ask questions)
- Questions containing confidential personal information can be asked by individual emails.
- TA Project Help during even weeks (starting from week 2)

#### MCB1700 HARDWARE

#### Keil MCB 1700 Board

- Cortex-M3 Processor
- NXP LPC1768 MCU
- Up to 100 MHZ cpu
- One SystemTick Timer
- Four Timers
- Four UARTs
- Many other cool stuff...



#### **Cortex-M3 Overview**



(Image Courtesy of [1])

#### 32-bit microprocessor

- 32-bit data path
- 32-bit register bank
- 32-bit memory interface

#### Harvard Architecture

- Separate data and memory bus
- instruction and data buses share the same memory space (a unified memory system)

### **Cortex-M3 Registers**

- General Purpose Registers (R0-R15)
  - Low registers (R0-R7)
    - 16-bit Thumb instructions and 32-bit Thumb-2 instructions
  - High registers (R8-R12)
    - All Thumb-2 instructions
  - Stack Pointer (R13)
    - MSP: Privileged, default after reset, OS kernel, exception handler
    - **PSP:** Uesr-level (i.e. unprivileged) base-level application
  - Link Register (R14)
  - Program Counter (R15)
- Special Registers
  - Program Status registers (PSRs)
  - Interrupt Mask registers (PRIMASK, FAULTMASK, and BASEPRI)
  - Control register (CONTROL)

## Cortex-M3 Registers

32-bit microprocessor
32-bit data path
32-bit register bank
32-bit memory interface
Harvard Architecture
Separate data and memory bus

Low registers: R0-R7

16-bit Thumb instructions32-bit Thumb-2 instructions

High registers: R9-R12

All Thumb-2 instructions

**MSP:** default after reset os kernel, exception handler Privileged

**PSP:** base-level application unprivileged, user-level



## **Cortex-M3 Memory Map**

| 0xFFFF FFFF<br>0xE000 0000 | 0.5G | System level       | Private peripherals including NVIC, MPU and debug components      | * |
|----------------------------|------|--------------------|-------------------------------------------------------------------|---|
| 0xA000 0000                | 1.0G | External<br>device | Mainly used as external peripherals                               |   |
| 0x6000 0000                | 1.0G | External RAM       | Mainly used as external memory                                    |   |
| 0x4000 0000                | 0.5G | Peripherals        | Mainly used as peripherals                                        |   |
| 0x2000 0000                | 0.5G | SRAM               | Mainly used as static RAM                                         |   |
| 0x0000 0000                | 0.5G | Code               | Mainly used fro program code.  Exception vector table after reset |   |

(Table Courtesy of [1])

## **LPC1768 Memory Map**

| 0x2008 4000 |        |                              |
|-------------|--------|------------------------------|
|             |        |                              |
| 0x2007 C000 | 32 KB  | AHB SRAM (2 blocks of 16 KB) |
| 0x1FFF 2000 |        | Reserved                     |
|             |        |                              |
| 0x1FFF 0000 | 8 KB   | Boot ROM                     |
|             |        |                              |
| 0x1000 8000 |        | Reserved                     |
|             |        |                              |
| 0x1000 0000 | 32 KB  | Local SRAM                   |
|             |        |                              |
| 0x0008 0000 |        | Reserved                     |
|             |        |                              |
| 0x0000 0000 | 512 KB | On-chip flash                |

# Example Flow Using ARM Development Tools



## Image memory layout

- A simple image consists of:
  - read-only (RO) section (Code + RO-data)
  - a read-write (RW) section (RW-data)
  - a zero-initialized (ZI) section (ZI-data)



## **End Address of the Image**

Linker defined symbol
 Image\$\$RW\_IRAM1\$\$ZI\$\$Limit

```
extern unsigned int Image$$RW_IRAM1$$ZI$$Limit;
unsigned int free_mem =
   (unsigned int) &Image$$RW_IRAM1$$ZI$$Limit;
```

## **Operation Modes**

- Two modes
  - Thread mode
  - Handler mode
- Two privilege levels
  - Privileged level
  - User level



#### **OS Initialization Mode Switch**



## Exceptions (1)

- NVIC (Nested Vectored Interrupt Controller)
  - System Exceptions
    - Exception Numbers 1 -15
    - SVC call exception number is 11
  - External Interrupts
    - Exception Numbers 16-50
    - Timer0-3 IRQ numbers are 17-20
    - UARTO-3 IRQ numbers are 21-24
- Vector table is at 0x0 after reset.
- 32 programmable priorities
- Each vector table entry contains the exception handler's address (i.e. entry point)

## **Exceptions (2)**

| Address     | <b>Exception Number</b> | Value (Word Size)                            |  |
|-------------|-------------------------|----------------------------------------------|--|
| 0x0000 0000 | -                       | MSP initial value                            |  |
| 0x0000 0004 | 1                       | Reset vector (program counter initial value) |  |
| 0x0000 0008 | 2                       | NMI handler starting address                 |  |
| 0x0000 000C | 3                       | Hard fault handler starting address          |  |
|             |                         | Other handler starting address               |  |



## **Exception Stack Frame**



# CORTEX-M3 SOFTWARE DEVELOPMENT

# AAPCS (ARM Architecture Procedure Call Standard)

- R0-R3
  - Input parameters Px of a function. R0=P1, R1=P2, R2=P3 and R3=P4
  - R0 is used for return value of a function
- R12, SP, LR and PC
  - R12 is the Intra-Procedure-call scratch register.
- R4-R11
  - Must be preserved by the called function. C compiler generates push and pop assembly instructions to save and restore them automatically.

#### **CMSIS Structure**



#### **CMSIS Structure**

- Hardware Abstraction Layer (HAL) for Cortex-M processor registers
  - NVIC, MPU
- Standardized system exception names. For example:

```
void SVC_Handler();
void UARTO IRQHandler();
```

- Standardized method of header file organization
- Common method for system initialization

```
SystemInit()
```

Standardized intrinsic functions. For example:

```
void __disable_irq(void);
void enable_irq(void);
```

- Common access functions for communication
- Standardized way for embedded software to determine system clock frequency
  - SystemFrequency variable is defined in device driver code

### **CMSIS Example**

```
asm UARTO IRQHandler(void)
    IMPORT c UARTO IRQHandler
    ; push registers
   BL __cpp (c UART0 IRQHandler)
    ; pop registers
void c UARTO IRQHandler(void)
    /* C function that does the actual Interrupt Handling
```

#### **CMSIS Files**



## **SVC** as a Gateway for OS Functions



## System calls through SVC in C

```
int rls mem blk(void *)
                                               rtx.h
User Space
extern int k_rls_mem_blk(void *);
#define SVC 0 svc indirect(0)
#define rls mem blk(blk)
       rls mem blk((U32)k rls mem blk, blk)
extern int rls mem blk (U32 p, void* blk) SVC 0
                                       Generated by the compiler
LDR.W r12, [pc, #offset]
        ;Load k rls mem blk in r12
SVC 0x00,
                                               HAL.C
    Handler: BLX R12
SVC
                                               rtx.c
Kernel Space int k rls mem blk(void*)
                                                        31
```

#### **SVC Handler in HAL.c**

```
asm void SVC Handler(void)
  MRS RO, MSP
  ; push registers
  ; extract SVC number from stacked PC
  LDM R0, {R0-R3, R12}
  BLX R12
  ; code to handle context switching
  ; pop registers
  MVN LR, , #:NOT:0xFFFFFF9
         ; set EXC RETURN value, Thread mode, MSP
  BX LR
```

#### Hints

- Start with compile time memory pool and then change it later to dynamic memory pool.
- Start with just one ready queue and two simple user processes in your system to implement the context switching between the two processes.
- Once you get two processes working properly under context switching, add more ready queues to different priority levels and add user test process one by one to re-fine your context switching logic.

#### References

- 1. Yiu, Joseph, *The Definite Guide to the ARM Cortex-M3*, 2009
- 2. RealView® Compilation Tools Version 4.0 Developer Guide
- 3. ARM Software Development Toolkit Version 2.50 Reference Guide
- 4. LPC17xx User's Manual