## #loktronik



## Digital System Design

# Distance Learning Letter Introduction to ModelSim-Intel FPGA Starter Edition



iPLAT – Competence team for InnovativePlatforms for Mixed-Hardware/Software SystemsMA23 Project 18-06



Version: 0.8

Author: A. Gröblinger, R. Höller, A. Puhm, C. Reisner



## **Copyright Notice**

This document or parts of it (text, photos, graphics and artwork) are copyrighted and not intended to be published to the broad public, e.g., over the internet. Any redistribution, publishing or broadcast with permission only. Violation may be prosecuted by law.

Dieses Dokument bzw. Teile davon (Text, Photos, Graphiken und Artwork) sind urheberrechtlich geschützt und nicht für die breite Veröffentlichung, beispielsweise über das Internet, vorgesehen. Jegliche weitere Veröffentlichung nur mit Genehmigung. Zuwiderhandlungen können gerichtlich verfolgt werden.



### Introduction

This Distance Learning Letter will describe the steps that are necessary in order to install the VHDL simulator ModelSim-Intel FPGA Starter Edition, Release 10.5b. During the course of this lecture, ModelSim will be the tool used for simulation. This document also gives a short introduction to the simulator. Furthermore, the most common commands as well as their usage during simulation will be discussed. This introduction finishes with a short example.

**Note:** ModelSim has many different versions. The fully-fledged fee-based version is called QuestaSim. QuestaSim is installed on all PCs of the Department of Embedded Systems. Operation and user interface of ModelSim and QuestaSim are identical. All that is said about ModelSim in this document is also valid for QuestaSim.

## Installation of ModelSim-Intel FPGA Starter Edition

The installation procedure is described for a Windows 7 64-bit host machine. The process is similar on a Linux machine. Follow these steps for the installation procedure:

 Download the installation executable from the CIS website of this lecture (see upper right corner of webpage). Extract the ZIP file (ask your lecturer for the password) and execute the EXE-file. Click "Next >" on the screen shown in Figure 1.



Figure 1: ModelSim installation (Part 1)



2. Select ModelSim-Intel FPGA Starter Edition and click "Next >" (Figure 2).



Figure 2: ModelSim installation (Part 2)

- 3. Accept the license agreement and click "Next >".
- 4. Choose the directory for the final installation and click "Next >" (Figure 3). **Do not use** spaces or special characters for the name of the folder and/or path!



Figure 3: ModelSim installation (Part 3)

5. An installation summary is shown. Click "Next >" to start the installation.



6. Wait until the installation has finished (this usually takes a few minutes). The window shown in Figure 4 should appear. Click "Finish". ModelSim-Intel FPGA Starter Edition has now been successfully installed.



Figure 4: ModelSim installation (Part 4)

## VHDL Simulation Example

Download the file <code>design.zip</code> from the CIS site of this lecture which contains the Full Adder example. Unpack the archive into e.g. the folder:

d:/work/design

Note: Omit special characters or blanks in the path name! The directory design contains the directory fulladder with further subdirectories (see Figure 5).



Figure 5: Directory structure



The details regarding the design as well as the VHDL language itself are not relevant for the simulation setup. They will be examined in the following Distance Learning Letters.

The directory structure depicted in Figure 5 is a recommended setup for working with VHDL which has proven useful in practice. There are four subdirectories in this setup:

- impl: This directory contains data to implement the design on an FPGA (will be explained in the second part of the lecture and in the distance learning letter "Vivado HL WebPACK Installation/Introduction").
- msim: This directory contains all relevant files which are needed for the simulation with ModelSim, e.g., simulation scripts.
- tb: This directory contains all VHDL files of the testbench<sup>1</sup>.
- vhd1: This directory contains all relevant VHDL design files of the Full Adder example.

Now start the ModelSim VHDL simulator. The window shown in Figure 6 will open (as well an additional welcome window, if you start ModelSim for the first time). It contains the command line of the ModelSim simulator.



Figure 6: Initial ModelSim window

6

<sup>&</sup>lt;sup>1</sup> The term testbench will be explained in the following Distance Learning Letters.



Enter the command pwd into the console window with the title Transcript. This command will print the path of the current working directory. Use the command cd to change into the subdirectory msim of the Full Adder VHDL project. The path has to be specified with "/" instead of "\" since the console window operates in a Tck/Tk² environment. A possible command can be e.g.:

```
cd d:/work/design/fulladder/msim
```

After changing the directory, type the command dir into the console. The output should look similar to what is shown in Figure 7.



Figure 7: Content of the directory msim

The directory msim contains three files with the suffix .do. These are script files which automate the simulation process of the Full Adder example. It is recommended to use these script files as templates for the simulations done in this course.

Now enter the following commands in the order listed below:

<sup>&</sup>lt;sup>2</sup> Tcl/Tk (from "Tool command language / Tool kit") is a platform independent scripting language with a tool kit for fast graphical user interface (GUI) development.



```
vlib work
do compile.do
do sim.do
```

The first command <code>vlib</code> <code>work</code> creates a library with the name <code>work</code> in the current directory. This library is required for each and every simulation. The second command <code>do compile.do</code> executes the <code>compile.do</code> script of the current directory. This script compiles all VHDL design and testbench files which are necessary in order to simulate the Full Adder project. The third command <code>do sim.do</code> loads the compiled design from the work library, issues a simulation run and stops the simulation after 3000 ns. In addition, several windows are opened and five signals of the Full Adder project are displayed in the <code>wave</code> window. Click the "Zoom Full" icon in the menu bar (Figure 8) to display the full simulation run.



Figure 8: ModelSim window during simulation

It is also possible to execute all these steps with the help of the GUI. This will be explained in the course of this lecture. However, the simulator can be operated much faster and more comfortably with the help of the commands and scripts mentioned above. Therefore, the following page gives a brief explanation of both scripts.



#### compile.do





## Important commands in ModelSim

| Command             | Description                                                                                                              |
|---------------------|--------------------------------------------------------------------------------------------------------------------------|
| help command        | Prints out a short description of the <i>command</i>                                                                     |
| pwd                 | Current working directory                                                                                                |
| dir                 | Lists the content of the directory                                                                                       |
| cd                  | Change directory                                                                                                         |
| do script-file      | Execute the specified scriptfile                                                                                         |
| vcom filename.vhd   | Compiles the VHDL file <i>filename.vhd</i> into the default library, i.e. the library <i>work</i>                        |
| vsim work.testbench | Loads the compiled testbench from the library work                                                                       |
| view windowname     | Opens the ModelSim window windowname (e.g. wave, signals, variables, structure,)                                         |
| force               | Forces a signal of the simulation to a specific value                                                                    |
| restart -f          | Restarts the simulation from time zero                                                                                   |
| history             | Displays a history of the last issued commands                                                                           |
| quit -sim           | Terminates the current simulation                                                                                        |
| quit -f             | Terminates ModelSim                                                                                                      |
| log -r *            | Records all signals in the design including sub-unit signals ("-r"). They can be added to a <i>wave</i> window later on. |
| run 100 us          | Runs the simulation for 100 µs                                                                                           |

## **Abbreviations**

VHDL <u>Very High Speed Integrated Circuit Hardware Description Language</u>

CAD <u>Computer Aided Design</u>

Tcl/Tk <u>Tool command language / Tool kit</u>

GUI <u>Graphical User Interface</u>



## References

The know-how required to develop digital integrated circuits consists by about 50 % of EDA tool know-how. Therefore, it is of utmost importance to know how to operate these tools. An introductory course can only describe the basic operating principle of such a tool.

The ModelSim simulator is one of the industry's leading tools for HDL simulation (Verilog and VHDL). It is recommended to have a look at the extensive documentation and examples in the directories docs and example of the ModelSim installation.

## Questions

- 1. Find out what the three different methods of the command force are. Explain the differences.
- 2. Recall the simulation of the Full Adder example. This example shows the necessary three main steps in order to simulate a VHDL design. What are they?
- 3. In which order do VHDL files have to be compiled?
- 4. Why is it useful to have a uniform directory structure for VHDL designs and the related CAD tools?
- 5. How do you asses the ratio between tool-know-how (e.g. simulator) to basic-know-how (e.g. VHDL, Verilog, Digital Circuit Technology ...)?



## Version

| Version 0.1, 2006-08-16. | Dokument angelegt.                                                    |
|--------------------------|-----------------------------------------------------------------------|
| Version 0.2, 2010-08-31  | Switched to Altera.                                                   |
| Version 0.3, 2011-06-24  | Document translated and updated.                                      |
| Version 0.4, 2013-08-03  | Modifications due to changes in ModelSim.                             |
| Version 0.5, 2015-08-31  | Minor updates.                                                        |
| Version 0.6, 2016-02-29  | Document updated.                                                     |
| Version 0.7, 2016-03-04  | Proofreading.                                                         |
| Version 0.8, 2017-01-25  | Switched from ModelSim-Altera to ModelSim-Intel; -novopt option added |

If you find errors or inconsistencies, please report them to the supervisors of this lecture via email. Thank you!