#### Elektronik



#### Introduction to VHDL I

Motivation – Entity – Architecture – Components - Instantiation - Examples

Roland Höller Email: hoeller@technikum-wien.at

Die Besten. Seit 1994. www.technikum-wien.at



### Motivation – First Transistor



[Sourcee: e&i 7/8/1998 S. 345, Springer Verlag, Wien]

- 16th December 1947: first transistor
- (Bardeen, Brattain and
- Shockley Bell Labs)



### Motivation – First IC



[Source: e&i 7/8/1998 S. 345, Springer Verlag, Wien]

One of the first ICs (Flip-Flop)



### Motivation – State of the Art IC



- Modern Microprocessor (Intel Core):
  - approx. 1.4\*10<sup>7</sup> transistors,
  - 22 nm CMOS technology,
  - 3-D Tri-Gate transistors



### Motivation - Moore's Law







### **Nowadays ASICs face:**

- growing system complexity
- SoC
- ever shrinking time to market
- design reuse
- verification
- quality and reliability
- documentation





### **VHDL** History

early '70s: Initial discussion

late '70s: Definition of requirements

mid - '82: Contract of development with IBM,

Intermetrics and TI

mid - '86:
IEEE-Standard

1987: DoD adopts the standard

IEEE Std 1076-1987

mid - '88: Increasing support by EDA tools

late '91:
Revision

1993: New standard IEEE Std 1076-1993

1999: VHDL-AMS IEEE Std 1076.1-1999

2000: New standard IEEE Std 1076-2000





- IC Design (digital)
  - specification and documentation
  - modelling of digital systems
  - simulation with testbenches
  - ASIC-, FPGA-, CPLD-design
  - softcores
  - hardware/software co-design



# HDL Design Flow





### Levels of Abstraction





### Information in Abstraction Levels







- VHDL properties
  - modelling of digital systems
  - man- and machine-readable specification
  - implies documentation
  - man- and machine-readable documentation
  - transportability
  - simulateable source code
  - strong type oriented, not case sensitive
  - concurrent and sequential statements





- International Standards
  - IEEE Std 1076-1987
  - IEEE Std 1076-1993
  - IEEE Std 1076.1-1999 (AMS)
  - \_\_\_\_\_
  - IEEE Std 1076.6-1999 (RTL Synthesis)
  - IEEE Std 1076-2000 (LRM)
- Pure definition in the LRM
  - Language Reference Manual
  - No standards for application or methodology!



# VHDL Constructs (VHDL 87/93/00)

Entity: unit interface

Architecture: unit behaviour, function

Configuration: connects entity-architecture

pairs

Library: organize design units

Package: data types, constants,

components

Process: concurrent, event controlled

Block: concurrent, group assignments

# The Entity



- Interface description
- No behavior or function
- Linking via ports (in, out, inout)
- Declared once within a design

```
entity halfadder is
  port (a_i : in std_logic;
      b_i : in std_logic;
      sum_o : out std_logic;
      cy_o : out std_logic);
end halfadder;
```





### The Architecture

- Implementation of the design
- Describes circuitry or function
- Different architectures for one entity

#### Coding Styles:

- rtl
- behavioral
- structural
- sim

```
architecture rtl of halfadder is
begin
   sum_o <= a_i xor b_i;
   cy_o <= a_i and b_i;
end rtl;</pre>
```





# Circuit Representations

```
architecture rtl of halfadder is
begin
  sum o <= a i xor b i;</pre>
                              architecture behavioral of halfadder is
  cy o <= a i and b i;
end rtl;
                              begin
                                sum o <= a i xor b i after 5 ns;
                                cy o <= a i and b i after 4 ns;
                              end behavioral:
architecture structural of halfadder is
begin
  i xor gate : xor gate
    port map (opa i => a i,
               opb i \Rightarrow b i,
               res o => sum o);
end structural;
```



# The Configuration

- Declaration of entity-architecture pairs for simulation
- Default configuration is most recently analyzed
- Non-default configuration sometimes necessary
- Entity and component names are identical (default)

```
configuration halfadder_rtl_cfg of
halfadder is
   -- architecture rtl is used
   -- for entity halfadder
   for rtl
   end for;
end halfadder_rtl_cfg;
```





# The Component Declaration

- In advance of usage in an architecture
- Comparable to a "socket"

```
architecture struct of fulladder is
 component halfadder
   port (a i : in std logic;
         b i : in std logic;
         cy o : out std logic;
         sum o : out std logic);
 end component;
```

begin





# The Component Instantiation

- Wiring of the modules
- After architecture begin









### The Half Adder

```
entity halfadder is
 port (a i : in std logic; -- operand a
       b_i : in std_logic; -- operand b
        sum o : out std logic; -- sum of a and b
        cy o : out std logic); -- carry
end halfadder;
architecture rtl of halfadder is
begin
  -- generate the output sum o
  sum o <= a i xor b i;
  -- generate the output cy o
 cy o <= a i and b i;
end rtl:
configuration halfadder rtl cfg of halfadder is
  -- architecture rtl is used
  -- for entity halfadder
  for rtl
  end for:
end halfadder rtl cfg;
```



### The Or Gate

```
entity orgate is
 port (a i : in std_logic; -- operand a
       b i : in std logic; -- operand b
        or o : out std logic); -- output
end orgate;
architecture rtl of orgate is
begin
  -- generate the output or o
  or o <= a i or b i;
end rtl;
configuration orgate rtl cfg of orgate is
  -- architecture rtl is used
  -- for entity orgate
  for rtl
  end for:
end orgate rtl cfg;
```



### The Full Adder I

```
entity fulladder is
 port (a_i : in std_logic; -- operand a
       b_i : in std_logic; -- operand b
       cy_i : in std_logic; -- carry input
       cy o : out std logic; -- carry output
       sum o : out std logic); -- output
end fulladder;
architecture structural of fulladder is
 component halfadder
   port (a i : in std logic;
         b i : in std logic;
         cy o : out std logic;
         sum o : out std logic);
 end component;
```



### The Full Adder II

```
component orgate
    port (a i : in std logic;
          b i : in std logic;
          or o : out std logic);
  end component;
  signal s sum1 : std logic;
  signal s cy1 : std logic;
  signal s cy2 : std logic;
begin
u1 : halfadder
                       -- named association
  port map
    (a_i => a_i,
b_i => b_i,
     cy o => s cy1,
     sum o \Rightarrow s sum1);
```



### The Full Adder III

```
u2 : halfadder
                                    named association:
  port map
    (a i \Rightarrow s sum1,
                                    - independent of order
     cy_o => s_cy2,
                                    - more readable
     b i => cy i,
     sum o => sum o);
u3 : orgate
                                        positional association:
  port map
                                        - order defines connection
    (s cy2, s cy1, cy o);
                                        - less readable
end structural:
configuration fulladder struc cfq of fulladder is
  -- architecture structural is used
  -- for entity fulladder
                                         incomplete configuration
  for structural
  end for;
                                         - just binds E/A for top level
end fulladder struc cfg;
                                         - relies on MRA for subunits
```

# Summary



- Motivation
- Design Flow
- Abstraction Levels
- VHDL Overview
- Entity
- Architecture
- Configuration
- Component Declaration
- Example : Full Adder

### Questions



- 1) VHDL is used in which phases of a digital circuit design flow?
  - A ASIC-, FPGA-, or PLD-Design only
  - B Description of a system before partitioning into hardware and software
  - C Description of hardware only
  - D All of the abovementioned items
- 2) Which statements are correct?
  - A VHDL is perfectly suited for the description of analog systems
  - B Different synthesis tools support different VHDL language subsets
  - C For the description of a testbench, VHDL coding on RTL is mandatory
  - D All VHDL code, that can be simulated, can also be synthesized
- 3) How many architectures can be associated with a VHDL entity?
  - A One or more
  - C Exactly one
  - B More than one
  - D None
- 4) In which part of a VHDL architecture do signals have to be declared, that shall only be visible locally in that architecture?
  - A In the port list of the corresponding entity
  - C In the architecture after the begin
  - B In the corresponding configuration
  - D In the architecture before the begin
- 5) What do the entity and the corresponding component declaration in most of the cases have in common?
  - A Nothing
  - C Entity and Component different names, but the same ports
  - B Entity and Component have the same name, but different ports
- © FH Technikum Wien, Koland Holler, 08/2015



### Class Example: AND 2 data busses

# 1) Create and simulate the design

32

```
end vectorgates;

architecture rtl of vectorgates is
begin
   -- generate the output d_o
   d_o <= a_i and b_i;
end rtl;</pre>
```

- 2) "AND" high word and "OR" low word
- 3) Add c\_i, d\_i of type std\_logic and "XOR" them to the output e\_o.