

# ARTIK Modules



530 Datasheet



ARTIK 530 Module Top View

The Samsung ARTIK<sup>TM</sup> 530 Module is a highly-integrated System-in-Module that combines a quad core ARM<sup>®</sup> Cortex<sup>®</sup>-A9 processor packaged DRAM and Flash memories; a Secure Element; and a wide range of wireless communication options such as 802.11a/b/g/n, Bluetooth<sup>®</sup> 4.2 (BLE+Classic), and 802.15.4 for ZigBee<sup>®</sup>/Thread; all into one 49x36mm footprint. The many standard digital control interfaces support external sensors and higher-performance peripherals to expand the module's capabilities. With the combination of 802.11, Bluetooth<sup>®</sup> and ZigBee or Thread, the ARTIK 530 Module is the perfect choice for home automation and home hub devices, while also supporting a rich UI/UX capability for camera and display requirements. The inclusion of a hardware-based Secure Element provides end-to-end security.



| Processor              | T                                       |
|------------------------|-----------------------------------------|
| CPU                    | Quad core ARM® Cortex®-A9@1.2GHz        |
| GPU                    | 3D graphics accelerator                 |
| Media                  |                                         |
| Camera I/F             | 4-lane MIPI CSI up to 5M                |
| Calliera I/F           | (1920x1080@30fps)                       |
|                        | 4-lane MIPI DSI and HDMI1.4a            |
| Display                | (1920x1080p@60fps) or LVDS              |
|                        | (1280x720p@60fps)                       |
| Audio                  | Two I <sup>2</sup> S audio input/output |
| Memory                 |                                         |
| DRAM                   | 512MB DDR3                              |
| FLASH                  | 4GB eMMC v4.5                           |
| Security               |                                         |
| Secure Element         | Secure point to point authentication    |
| Secure Element         | and data transfer                       |
| Radio                  |                                         |
| WLAN                   | IEEE 802.11a/b/g/n, dual band SISO      |
| Bluetooth®             | 4.2 (BLE+Classic)                       |
| 802.15.4               | ZigBee/Thread                           |
| Power Management       |                                         |
|                        | Provides all power of the ARTIK 530     |
| PMIC                   | Module using on board bucks and         |
|                        | LDOs                                    |
| Interfaces             |                                         |
| Ethernet               | 10/100/1000Base-T MAC (External         |
| Etnernet               | PHY required)                           |
| Analog and Digital I/O | GPIO, UART, PC, SPI, USB Host, USB      |
|                        |                                         |

OTG, HSIC, ADC, PWM, I2S, JTAG

SAMSUNG ELECTRONICS RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND SPECIFICATIONS WITHOUT NOTICE.

Products and specifications discussed herein are for reference purposes only. All information discussed herein is provided on an "AS IS" basis, without warranties of any kind. This document and all information discussed herein remain the sole and exclusive property of Samsung Electronics. No license of any patent, copyright, mask work, trademark or any other intellectual property right is granted by one party to the other party under this document, by implication, estoppel or other-wise. Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar applications where product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply. For updates or additional information about Samsung products, contact your nearest Samsung office. All brand names, trademarks and registered trademarks belong to their respective owners.

Analog and Digital I/O



# **ARTIK 530 M**ODULE TABLE OF **C**ONTENTS

| ARTIK 530 Module Table of Contents | 3  |
|------------------------------------|----|
| List of Figures                    | 5  |
| List of Tables                     |    |
| Version History                    |    |
| Block Diagram and Module Features  |    |
| ARTIK 530 Module Features          |    |
| Module PADs                        |    |
| Ball Table Column Definitions      |    |
| Functional Interfaces              |    |
| ADC                                |    |
| Booting                            |    |
| Bluetooth® PCM                     |    |
| MIPI CSI                           |    |
| MIPI DSI                           |    |
| GMAC                               |    |
| GPIO                               |    |
| HDMI                               |    |
| HSIC                               |    |
| 1 <sup>2</sup> C                   |    |
| 1 <sup>2</sup> S                   |    |
| TAG                                |    |
| Alive                              |    |
| LVDS                               |    |
| Miscellaneous                      |    |
| Power                              |    |
| PWM                                |    |
| SD/MMC                             |    |
| SPI                                |    |
| UART                               |    |
| USB HOST/USB OTG                   |    |
| 802.15.4                           |    |
| GPIO Alternate Functions           |    |
| Booting Sequence                   |    |
| Power States                       |    |
|                                    |    |
| Antenna Connections                |    |
| Electrical Specifications          |    |
| Absolute Maximum Ratings           |    |
| Recommended Operating Conditions   |    |
| DC Module Use Case Characteristics |    |
| Power Supply Requirements          |    |
| ESD Ratings                        |    |
| DC Electrical Characteristics      |    |
| AC Electrical Characteristics      |    |
| RF Electrical Characteristics      |    |
| Mechanical Specifications          |    |
| Certifications and Compliance      |    |
| Bluetooth®                         |    |
| CE                                 |    |
| IC                                 | 60 |



| KCC       60         SRRC       60         RoHS Compliance       61         HDMI Compliance       61         FCC Regulatory Disclosures       61         Industry Canada Regulatory Disclosures       62         EU Regulatory Disclosures       63         Ordering Information       63 |                       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| RoHS Compliance       61         HDMI Compliance       61         FCC Regulatory Disclosures       61         Industry Canada Regulatory Disclosures       62         EU Regulatory Disclosures       63         Ordering Information       63                                            | 60                    |
| HDMI Compliance                                                                                                                                                                                                                                                                           | 60                    |
| FCC Regulatory Disclosures                                                                                                                                                                                                                                                                | 61                    |
| Industry Canada Regulatory Disclosures                                                                                                                                                                                                                                                    | 61                    |
| EU Regulatory Disclosures                                                                                                                                                                                                                                                                 | osures61              |
| EU Regulatory Disclosures                                                                                                                                                                                                                                                                 | ulatory Disclosures62 |
|                                                                                                                                                                                                                                                                                           | sures                 |
|                                                                                                                                                                                                                                                                                           |                       |
| Legal Information                                                                                                                                                                                                                                                                         |                       |



# LIST OF FIGURES

| Figure 1. ARTIK 530 Module Functional Block Diagram                         | 8  |
|-----------------------------------------------------------------------------|----|
| Figure 2. ARTIK 530 Module Top View BALL Organization                       | 17 |
| Figure 3. ARTIK 530 Module Power Management State Diagram                   | 38 |
| Figure 4. RF Connector for Bluetooth®/802.11 and 802.15.4 (ZigBee/Thread)   | 39 |
| Figure 5. ARTIK 530 Module Power Distribution                               | 42 |
| Figure 6. High Speed SD/MMC Interface Timing                                | 47 |
| Figure 7. SPI Interface Timing (CPHA = 0, CPOL = 1 (Format A))              | 48 |
| Figure 8. I <sup>2</sup> C Interface Timing                                 | 51 |
| Figure 9. ARTIK 530 Module Top View Mechanical Dimensions and Part Location | 57 |
| Figure 10. ARTIK 530 Module Mechanical Dimensions Top View                  | 58 |
| Figure 11 ARTIK 530 Module Mechanical Dimensions Bottom View                | 58 |
| Figure 12. L-Shaped PAD Pins                                                | 59 |
|                                                                             |    |
| LIST OF TABLES                                                              |    |
| Table 1. Ball Table Column Definition                                       | 18 |
| Table 2. NORTH BALL ARRAY                                                   | 19 |
| Table 3. SOUTH BALL ARRAY                                                   |    |
| Table 4. EAST BALL ARRAY                                                    | 23 |
| Table 5. RIGHT BALL ARRAY                                                   |    |
| Table 6. Center Ball Array                                                  |    |
| Table 7. ADC                                                                |    |
| Table 8. Booting                                                            |    |
| Table 9. Bluetooth® PCM                                                     |    |
| Table 10. MIPI CSI                                                          | 27 |
| Table 11. MIPI DSI                                                          |    |
| Table 12. GMAC                                                              |    |
| Table 13. GPIO                                                              |    |
| Table 14. HDMI                                                              | 30 |
| Table 15. HSIC                                                              |    |
| Table 16. I <sup>2</sup> C                                                  |    |
| Table 17. I <sup>2</sup> S                                                  | 30 |
| Table 18. JTAG                                                              |    |
| Table 19. Key                                                               |    |
| Table 20. LVDS                                                              | 31 |
| Table 21. Miscellaneous                                                     |    |
| Table 22. Power                                                             | 32 |
| Table 23 PWM                                                                | 32 |



| Table 24. SD/MMC                                                          | 32 |
|---------------------------------------------------------------------------|----|
| Table 25. SPI                                                             | 33 |
| Table 26. UART                                                            | 33 |
| Table 27. USB Host/USB OTG                                                | 33 |
| Table 28. 802.15.4                                                        | 33 |
| Table 29. GPIO Alternate Functions NORTH PART                             |    |
| Table 30. GPIO Alternate Functions SOUTH PART                             | 35 |
| Table 31. GPIO Alternate Functions EAST PART                              | 36 |
| Table 32. GPIO Alternate Functions WEST PART                              | 36 |
| Table 33. Booting Scenarios                                               | 37 |
| Table 34. Booting Options                                                 | 37 |
| Table 35. Absolute Maximum Ratings                                        | 40 |
| Table 36. Recommended Operating Conditions                                | 41 |
| Table 37. DC-DC Converter Description                                     |    |
| Table 38. PMIC LDOs                                                       | 43 |
| Table 39. AC/DC Characteristics LDO3                                      |    |
| Table 40. ESD Ratings                                                     |    |
| Table 41. Shock and Vibration Ratings                                     |    |
| Table 42. I/O DC Electrical Characteristics GPIO                          | 45 |
| Table 43. I/O DC Electrical Characteristics 802.15.4                      |    |
| Table 44. I/O DC Electrical Characteristics PMIC                          | 46 |
| Table 45. I/O DC Electrical Characteristics GPIO                          |    |
| Table 46. GPIO Pull-up Resistor Current                                   | 46 |
| Table 47. Power on Reset Timing Specifications                            |    |
| Table 48. High Speed SD/MMC Interface Transmit/Receive Timing Constants   | 47 |
| Table 49. SPI Interface Transmit/ Receive Timing Constants with 15pF Load | 49 |
| Table 50. SPI Interface Transmit/ Receive Timing Constants with 30pF Load | 50 |
| Table 51. I <sup>2</sup> C BUS Controller Module Signal Timing            | 51 |
| Table 52. 802.11, 2.4GHz Receiver RF Specifications                       | 52 |
| Table 53. 802.11, 2.4GHz Transmitter RF Specifications                    | 53 |
| Table 54. 802.11, 5GHZ Receiver RF Specifications                         | 54 |
| Table 55. 802.11, 5GHz Transmitter RF Specifications                      | 54 |
| Table 56. Bluetooth® RF Specifications                                    | 55 |
| Table 57. Bluetooth® Transmitter RF Specifications                        |    |
| Table 58. BLE RF Specifications                                           | 55 |
| Table 59. 802.15.4 RF Receive Specifications                              | 56 |
| Table 60. 802.15.4 RF Transmit Specifications                             | 56 |
| Table 61, L-Shaped Ball Locations                                         | 59 |



## **VERSION HISTORY**

| Revision | Date              | Description                                                                                                                                                                                                                                                                                      | Maturity       |
|----------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| V1.0     | January 20, 2017  | ARTIK 530 datasheet.                                                                                                                                                                                                                                                                             | Release        |
| V1.01    | February 07, 2017 | Updated Module PAD's section. Updated look and feel.                                                                                                                                                                                                                                             | Release Update |
| V1.02    | April 12, 2017    | Updated default behavior of GPIO pins to latest software release.                                                                                                                                                                                                                                | Release Update |
| V1.02a   | May 2, 2017       | Updated Booting Sequence section. 802.15.4 RF Specifications section. Updated Table 35-36. Updated SD/MMC AC Electrical Characteristics section. Updated Recommended Operating Conditions section. Updated ESD section. Updated Table 34. Updated Power management section. Updated Table 31-32. | Release Update |
| V1.02b   | May 8, 2017       | Updated Table 1.                                                                                                                                                                                                                                                                                 | Release Update |
| V1.02c   | May 15-16, 2017   | Updated Table 1-Table 33.                                                                                                                                                                                                                                                                        | Release Update |
| V1.02d   | May 24, 2017      | Updated Table 2-6. Updated Table 21. Updated Table 30. Created KCC certification section. Created SRRC certification section.                                                                                                                                                                    | Release Update |
|          | May 30, 2017      | Updated Table 1, 7-9. Updated Table 10-16, 19, 20. Updated Table 26-28.                                                                                                                                                                                                                          |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |
|          |                   |                                                                                                                                                                                                                                                                                                  |                |



## **BLOCK DIAGRAM AND MODULE FEATURES**

<u>Figure 1</u> shows the functional block diagram of the ARTIK 530 Module. It consists of a quad-core ARM<sup>®</sup> Cortex<sup>®</sup>-A9 application processor with 512MB of DDR3 and 4GB eMMC, PMIC power management, Secure Element, 802.11/Bluetooth<sup>®</sup>, 802.15.4 and RF connectors.



Figure 1. ARTIK 530 Module Functional Block Diagram

Warning: Do not apply power to the ARTIK 530 Module before connecting antennas or damage to the Module may result!



## **ARTIK 530 Module Features**

The sub-sections that will follow describe the functions of the various blocks depicted in <u>Figure 1</u> that are present on the ARTIK 530 Module.

#### **GPIO**

The ARTIK 530 Module provides a GPIO system with up to 107 GPIOs (76 multiplexed, 31 dedicated) to allow for a wide variety of use cases to be supported. The key features of the GPIO system are:

- Programmable pull-up control
- Both edge detect and level detect functionality
- Support for programmable pull-up resistors
- Support for fast or normal slew operation
- Support for default Drive Strength or High Drive Strength
- Support for interrupt generation that can be triggered on:
  - Rising edge
  - Falling edge
  - · High level detection
  - Low level detection
- The I/O data is clocked up to 50MHz

## I<sup>2</sup>S

The ARTIK 530 Module provides two 5-line Inter-IC Sound ( $I^2S$ ) channel.  $I^2S$  is one of the most popular digital audio interfaces. The  $I^2S$  bus handles audio data and other signals, such as sub-coding and control. It is possible to transmit data between two  $I^2S$  buses. The key features of the  $I^2S$  sub-system are:

- Supports 1-port stereo (1 channel) I<sup>2</sup>S-bus for audio with DMA based operation
- Supports serial data transfer of 16/24-bit per channel in Master and Slave mode
- Supports a variety of interface modes:
  - I<sup>2</sup>S, Left justified, Right justified, DSP mode

#### **PWM**

The ARTIK 530 Module provides two pulse width modulation (PWM) modules. The key features of the PWM modules are:

- Two individual PWM channels with independent duty control and polarity
- Two 32-bit PWM timers, one per channel
- Support for static as well as dynamic setup
- Support for auto-reload and one shot pulse mode
- Dead zone generator
- Level interrupt generation

## SPI

The ARTIK 530 Module provides two, Serial Peripheral Interfaces (SPI) that transfers serial data. SPI support includes 8-bit/16-bit shift registers to transmit and receive data. During an SPI transfer, data is simultaneously transmitted (shifted out serially) and received (shifted in serially). The SPI implementation adheres to the protocols described by Texas Instruments Synchronous Serial, National Semiconductor's Microwire and Motorola's Serial Peripheral Interface. The key features of the SPI sub-system are:

- Support for full-duplex
- 8-bit/16-bit shift register for Tx and Rx
- Complies with the SPI protocol described by Texas Instruments, National Semiconductor and Motorola
- Support for independent 16-bit wide transmit and receive FIFOs 8 locations deep
- Supports for master mode and slave mode
- Supports for receive-without-transmit operation
- Max operating frequency:
  - Master Mode: Support Tx up to 50MHz, Rx up to 20MHz



• Slave Mode: Support Tx up to 8MHz, Rx up to 8MHz

#### **UART**

The ARTIK 530 Module provides three 2-pin universal asynchronous receiver transmitters (UARTs). The key features of the UART sub-system are:

- Separate 32x8 Tx and 32x12 Rx FIFO memory buffers
- Support for DMA mode (UART0 : [AP\_UART\_RX0, AP\_UART\_TX0] only) and interrupt based mode of operation
- All independent channels support IrDA 1.0
- Support for modem control functions CTS, DCD, DSR, RTS, DTR and RI
- Each UART channel contains:
  - Programmable baud-rates
  - 1 or 2 stop bit insertion
  - 5-bit, 6-bit, 7-bit, or 8-bit data width
  - Parity checking

#### I<sup>2</sup>C

The ARTIK 530 Module provides three generic  $I^2C$  blocks supporting both 100kb/s and 400kb/s speed modes. The key features of the  $I^2C$  sub-system are:

- Supporting multi-master and slave mode
- 7-bit addressing mode only
- Supports serial, 8-bit oriented and bi-directional data transfer
- Supports up to 100 kb/s in the standard mode
- Supports up to 400 kb/s in the fast mode
- Supports master transmit, master receive, slave transmit, and slave receive operation
- Supports both interrupt and polling events

## **ADC**

The ADC interface controls one 28nm low power CMOS 1.8V 12-bit ADC. The key features of the ADC sub-system are:

- Up to six channels of analog input can be selected
- Converts analog input into 12-bit binary code up to 1MSPS
- Power consumption 1.0mW when running 1MSPS
- Input frequency up to 100kHz

### **POWER MANAGEMENT**

The ARTIK 530 Module power requirements are managed using a power management integrated circuit (PMIC). This PMIC device has four fully-integrated fixed-frequency current-mode synchronous PWM step-down converters that can achieve peak efficiencies of up to 97%. In addition it provides seven low-noise LDOs with currents up to 300mA, one always-on LDO and an integrated backup battery charger that will provide all power requirements for the ARTIK 530 Module.

The four DC-DC regulators operate at a fixed high frequency of 2.25MHz, minimizing noise in sensitive applications and allowing the use of small form factor components. These four buck regulators supply up to 3A of output current and can fully satisfy the power and control requirements of the ARTIK 530 Module. Dynamic Voltage Scaling (DVS) of the various core voltages is supported using  $I^2C$  control.

For a detailed description see the section on *Power Supply Requirements*.

## 802.11

The ARTIK 530 Module has a fully-integrated WLAN block covering IEEE 802.11 a/b/g/n. The most important hardware features of the 802.11 module are:

- 802.11 a/b/g/n dual band SISO, 2.4GHz/5GHz compliant
  - •1T1R 2.4GHz/5GHz band



- Support for 20 and 40MHz bandwidth (72.2/150Mbps PHY rate)
- Enhanced 802.11/Bluetooth<sup>®</sup> Coexistence control to improve transmission quality in different profiles

## **BLUETOOTH®**

The ARTIK 530 Module has a fully-integrated Bluetooth<sup>®</sup> block 4.2 (BLE+Classic). The most important hardware features of the Bluetooth<sup>®</sup> module are:

- Bluetooth® 4.2 (BLE+Classic)
- Enhanced 802.11/Bluetooth® Coexistence control to improve transmission quality in different profiles

#### 802.15.4

The ARTIK 530 Module carries fully-integrated 802.15.4 functionality. The most important hardware features are:

- Fully integrated 2.4 GHz, IEEE 802.15.4 compliant transceiver
- Complete system-on-chip using 32-bit ARM<sup>®</sup> Cortex<sup>®</sup>-M4 processor
- Flash and RAM memory and peripherals.
- Extremely low power consumption.
- Excellent RF performance.
- Single-voltage operation.
- Supported Protocols:
  - ZigBee
  - Thread

## **USB OTG**

The ARTIK 530 Module provides one USB2.0 OTG interface supporting both device and host functionality. The key features of the USB2.0 OTG sub-system are:

- In compliance with the USB 2.0 on-the-go specification revision 1.3a and 2.0
- Operates in high speed (480Mbps) mode
- Operates in full speed (12Mbps) mode
- Operates in low speed (1.5Mbps, host only) mode
- Supports session request protocol (SRP) and host negotiation protocol (HNP)
- One control endpoint 0 for control transfer
- Supports up to 15 device-programmable endpoints:
  - Programmable endpoint type: Bulk, Isochronous, Interrupt
  - Programmable In/Out direction
- Supports 16 host channels

## **USB HOST**

The ARTIK 530 Module provides one USB2.0 Host controller that is fully compliant with the USB 2.0 specifications, and the enhanced host controller Interface (EHCI) specification. The key features of the USB2.0 OTG sub-system are:

- Detecting the attachment and removal of USB devices
- Collecting status and activity statistics
- Controlling power supply to attached USB devices
- In compliance with the UTMI+ Level 3 revision 1.0
- Controlling the association to either the open host controller interface (OHCI) or the EHCI via a port router
- Root Hub functionality to support up/down stream port

## **HSIC**

The ARTIK 530 Module provides one high speed inter chip (HSIC) version 1.0 module. The key features of the HSIC sub-system are:

- Support for ping and split transactions
- Up to 30MHz operation for a 16-bit interface
- Up to 60MHz operation for a 8-bit interface



• Support for HSIC version 1.0

#### MIPI CSI

The ARTIK 530 Module provides one 4-lane mobile industry processor interface (MIPI) interface that complies with the MIPI camera serial interface (CSI) standard specification V1.01r06 and D-PHY standard specification v1.0. The key features of the MIPI CSI sub-system are:

- Supports 1, 2, 3 or 4 data lanes
- Supported image formats are:
  - YUV420, YUV420 (Legacy), YUV420 (CSPS), 8-bit YUV422, 10-bit YUV422
  - User defined Byte based data packet
  - Compatible to PPI (Protocol to PHY interface)

#### MIPI DSI

The ARTIK 530 Module provides one 4-lane MIPI interface that complies with the MIPI DSI standard specification V1.01r11. The key features of the MIPI DSI sub-system are:

- Maximum resolution ranges up to 1920x1080
- Supports 1, 2, 3 or 4 data lanes
- Supports pixel format:
  - 16bpp, 18bpp packed, 18bpp loosely packed (3 byte), 24bpp
- Supported interfaces are:
  - Protocol-to-PHY Interface (PPI) up to 1.5Gbps, in MIPI D-PHY
  - RGB Interface for video image input from display controller
  - PMS control interface for PLL to configure byte clock frequency
  - Pre-scaler to generate escape clock from byte clock

#### **HDMI**

The ARTIK 530 Module provides one HDMI v1.4a interface. The key features of the HDMI sub-system are:

- Support for v1.4a spec
- Up to 1080p video resolution
- HDMI Link + HDMI PHY
- Support for the following video formats:
  - 480p@59.94/60Hz
  - 576p@50Hz
  - 720p@50/59.94/60Hz
  - 1080p@50/59.94/60Hz (No support for interlaced format)
- Support for 4:4:4 RGB
- Support for up to 8-bits per color

## **LVDS**

The ARTIK 530 Module provides five low voltage differential signaling (LVDS) output channels with one clock channel. The key features of the LVDS channel system are:

- Output clock range 30-125MHz
- Support for 630 Mbps per channel
- Up to 393.75MB/s data transport
- Support for power down mode

## **GIGABIT EMAC**

The ARTIK 530 Module provides one Gigabit EMAC interface. The most important features of the Ethernet MAC module are:

- Standard compliance
  - IEEE 802.3az-2010: energy efficient Ethernet (EEE)
  - RGMII v2.6



- MAC supports the following features:
  - 10/100/1000 Mbps data transfer rates with an RGMII interface to communicate with external Gigabit PHY
  - Full duplex operation
  - · Half duplex operation
  - · Flexible address filtering
  - · Additional frame filtering

## SD-CARD

The ARTIK 530 Module provides one shared SD-card/MMC interface. The Mobile Storage Host is an interface between the system and the SD-card. The key features of mobile storage host sub-system are:

- Support for Secure Digital I/O (SDIO version 3.0)
- Support for Secure Digital Memory (SDMEM version 3.0)
- Support for Consumer Electronics Advanced Transport Architecture (CE-ATA-version 1.1)
- Support 4-bit SDR mode up to 50MHz
- Supports PIO and DMA mode data transfer
- Supports ¼- bit data bus width

#### MMC

The ARTIK 530 Module provides one shared SD-card/MMC interface. The Mobile Storage Host is an interface between the system and MMC card. The key features of mobile storage host sub-system are:

- Support for Embedded Multimedia Cards (MMC version 4.41)
- Support for Embedded Multimedia Cards (eMMC version 4.5)
- Support 4-bit SDR mode up to 50MHz
- Supports PIO and DMA mode data transfer
- Supports ¼- bit data bus width

#### **DDR**

The ARTIK 530 Module has DDR memory. The key features of the DDR memory present on the ARTIK 530 Module are:

- One 32-bit DDR3 memory interface
- Two 256MB DDR3 16-bit memory chips, for a total of 512MB
- Up to 800MHz DDR3 speed with a maximum throughput of 6.4GB/s

#### **JTAG**

Our JTAG core that is part of the ARTIK 530 Module provides debug capabilities for the developer. The main features of the JTAG module are:

- Compliant with the IEEE 1149 standard
- Can only be used together with the ARTIK 530 Module.

#### SECURE ELEMENT

The ARTIK 530 Module has a dedicated Secure Element to assure end-to-end authentication and communication between nodes in an IoT setting. The Secure Element provides an ISO/IEC 7816 14443 compliant interface. The most important hardware features of the Secure Element are:

- Dedicated 16-bit SecuCalm CPU core
- Crypto co-processor
  - Modular exponential accelerator
  - RSA 2080 bits
  - ECC 512 bits
- Data security
  - Memory encryption for all memory
  - 256B read only and 256B non erasable flash area
  - Selective reset operation if abnormal voltages/frequencies are detected



- Embedded tamper-free memory
  - 32KB ROM
  - 264KB FLASH
  - (6+2.5)KB Static RAM including 2.5KB crypto memory
- Serial interfaces:
  - ISO 7816-3 compliant interface
  - Asynchronous half-duplex character receive/transmit serial interface

#### QUAD CORE PROCESSOR SYSTEM

The processor system architecture that resides on the ARTIK 530 Module is a system-on-a-chip (SoC) based on a 32-bit RISC architecture. Designed using the 28nm low power process, the processor system architecture provides superior performance using a quad-core CPU. The key features of the ARTIK 530 Module are:

- Quad-core ARM® Cortex®-A9, 32-bit RISC architecture
- Maximum core speed 1.2GHz
- 32KB I-Cache per core
- 32KB D-Cache per core
- 1024KB L2-Cache shared between four cores
- Support for dynamic virtual-address mapping

#### **PPM**

The ARTIK 530 Module has one pulse period measurement (PPM) IP-block that can measure the duration of a high level or low level from a GPIO pin. The most important features of the PPM block are:

• One 16-bit counter tied to a clock that can vary between 843.75kHz and 13.50MHz

For more details on how to relate a PPM to a GPIO please refer to the ARTIK 530 Module software developer's guide.

#### **TIMER**

The ARTIK 530 Module has four dedicated timer channels. The most important features of the Timer module are:

- Timer or watchdog timer modes
- Four dedicated Timer channels with watchdog timer
- · Normal interval timer mode with interrupt request
- Reset on timer countdown
- · Level-triggered interrupt mechanism

#### INTERRUPT

The ARTIK 530 Module has one interrupt module. The most important features of the interrupt module are:

- Vectored Interrupt Controller
- Support 64x channel interrupt sources
- For each interrupt source the following properties are available:
  - Fixed hardware interrupt priority level
  - · Programmable interrupt priority level
  - Hardware interrupt priority level masking
  - IRQ and FIQ generation
  - Software interrupt generation
  - Test registers
  - Raw interrupt status
  - Interrupt request status

#### **DMA**

The ARTIK 530 Module has one scatter-gather DMA module. The most important features of the DMA module are:

• 16x channels of dedicated DMA



- 16x DMA request lines
- Various operating modes
  - Single DMA mode
  - Burst DMA mode
  - Memory to memory transfer
  - Memory to peripheral transfer
  - Peripheral to memory transfer
  - Peripheral to peripheral transfer
- Support for 8/16/32 bit wide transactions
- Big endian and little endian (default) support

#### **RTC**

The ARTIK 530 Module has one real time clock (RTC) module. The most important features of the RTC are:

- Four spread spectrum PLLs
- Two external crystals: one 24MHz crystal for PLL, one 32.768KHz crystal for RTC
- 32-bit RTC counter
- · Support for alarm interrupt using RTC

#### **VIDEO INPUT PROCESSOR**

The ARTIK 530 Module provides one video input processor (VIP). The key features of the VIP sub-system are:

- Support for external 8-bit and 16-bit MIPI-DSI
- Support for internal MIPI-CSI
- Support of images up to 8192x8192
- Support for clipping and scale-down
- Support for YUV420 memory format

## VIDEO SCALER

The ARTIK 530 Module provides one universal scaler. The key features of the scaler are:

- Support for different input formats
  - YUV420, YUV422, YUV444
- Flexible size, from 8x8 up to 1920x1080 with a granularity of 8
- Upscale ratio from 8x8 to 1920x1080
- Downscale ratio from 1920x1080 to 8x8
- Low pass filter available after upscale or before downscale
- Horizontal 5-tab filter with 64 sets of coefficients
- Vertical 3-tab filter with 32 sets of coefficients

### **MULTI FORMAT CODEC**

The ARTIK 530 Module provides one integrated Multi Format Codec (MFC) module. The key features of the MFC sub-system are:

- Decoder
  - H.264: BP, MP, HP Level 4.2 up to 1920x1080, up to 50MBps
  - MPEG4: Advanced Simple Profile (ASP) up to 1920x1080, up to 40Mbps
  - H.263: Profile 3 up to 1920x1080, up to 20Mbps
  - MPEG 1,2: Main Profile, High Level up to 1920x1080, up to 80MBps
- Encoder
  - H.264: Baseline profile, Level 4.0 up to 1080p, up to 20Mbps
  - MPEG4: Simple profile, Level 5.6 up to 1080p, up to 20Mbps
  - H.263: Profile 3, Level 70 up to 1080p, up to 20Mbps



#### **GRAPHICS PIPELINE**

The ARTIK 530 Module provides one 2D and 3D graphics pipeline module. The key features of the graphics pipeline are:

- Two pixel processors
  - Tile oriented processing
  - Alpha blending
  - Texture support, non-power-of-2
  - Cube mapping
  - Fast dynamic branching
  - Trigonometric acceleration
  - Full floating point arithmetic
  - Line, quad, triangle and point sprites
  - Perspective correct texturing
  - Point sampling, bilinear and trilinear filtering
  - · 8-bit stencil buffering
  - 4-level hierarchical Z and stencil operation
- Geometry processor
  - Programmable vertex shader
  - Flexible input and output formats
  - Autonomous operation tile list generation
  - Indexed and non-indexed geometry input
  - Primitive constructions with points, lines, triangles and quads
- Support for OpenGL ES 1.0 and 2.0



## **MODULE PADS**

The ARTIK 530 Module utilizes 292 signal and ground BALLs providing all the relevant signaling. *Figure 2* shows how the BALLs are oriented and how signal coordinates are assigned to the PADs of the ARTIK 530 Module. *Table 2 - Table 6* describe the relation between the BALL coordinates and the BALL signal names. These tables also provide detailed characteristics for each BALL signal name.



Figure 2. ARTIK 530 Module Top View BALL Organization



## BALL TABLE COLUMN DEFINITIONS

The meaning of the various columns used in <u>Table 2</u> - <u>Table 6</u> is explained in <u>Table 1</u>.

Table 1. Ball Table Column Definition

| Column Name | Column Definition                                                                                                                                                    |  |  |  |  |  |  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Ball        | Identifier of the Ball on the ARTIK 530 Module                                                                                                                       |  |  |  |  |  |  |
| Ball Name   | Nominal function of the ARTIK 530 Module                                                                                                                             |  |  |  |  |  |  |
| Power       | Voltage level on the Ball                                                                                                                                            |  |  |  |  |  |  |
| Default     | Default function of the main SoC initialized by software                                                                                                             |  |  |  |  |  |  |
| Type        | S:Signal Ball, P:Power Ball, G:GND Ball                                                                                                                              |  |  |  |  |  |  |
| 1/0         | l:Input, O:Output, IO:Input/Output                                                                                                                                   |  |  |  |  |  |  |
| PU/PD       | PU:Pull-Up, PD:Pull-Down, N:No Pull-Up/Pull-Down                                                                                                                     |  |  |  |  |  |  |
| Group       | Nominal function group set according to pad name. For more information see ARTIK 530 Module Hardware User Guide. Usually the function of the pin can be reprogrammed |  |  |  |  |  |  |
| Function    | Explanation on the function of the ball                                                                                                                              |  |  |  |  |  |  |



## NORTH BALL ARRAY

Table 2. NORTH BALL ARRAY

| BALL | <b>BALL Name</b> | Power | Default        | Туре | I/O | PU/PD | Group       | Function                          |
|------|------------------|-------|----------------|------|-----|-------|-------------|-----------------------------------|
| PA1  | GMAC TXEN        | 3V3   | GMAC_TXEN      | S    | Ю   | N     | GMAC        | GMAC Transmit Enable              |
| PA2  | GMAC_TXD1        | 3V3   | GMAC_TXD1      | S    | Ю   | N     | GMAC        | GMAC Transmit Data 1              |
| PA3  | GMAC_TXD3        | 3V3   | GMAC_TXD3      | S    | Ю   | N     | GMAC        | GMAC Transmit Data 3              |
| PA4  | NO BALL          | -     | -              | -    | -   | -     | NO<br>BALL  | -                                 |
| PA5  | GMAC_GTXCLK      | 3V3   | GMAC_GTXCLK    | S    | Ю   | N     | GMAC        | GMAC Transmit Clock               |
| PA6  | GMAC_RXDV        | 3V3   | GMAC_RXDV      | S    | Ю   | N     | GMAC        | GMAC Receive Enable               |
| PA7  | GMAC_RXD2        | 3V3   | GMAC_RXD2      | S    | Ю   | N     | GMAC        | GMAC Receive Data 2               |
| PA8  | GMAC_RXD0        | 3V3   | GMAC_RXD0      | S    | Ю   | N     | GMAC        | GMAC Receive Data 0               |
| PA9  | GND              | 0V0   | GND            | G    | -   | -     | GND         | Ground                            |
| PA10 | AP_MIPICSI_DNCLK | 1V8   | MIPICSI_DNCLK  | S    | Ю   | N     | CSI         | MIPI CSI Data Negative Clock      |
| PA11 | AP_MIPICSI_DN0   | 1V8   | MIPICSI_DN0    | S    | Ю   | N     | CSI         | MIPI CSI Data Negative 0          |
| PA12 | AP_MIPICSI_DN1   | 1V8   | MIPICSI_DN1    | S    | Ю   | N     | CSI         | MIPI CSI Data Negative 1          |
| PA13 | AP_MIPICSI_DN2   | 1V8   | MIPICSI_DN2    | S    | Ю   | N     | CSI         | MIPI CSI Data Negative 2          |
| PA14 | AP_MIPICSI_DN3   | 1V8   | MIPICSI_DN3    | S    | Ю   | N     | CSI         | MIPI CSI Data Negative 3          |
| PA15 | GND              | 0V0   | GND            | G    | -   | -     | GND         | Ground                            |
| PA16 | AP_MIPIDSI_DNCLK | 1V8   | MIPIDSI_DNCLK  | S    | Ю   | N     | DSI         | MIPI DSI Data Negative Clock      |
| PA17 | AP_MIPIDSI_DN0   | 1V8   | MIPIDSI_DN0    | S    | Ю   | N     | DSI         | MIPI DSI Data Negative 0          |
| PA18 | AP_MIPIDSI_DN1   | 1V8   | MIPIDSI_DN1    | S    | Ю   | N     | DSI         | MIPI DSI Data Negative 1          |
| PA19 | AP_MIPIDSI_DN2   | 1V8   | MIPIDSI_DN2    | S    | Ю   | N     | DSI         | MIPI DSI Data Negative 2          |
| PA20 | AP_MIPIDSI_DN3   | 1V8   | MIPIDSI_DN3    | S    | Ю   | N     | DSI         | MIPI DSI Data Negative 3          |
| PA21 | GND              | 0V0   | GND            | G    | 0V0 | -     | GND         | Ground                            |
| PA22 | AP_LVDS_TN0      | 1V8   | LVDS_TN0       | S    | Ю   | N     | LVDS        | LVDS Transmit Channel 0 Negative  |
| PA23 | AP_LVDS_TN1      | 1V8   | LVDS_TN1       | S    | Ю   | N     | LVDS        | LVDS Transmit Channel 1 Negative  |
| PA24 | AP_LVDS_TN2      | 1V8   | LVDS_TN2       | S    | Ю   | N     | LVDS        | LVDS Transmit Channel 2 Negative  |
| PA25 | AP_LVDS_TNCLK    | 1V8   | LVDS_TNCLK     | S    | Ю   | N     | LVDS        | LVDS Transmit Negative Clock      |
| PA26 | AP_LVDS_TN3      | 1V8   | LVDS_TN3       | S    | Ю   | N     | LVDS        | LVDS Transmit Channel 3 Negative  |
| PA27 | AP_LVDS_TN4      | 1V8   | LVDS_TN4       | S    | Ю   | N     | LVDS        | LVDS Transmit Channel 4 Negative  |
| PA28 | GND              | 0V0   | GND            | G    | -   | -     | GND         | Ground                            |
| PA29 | AP_HDMI_CEC      | 3V3   | SA3            | S    | Ю   | N     | HDMI        | HDMI Consumer Electronics Control |
| PA30 | AP_HDMI_TX2N     | 1V8   | HDMI_TXN2      | S    | 0   | N     | HDMI        | HDMI Transmit Channel 1 Negative  |
| PA31 | AP_HDMI_TX1N     | 1V8   | HDMI_TXN1      | S    | 0   | N     | HDMI        | HDMI Transmit Channel 0 Negative  |
| PA32 | AP_HDMI_TX0N     | 1V8   | HDMI_TXN0      | S    | 0   | N     | HDMI        | HDMI Transmit Channel 2 Negative  |
| PA33 | AP_HDMI_TXCN     | 1V8   | HDMI_TXNCLK    | S    | 0   | N     | HDMI        | HDMI Transmit Negative Clock      |
| PA34 | GND              | 0V0   | GND            | G    | -   | -     | GND         | Ground                            |
| PA35 | AP_OTG_DM        | 3V3   | USB2.0OTG_DM   | S    | Ю   | N     | USB<br>OTG  | USB OTG Data Minus                |
| PA36 | AP_USBH_DM       | 3V3   | USB2.0HOST_DM  | S    | Ю   | N     | USB<br>HOST | USB HOST Data Plus                |
| PA37 | AP_GPA13         | 3V3   | GPIOA13        | S    | Ю   | N     | GPIO        | Generic GPIO                      |
| PA38 | AP_HSIC_STROBE   | 1V2   | USBHSIC_STROBE | S    | Ю   | N     | HSIC        | HSIC Strobe                       |
| PA39 | AP_GPA14         | 3V3   | GPIOA14        | S    | Ю   | N     | GPIO        | Generic GPIO                      |
| PA40 | AP_GPA9          | 3V3   | GPIOA9         | S    | Ю   | N     | GPIO        | Generic GPIO                      |
| PA41 | AP_GPA15         | 3V3   | GPIOA15        | S    | Ю   | N     | GPIO        | Generic GPIO                      |
| PA42 | AP_GPA12         | 3V3   | GPIOA12        | S    | Ю   | N     | GPIO        | Generic GPIO                      |
| PB1  | GND              | 0V0   | GND            | G    | -   | -     | GND         | Ground                            |
| PB2  | GMAC_TXD0        | 3V3   | GMAC_TXD0      | S    | Ю   | N     | GMAC        | GMAC Transmit Data 0              |
| PB3  | GMAC_TXD2        | 3V3   | GMAC_TXD2      | S    | Ю   | N     | GMAC        | GMAC Transmit Data 2              |



| BALL | <b>BALL Name</b> | Power | Default       | Туре | I/O | PU/PD | Group       | Function                         |
|------|------------------|-------|---------------|------|-----|-------|-------------|----------------------------------|
| PB4  | GMAC_MDC         | 3V3   | GMAC_MDC      | S    | Ю   | N     | GMAC        | GMAC MDC                         |
| PB5  | GMAC_RXCLK       | 3V3   | GMAC_RXCLK    | S    | Ю   | N     | GMAC        | GMAX Receive Clock               |
| PB6  | GMAC_RXD3        | 3V3   | GMAC_RXD3     | S    | Ю   | N     | GMAC        | GMAC Receive Data 3              |
| PB7  | GMAC_RXD1        | 3V3   | GMAC_RXD1     | S    | Ю   | N     | GMAC        | GMAC Receive Data 1              |
| PB8  | GMAC_MDIO        | 3V3   | GMAC_MDIO     | S    | Ю   | N     | GMAC        | GMAC MDIO                        |
| PB9  | GND              | 0V0   | GND           | G    | -   | -     | GND         | Ground                           |
| PB10 | AP_MIPICSI_DPCLK | 1V8   | MIPICSI_DPCLK | S    | Ю   | N     | CSI         | MIPI CSI Data Positive Clock     |
| PB11 | AP_MIPICSI_DP0   | 1V8   | MIPICSI_DP0   | S    | Ю   | N     | CSI         | MIPI CSI Data Positive 0         |
| PB12 | AP_MIPICSI_DP1   | 1V8   | MIPICSI_DP1   | S    | Ю   | N     | CSI         | MIPI CSI Data Positive 1         |
| PB13 | AP_MIPICSI_DP2   | 1V8   | MIPICSI_DP2   | S    | Ю   | N     | CSI         | MIPI CSI Data Positive 2         |
| PB14 | AP_MIPICSI_DP3   | 1V8   | MIPICSI_DP3   | S    | Ю   | N     | CSI         | MIPI CSI Data Positive 3         |
| PB15 | GND              | 0V0   | GND           | G    | -   | -     | GND         | Ground                           |
| PB16 | AP_MIPIDSI_DPCLK | 1V8   | MIPIDSI_DPCLK | S    | Ю   | N     | DSI         | MIPI DSI Data Positive Clock     |
| PB17 | AP_MIPIDSI_DP0   | 1V8   | MIPIDSI_DP0   | S    | Ю   | N     | DSI         | MIPI DSI Data Positive 0         |
| PB18 | AP_MIPIDSI_DP1   | 1V8   | MIPIDSI_DP1   | S    | Ю   | N     | DSI         | MIPI DSI Data Positive 1         |
| PB19 | AP_MIPIDSI_DP2   | 1V8   | MIPIDSI_DP2   | S    | Ю   | N     | DSI         | MIPI DSI Data Positive 2         |
| PB20 | AP_MIPIDSI_DP3   | 1V8   | MIPIDSI_DP3   | S    | Ю   | N     | DSI         | MIPI DSI Data Positive 3         |
| PB21 | GND              | 0V0   | GND           | G    | -   | -     | GND         | Ground                           |
| PB22 | AP_LVDS_TP0      | 1V8   | LVDS_TP0      | S    | Ю   | N     | LVDS        | LVDS Transmit Channel 0 Positive |
| PB23 | AP_LVDS_TP1      | 1V8   | LVDS_TP1      | S    | Ю   | N     | LVDS        | LVDS Transmit Channel 1 Positive |
| PB24 | AP_LVDS_TP2      | 1V8   | LVDS_TP2      | S    | Ю   | N     | LVDS        | LVDS Transmit Channel 2 Positive |
| PB25 | AP_LVDS_TPCLK    | 1V8   | LVDS_TPCLK    | S    | Ю   | N     | LVDS        | LVDS Transmit Positive Clock     |
| PB26 | AP_LVDS_TP3      | 1V8   | LVDS_TP3      | S    | Ю   | N     | LVDS        | LVDS Transmit Channel 3 Positive |
| PB27 | AP_LVDS_TP4      | 1V8   | LVDS_TP4      | S    | Ю   | N     | LVDS        | LVDS Transmit Channel 4 Positive |
| PB28 | GND              | 0V0   | GND           | G    | -   | -     | GND         | Ground                           |
| PB29 | AP_HDMI_HPD      | 3V3   | HDMI_HOT5V    | S    | I   | N     | HDMI        | HDMI Hot 5V                      |
| PB30 | AP_HDMI_TX2P     | 1V8   | HDMI_TXP2     | S    | 0   | N     | HDMI        | HDMI Transmit Channel 1 Positive |
| PB31 | AP_HDMI_TX1P     | 1V8   | HDMI_TXP1     | S    | 0   | N     | HDMI        | HDMI Transmit Channel 0 Positive |
| PB32 | AP_HDMI_TX0P     | 1V8   | HDMI_TXP0     | S    | 0   | N     | HDMI        | HDMI Transmit Channel 2 Positive |
| PB33 | AP_HDMI_TXCP     | 1V8   | HDMI_TXPCLK   | S    | 0   | N     | HDMI        | HDMI Transmit Positive Clock     |
| PB34 | GND              | 0V0   | GND           | G    | -   | -     | GND         | Ground                           |
| PB35 | AP_OTG_DP        | 3V3   | USB2.0OTG_DP  | S    | Ю   | N     | USB<br>OTG  | USB OTG Data Plus                |
| PB36 | AP_USBH_DP       | 3V3   | USB2.0HOST_DP | S    | Ю   | N     | USB<br>HOST | USB HOST Data Minus              |
| PB37 | AP_OTG_ID        | -     | USB2.0OTG_ID  | S    | Ю   | N     | USB<br>HOST | USB HOST ID                      |
| PB38 | AP_HSIC_DATA     | 1V2   | USBHSIC_DATA  | S    | Ю   | N     | HSIC        | HSIC Data                        |
| PB39 | AP_GPA4          | 3V3   | GPIOA4        | S    | Ю   | N     | GPIO        | Generic GPIO                     |
| PB40 | AP_GPA5          | 3V3   | GPIOA5        | S    | Ю   | N     | GPIO        | Generic GPIO                     |
| PB41 | AP_GPA16         | 3V3   | GPIOA16       | S    | Ю   | N     | GPIO        | Generic GPIO                     |
| PB42 | AP_GPA11         | 3V3   | GPIOA11       | S    | Ю   | N     | GPIO        | Generic GPIO                     |



## **SOUTH BALL ARRAY**

Table 3. SOUTH BALL ARRAY

| BALL           | BALL Name                | Power    | Default          | Туре | 1/0      | PU/PD | Group        | Function                    |
|----------------|--------------------------|----------|------------------|------|----------|-------|--------------|-----------------------------|
| PAK1           | AP I2SO DOUT             | 3V3      | I2SDOUT0         | S    | Ю        | N     | 1250         | I2S 0 Data Out              |
| PAK2           | AP_I2S0_BCLK             | 3V3      | I2SBCLK0         | S    | Ю        | N     | 1250         | I2S 0 Bit Clock             |
| PAK3           | AP_GPC11_SPI2_MISO       | 3V3      | SPIRXD2          | S    | IO       | N     | SPI2         | SPI 2 Receive Data          |
| PAK4           | AP_GPC9_SPI2_CLK         | 3V3      | SPICLK2          | S    | IO       | N     | SPI2         | SPI 2 Clock                 |
| PAK5           | AP_SPI0_MISO             | 3V3      | GPIOD0           | S    | IO       | N     | SPI0         | SPI 0 Receive Data          |
| PAK6           | AP_SPI0_CLK              | 3V3      | GPIOC29          | S    | 10       | N     | SPI0         | SPI 0 Clock                 |
| PAK7           | AP_GPC14_PWM2            | 3V3      | PWM2             | S    | 10       | N     | PWM          | PWM 2                       |
| PAK8           | AP_GPD6_SCL2             | 3V3      | SCL2             | S    | 10       | PU    | I2C          | I2C SCL 2                   |
| PAK9           | AP_GPD4_SCL1             | 3V3      | SCL1             | S    | 10       | PU    | I2C          | I2C SCL 1                   |
| PAK10          | AP_GPD2_SCL0             | 3V3      | SCL0             | S    | 10       | PU    | I2C          | I2C SCL 0                   |
| PAK11          | AP_GPA23_HDMI_I2C_SCL    | 3V3      | GPIOA23          | S    | 10       | N     | I2C          | HDMI I2C SCL                |
| PAK12          | ZB_DEBUG_TDO_SWO         | 3V3      | -                |      | -        | -     | ZIGBEE       | ZIGBEE Debug                |
| PAK13          | ZB_PTI_DATA_FRC_DOUT     | 3V3      | _                | _    | <u> </u> | _     | ZIGBEE       | ZIGBEE Debug                |
| PAK14          | ZB_DEBUG_TCK_SWCLK       | 3V3      | _                | _    | + -      | _     | ZIGBEE       | ZIGBEE Debug ZIGBEE Debug   |
| PAK14<br>PAK15 | COMBO_ZIG_UART_TXD       | 3V3      | _                | S    | IO       | -     | ZIGBEE       | ZIGBEE DEDUG<br>ZIGBEE UART |
| PAK15<br>PAK16 | GND                      | 0V0      | GND              | G    | 10       | -     | GND          | Ground                      |
| PAK16<br>PAK17 | VCC3P3_SYS               | 3V3      | GIVD             | P    | 0        | -     | POWER        | DCDC3, VCC 3V3 Power        |
| PAK17<br>PAK18 | VCC3F3_SYS               | 3V3      | -                | P    | 0        | -     | POWER        | DCDC3, VCC 3V3 Power        |
| PAK19          | AP GPD28                 | 3V3      | GPIOD28          | S    | 10       | N     | GPIO         | Generic GPIO                |
| PAK19<br>PAK20 | AP_GPD28  AP GPE2        | 3V3      | GPIOD26          | S    | 10       | N     | GPIO         | Generic GPIO                |
| PAK21          | _                        | 3V3      | GPIOE2<br>GPIOE1 | S    | 10       | N     | GPIO         | Generic GPIO                |
| PAK21<br>PAK22 | AP_GPE1                  | <b>†</b> |                  | S    | +        |       | UART         |                             |
|                | AP_UART_TX3              | 3V3      | UARTTXD3         |      | 10       | N     |              | UART Transmit Data 3        |
| PAK23          | AP_UART_TX4              | 3V3      | UARTTXD4         | S    | 10       | N     | UART         | UART Transmit Data 4        |
| PAK24          | AP_UART_TX0              | 3V3      | GPIOD18          | S    | 10       | N     | UART<br>1261 | UART Transmit Data 0        |
| PAK25          | AP_GPB0_VID1_1_I2SLRCK1  | 3V3      | GPIOB0           | S    | 10       | PU    | 1251         | I2S 1 Master Clock          |
| PAK26          | AP_GPA28_I2SMCLK1        | 3V3      | GPIOA28          | S    | 10       | N     | 1251         | I2S 1 Master Clock          |
| PAK27          | AP_GPA30_VID1_0_I2SBCLK1 | 3V3      | GPIOA30          | S    | 10       | PU    | 1251         | I2S 1 Bit Clock             |
| PAK28          | AP_SD0_CMD               | 3V3      | SDCMD0           | S    | 10       | N     | SD/MMC       | SD Command                  |
| PAK29          | AP_SD0_D1                | 3V3      | SDDAT0_1         | S    | 10       | N     | SD/MMC       | SD Data 1                   |
| PAK30          | AP_SD0_CLK               | 3V3      | SDCLK0           | S    | IO       | N     | SD/MMC       | SD Clock                    |
| PAK31          | NC                       | -        | -                | -    | -        | -     | NC           | NA                          |
| PAK32          | AP_GPB13_SD0_BOOT        | 3V3      | SD0              | S    | IO       | PU    | BOOTING      | Select Booting Scenario     |
| PAK33          | AP_GPC17                 | 3V3      | GPIOC17          | S    | Ю        | N     | GPIO         | Generic GPIO                |
| PAK34          | AP_GPC0                  | 3V3      | GPIOC0           | S    | Ю        | N     | GPIO         | Generic GPIO                |
| PAK35          | AP_GPC26                 | 3V3      | GPIOC26          | S    | Ю        | PU    | GPIO         | Generic GPIO                |
| PAK36          | AP_GPB8                  | 3V3      | GPIOB8           | S    | Ю        | N     | GPIO         | Generic GPIO                |
| PAK37          | AP_GPB14                 | 3V3      | GPIOB14          | S    | Ю        | N     | GPIO         | Generic GPIO                |
| PAK38          | AP_GPA20                 | 3V3      | GPIOA20          | S    | Ю        | N     | GPIO         | Generic GPIO                |
| PAK39          | AP_GPA18                 | 3V3      | GPIOA18          | S    | Ю        | N     | GPIO         | Generic GPIO                |
| PAK40          | AP_GPA21                 | 3V3      | GPIOA21          | S    | Ю        | N     | GPIO         | Generic GPIO                |
| PAK41          | AP_GPA10                 | 3V3      | GPIOA10          | S    | Ю        | N     | GPIO         | Generic GPIO                |
| PAK42          | AP_GPA6                  | 3V3      | GPIOA6           | S    | Ю        | N     | GPIO         | Generic GPIO                |
| PAL1           | AP_I2SO_DIN              | 3V3      | I2SDIN0          | S    | Ю        | N     | 1250         | I2S 0 Data In               |
| PAL2           | AP_I2S0_MCLK             | 3V3      | I2SMCLK0         | S    | Ю        | N     | I2S0         | I2S 0 Master Clock          |
| PAL3           | AP_GPC12_SPI2_MOSI       | 3V3      | SPITXD2          | S    | Ю        | N     | SPI2         | SPI 2 Transmit Data         |
| PAL4           | AP_GPC10_SPI2_CS         | 3V3      | SPIFRM2          | S    | Ю        | PU    | SPI2         | SPI 2 Frame                 |
| PAL5           | AP_SPI0_MOSI             | 3V3      | GPIOC31          | S    | Ю        | N     | SPI0         | SPI 0 Transmit Data         |



| BALL  | BALL Name               | Power | Default  | Туре | 1/0 | PU/PD | Group   | Function                |
|-------|-------------------------|-------|----------|------|-----|-------|---------|-------------------------|
| PAL6  | AP_SPIO_CS              | 3V3   | GPIOC30  | S    | IO  | N     | SPI0    | SPI 0 Frame             |
| PAL7  | AP_GPD1_PWM0            | 3V3   | PWM0     | S    | IO  | N     | PWM     | PWM 0                   |
| PAL8  | AP_GPD7_SDA2            | 3V3   | SDA2     | S    | IO  | PU    | I2C     | I2C SDA                 |
| PAL9  | AP_GPD5_SDA1            | 3V3   | SDA1     | S    | IO  | PU    | I2C     | I2C SDA 1               |
| PAL10 | AP_GPD3_SDA0            | 3V3   | SDA0     | S    | IO  | PU    | I2C     | I2C SDA 0               |
| PAL11 | AP_GPA24_HDMI_I2C_SDA   | 3V3   | GPIOA24  | S    | IO  | N     | I2C     | HDMI I2C SDA            |
| PAL12 | ZB_DEBUG_TMS_SWDIO      | 3V3   | -        | -    | -   | -     | ZIGBEE  | ZIGBEE Debug            |
| PAL13 | ZB_PTI_SYNC_FRC_DFRAME  | 3V3   | -        | -    | -   | -     | ZIGBEE  | ZIGBEE Debug            |
| PAL14 | PAD_ZB_RSTn             | 3V3   | -        | S    | 0   | N     | ZIGBEE  | ZIGBEE Debug            |
| PAL15 | COMBO_ZIG_UART_RXD      | 3V3   | -        | S    | Ю   | PU    | ZIGBEE  | ZIGBEE UART             |
| PAL16 | GND                     | 0V0   | GND      | G    | -   | -     | GND     | Ground                  |
| PAL17 | VCC3P3_SYS              | 3V3   | -        | Р    | 0   | -     | POWER   | DCDC3, VCC 3V3 Power    |
| PAL18 | VCC3P3_SYS              | 3V3   | -        | Р    | 0   | -     | POWER   | DCDC3, VCC 3V3 Power    |
| PAL19 | AP_VDDPWRON             | 3V3   | VDDPWRON | S    | 0   | N     | MISC    | VDD Power On            |
| PAL20 | AP_GPE3                 | 3V3   | GPIOE3   | S    | Ю   | N     | GPIO    | Generic GPIO            |
| PAL21 | AP_GPE0                 | 3V3   | GPIOE0   | S    | Ю   | N     | GPIO    | Generic GPIO            |
| PAL22 | AP_UART_RX3             | 3V3   | UARTRXD3 | S    | Ю   | N     | UART    | UART Receive Data 3     |
| PAL23 | AP_UART_RX4             | 3V3   | UARTRXD4 | S    | Ю   | N     | UART    | UART Receive Data 4     |
| PAL24 | AP_UART_RX0             | 3V3   | GPIOD14  | S    | IO  | N     | UART    | UART Receive Data 0     |
| PAL25 | AP_GPD31                | 3V3   | GPIOD31  | S    | Ю   | N     | GPIO    | Generic GPIO            |
| PAL26 | AP_GPB9_I2SDIN1         | 3V3   | GPIOB9   | S    | IO  | N     | I2S1    | I2S 1 Data In           |
| PAL27 | AP_GPB6_VID1_4_I2SDOUT1 | 3V3   | GPIOB6   | S    | Ю   | PD    | 1251    | I2S 1 Data Out          |
| PAL28 | AP_SD0_D3               | 3V3   | SDDAT0_3 | S    | Ю   | N     | SD/MMC  | SD Data 3               |
| PAL29 | AP_SD0_D2               | 3V3   | SDDAT0_2 | S    | 10  | N     | SD/MMC  | SD Data 2               |
| PAL30 | AP_SD0_D0               | 3V3   | SDDAT0_0 | S    | Ю   | N     | SD/MMC  | SD Data 0               |
| PAL31 | AP_GPB4_VID1_3_BOOT     | 3V3   | VID1_3   | S    | 10  | PU    | BOOTING | Select Booting Scenario |
| PAL32 | AP_GPB15_SD1_BOOT       | 3V3   | SD1      | S    | Ю   | PD    | BOOTING | Select Booting Scenario |
| PAL33 | AP_GPD8                 | 3V3   | GPIOD8   | S    | 10  | N     | GPIO    | Generic GPIO            |
| PAL34 | AP_GPE30                | 3V3   | GPIOE30  | S    | Ю   | PU    | GPIO    | Generic GPIO            |
| PAL35 | AP_GPC27                | 3V3   | GPIOC27  | S    | 10  | PU    | GPIO    | Generic GPIO            |
| PAL36 | AP_GPB22                | 3V3   | GPIOB22  | S    | Ю   | N     | GPIO    | Generic GPIO            |
| PAL37 | AP_GPB16                | 3V3   | GPIOB16  | S    | Ю   | N     | GPIO    | Generic GPIO            |
| PAL38 | AP_GPB23                | 3V3   | GPIOB23  | S    | 10  | N     | GPIO    | Generic GPIO            |
| PAL39 | AP_GPA22                | 3V3   | GPIOA22  | S    | Ю   | N     | GPIO    | Generic GPIO            |
| PAL40 | AP_GPA19                | 3V3   | GPIOA19  | S    | 10  | N     | GPIO    | Generic GPIO            |
| PAL41 | AP_GPA17                | 3V3   | GPIOA17  | S    | 10  | N     | GPIO    | Generic GPIO            |
| PAL42 | AP_GPA3                 | 3V3   | GPIOA3   | S    | 10  | N     | GPIO    | Generic GPIO            |



## **EAST BALL ARRAY**

Table 4. EAST BALL ARRAY

| BALL | <b>BALL Name</b>  | Power | Default    | Туре | I/O  | PU/PD | Group   | Function                    |
|------|-------------------|-------|------------|------|------|-------|---------|-----------------------------|
| PC1  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PC2  | NO BALL           | -     | -          | -    | -    | -     | NO BALL | -                           |
| PD1  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PD2  | NO BALL           | -     | -          | -    | -    | -     | NO BALL | -                           |
| PE1  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PE2  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PF1  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PF2  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PG1  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PG2  | NO BALL           | -     | -          | -    | -    | -     | NO BALL | -                           |
| PH1  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PH2  | NO BALL           | -     | -          | -    | -    | -     | NO BALL | -                           |
| PJ1  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PJ2  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PK1  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PK2  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PL1  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PL2  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PM1  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PM2  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PN1  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PN2  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PP1  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PP2  | NO BALL           | -     | -          | -    | -    | -     | NO BALL | -                           |
| PR1  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PR2  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PT1  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PT2  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PU1  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PU2  | NO BALL           | -     | -          | -    | -    | -     | NO BALL | -                           |
| PV1  | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PV2  | NO BALL           | -     | -          | -    | -    | -     | NO BALL | -                           |
| PW1  | AP_ADC4           | 1V8   | ADC4       | S    | 10   | N     | ADC     | ADC Channel 4               |
| PW2  | AP_ADC5           | 1V8   | ADC5       | S    | Ю    | N     | ADC     | ADC Channel 5               |
| PY1  | AP_ADC0           | 1V8   | ADC0       | S    | 10   | N     | ADC     | ADC Channel 0               |
| PY2  | AP_ADC1           | 1V8   | ADC1       | S    | Ю    | N     | ADC     | ADC Channel 1               |
| PAA1 | AP_ADC2           | 1V8   | ADC2       | S    | 10   | N     | ADC     | ADC Channel 2               |
| PAA2 | AP_ADC3           | 1V8   | ADC3       | S    | 10   | N     | ADC     | ADC Channel 3               |
| PAB1 | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PAB2 | GND               | 0V0   | GND        | G    | -    | -     | GND     | Ground                      |
| PAC1 | AP_TCK            | 3V3   | TCLK       | S    | GPIO | PD    | JTAG    | JTAG TCK                    |
| PAC2 | AP_TMS            | 3V3   | TMS        | S    | GPIO | PU    | JTAG    | JTAG TMS                    |
| PAD1 | AP_TDO            | 3V3   | TDO        | S    | GPIO | N     | JTAG    | JTAG TDO                    |
| PAD2 | AP_TDI            | 3V3   | TDI        | S    | GPIO | PU    | JTAG    | JTAG TDI                    |
| PAE1 | AP_NTRST          | 3V3   | NTRST      | S    | GPIO | PD    | JTAG    | JTAG NTRST                  |
| PAE2 | AP_AGP2_RTC_INT_N | 3V3   | ALIVEGPIO2 | S    | 10   | N     | ALIVE   | AliveGPIO                   |
| PAF1 | AP_PWRKEY         | 3V3   | ALIVEGPIO0 | S    | 10   | N     | ALIVE   | Power Key part of AliveGPIO |
| PAF2 | AP_AGP1           | 3V3   | ALIVEGPIO1 | S    | Ю    | N     | ALIVE   | AliveGPIO                   |



| BALL | BALL Name     | Power | Default   | Туре | 1/0 | PU/PD | Group | Function               |
|------|---------------|-------|-----------|------|-----|-------|-------|------------------------|
| PAG1 | AP_NRESET     | 3V3   | nRESET    | S    | I   | PU    | MISC  | Reset                  |
| PAG2 | AP_GPA25      | 3V3   | GPIOA25   | S    | 10  | N     | GPIO  | Generic GPIO           |
| PAH1 | AP_GPA26      | 3V3   | GPIOA26   | S    | 10  | N     | GPIO  | Generic GPIO           |
| PAH2 | AP_GPA0       | 3V3   | GPIOA0    | S    | 10  | N     | GPIO  | Generic GPIO           |
| PAJ1 | AP_I2SO_LRCLK | 3V3   | I2SLRCLK0 | S    | 10  | N     | 1250  | I2S 0 Left Right Clock |
| PAJ2 | AP_GPA27      | 3V3   | GPIOA27   | S    | Ю   | N     | 1250  | Generic GPIO           |



## **WEST BALL ARRAY**

## Table 5. RIGHT BALL ARRAY

| BALL        | <b>BALL Name</b> | Power   | Default | Туре | I/O | PU/PD | Group | Function                     |
|-------------|------------------|---------|---------|------|-----|-------|-------|------------------------------|
| PC39        | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PC40        | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PC41        | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PC42        | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PD41        | VCC5P0_OTGVBUS   | -       | -       | Р    | ı   | -     | POWER | USB2.0 OTG BUS Power         |
| PD42        | VCC5P0_OTGVBUS   | -       | -       | Р    | Ī   | -     | POWER | USB2.0 OTG BUS Power         |
| PE41        | NC               | -       | -       | -    | -   | -     | NC    | NA                           |
| PE42        | NC               | -       | -       | -    | -   | -     | NC    | NA                           |
| PF41        | NC               | -       | -       | -    | -   | -     | NC    | NA                           |
| PF42        | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PG41        | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PG42        | GND              | 0V0     | GND     | G    | _   | -     | GND   | Ground                       |
| PH41        | NC               | -       | -       | -    | -   | -     | NC    | NA                           |
| PH42        | NC               | -       | -       | -    | _   | -     | NC    | NA                           |
| PJ41        | NC               | -       | -       | -    | -   | -     | NC    | NA                           |
| PJ42        | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PK41        | GND              | 0V0     | GND     | G    | _   | -     | GND   | Ground                       |
| PK42        | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PL41        | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PL42        | GND              | 0V0     | GND     | G    | _   | -     | GND   | Ground                       |
| PM41        | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PM42        | GND              | 0V0     | GND     | G    | _   | -     | GND   | Ground                       |
| PN41        | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PN42        | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PP41        | AP_GPB30         | 3V3     | GPIOB30 | S    | Ю   | -     | GPIO  | Generic GPIO                 |
| PP42        | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PR41        | NC               | -       | -       | -    | -   | -     | NC    | NA                           |
| PR42        | NC               | -       | -       | -    | -   | -     | NC    | NA                           |
| PT41        | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PT42        | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PU41        | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PU42        | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PV41        | VIN              | 3.7~5.0 | -       | Р    | ı   | -     | POWER | Main Power Supply for Module |
| PV42        | VIN              | 3.7~5.0 | -       | Р    | I   | -     | POWER | Main Power Supply for Module |
| PW41        | VIN              | 3.7~5.0 | -       | Р    | ı   | -     | POWER | Main Power Supply for Module |
| PW42        | VIN              | 3.7~5.0 | -       | Р    | I   | -     | POWER | Main Power Supply for Module |
| PY41        | VIN              | 3.7~5.0 | -       | Р    | I   | -     | POWER | Main Power Supply for Module |
| PY42        | VIN              | 3.7~5.0 | -       | Р    | I   | -     | POWER | Main Power Supply for Module |
| PAA41       | VIN              | 3.7~5.0 | -       | Р    | I   | -     | POWER | Main Power Supply for Module |
| PAA42       | VIN              | 3.7~5.0 | -       | Р    | I   | -     | POWER | Main Power Supply for Module |
| PAB41       | VIN              | 3.7~5.0 | -       | Р    | I   | -     | POWER | Main Power Supply for Module |
| PAB42       | VIN              | 3.7~5.0 | -       | Р    | I   | -     | POWER | Main Power Supply for Module |
| PAC41       | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PAC42       | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PAD41       | NC               | -       | -       | -    | -   | -     | NC    | NA                           |
| PAD42       | NC               | -       | -       | -    | -   | -     | NC    | NA                           |
| PAE41       | GND              | 0V0     | GND     | G    | -   | -     | GND   | Ground                       |
| PAE42       | NC               | -       | -       | -    | -   | -     | NC    | NA                           |
| · · · - · - | 1                | 1       | I       | Ī    | 1   | 1     |       | . *, `                       |



| BALL  | <b>BALL Name</b> | Power | Default | Туре | 1/0  | PU/PD | Group  | Function     |
|-------|------------------|-------|---------|------|------|-------|--------|--------------|
| PAF41 | GND              | 0V0   | GND     | G    | -    | -     | GND    | Ground       |
| PAF42 | GND              | 0V0   | GND     | G    | -    | -     | GND    | Ground       |
| PAG41 | AP_GPB11         | 3V3   | CLE0    | S    | GPIO | N     | GPIO   | Generic GPIO |
| PAG42 | AP_GPB18         | 3V3   | GPIOB18 | S    | GPIO | N     | GPIO   | Generic GPIO |
| PAH41 | AP_GPC25         | 3V3   | GPIOC25 | S    | GPIO | PU    | GPIO   | Generic GPIO |
| PAH42 | AP_GPE31         | 3V3   | GPIOE31 | S    | GPIO | PU    | GPIO   | Generic GPIO |
| PAJ39 | BT_PCM_CLK       | 3V3   | -       | S    | 10   | N     | BT PCM | PCM Clock    |
| PAJ40 | BT_PCM_D_IN      | 3V3   | -       | S    | - 1  | N     | BT PCM | PCM Data In  |
| PAJ41 | BT_PCM_D_OUT     | 3V3   | -       | S    | 0    | N     | BT PCM | PCM Data Out |
| PAJ42 | BT_PCM_LRCK      | 3V3   | -       | S    | 10   | N     | BT PCM | PCM LR Clock |

## CENTER BALL ARRAY

Table 6. Center Ball Array

| BALL  | <b>BALL Name</b> | Power | Default | Туре | 1/0 | PU/PD | Group | Function |
|-------|------------------|-------|---------|------|-----|-------|-------|----------|
| TP282 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP283 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP284 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP285 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP286 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP287 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP288 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP289 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP290 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP291 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP292 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP293 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP294 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP295 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP296 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP297 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP298 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP299 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP300 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |
| TP301 | GND              | 0V0   | GND     | NA   | 0V0 | -     | GND   | Ground   |



# **FUNCTIONAL INTERFACES**

This section shows the functional interfaces that are available at the PADs of the ARTIK 530 Module. The functions provided are related to the development environment used. Depending on your project you can always choose to reprogram some of the GPIOs that are currently assigned to the pre-defined functional interfaces.

## **ADC**

Table 7. ADC

| Ball Loc | <b>Ball Name</b> | Power | I/O Type | 1/0 | PU/PD | Function      |
|----------|------------------|-------|----------|-----|-------|---------------|
| PW1      | AP_ADC4          | 1V8   | S        | 10  | N     | ADC Channel 4 |
| PW2      | AP_ADC5          | 1V8   | S        | 10  | N     | ADC Channel 5 |
| PY1      | AP_ADC0          | 1V8   | S        | 10  | N     | ADC Channel 0 |
| PY2      | AP_ADC1          | 1V8   | S        | 10  | N     | ADC Channel 1 |
| PAA1     | AP_ADC2          | 1V8   | S        | 10  | N     | ADC Channel 2 |
| PAA2     | AP_ADC3          | 1V8   | S        | 10  | N     | ADC Channel 3 |

## **BOOTING**

Table 8. Booting

| Ball Loc | Ball Name           | Power | I/O Type | I/O | PU/PD | Function                |
|----------|---------------------|-------|----------|-----|-------|-------------------------|
| PAK32    | AP_GPB13_SD0_BOOT   | 3V3   | S        | Ю   | PU    | Select Booting Scenario |
| PAL31    | AP_GPB4_VID1_3_BOOT | 3V3   | S        | 10  | PU    | Select Booting Scenario |
| PAL32    | AP_GPB15_SD1_BOOT   | 3V3   | S        | Ю   | PD    | Select Booting Scenario |

## BLUETOOTH® PCM

Table 9. Bluetooth® PCM

| Ball Loc | <b>Ball Name</b> | Power | I/O Type | I/O | PU/PD | Function     |
|----------|------------------|-------|----------|-----|-------|--------------|
| PAJ39    | BT_PCM_CLK       | 3V3   | S        | 10  | N     | PCM Clock    |
| PAJ40    | BT_PCM_D_IN      | 3V3   | S        |     | N     | PCM Data In  |
| PAJ41    | BT_PCM_D_OUT     | 3V3   | S        | 0   | N     | PCM Data Out |
| PAJ42    | BT_PCM_LRCK      | 3V3   | S        | Ю   | N     | PCM LR Clock |

## MIPI CSI

Table 10. MIPI CSI

| Ball Loc | Ball Name        | Power | I/O Type | I/O | PU/PD | Function                     |
|----------|------------------|-------|----------|-----|-------|------------------------------|
| PA10     | AP_MIPICSI_DNCLK | 1V8   | S        | Ю   | N     | MIPI CSI Data Negative Clock |
| PA11     | AP_MIPICSI_DN0   | 1V8   | S        | Ю   | N     | MIPI CSI Data Negative 0     |
| PA12     | AP_MIPICSI_DN1   | 1V8   | S        | Ю   | Ν     | MIPI CSI Data Negative 1     |
| PA13     | AP_MIPICSI_DN2   | 1V8   | S        | Ю   | Ν     | MIPI CSI Data Negative 2     |
| PA14     | AP_MIPICSI_DN3   | 1V8   | S        | Ю   | N     | MIPI CSI Data Negative 3     |
| PB10     | AP_MIPICSI_DPCLK | 1V8   | S        | Ю   | Ν     | MIPI CSI Data Positive Clock |
| PB11     | AP_MIPICSI_DP0   | 1V8   | S        | Ю   | Ν     | MIPI CSI Data Positive 0     |
| PB12     | AP_MIPICSI_DP1   | 1V8   | S        | Ю   | N     | MIPI CSI Data Positive 1     |
| PB13     | AP_MIPICSI_DP2   | 1V8   | S        | Ю   | N     | MIPI CSI Data Positive 2     |
| PB14     | AP_MIPICSI_DP3   | 1V8   | S        | Ю   | N     | MIPI CSI Data Positive 3     |



## MIPI DSI

Table 11. MIPI DSI

| Ball Loc | Ball Name        | Power | I/O Type | 1/0 | PU/PD | Function                     |
|----------|------------------|-------|----------|-----|-------|------------------------------|
| PA16     | AP_MIPIDSI_DNCLK | 1V8   | S        | 10  | N     | MIPI DSI Data Negative Clock |
| PA17     | AP_MIPIDSI_DN0   | 1V8   | S        | Ю   | N     | MIPI DSI Data Negative 0     |
| PA18     | AP_MIPIDSI_DN1   | 1V8   | S        | 10  | N     | MIPI DSI Data Negative 1     |
| PA19     | AP_MIPIDSI_DN2   | 1V8   | S        | 10  | N     | MIPI DSI Data Negative 2     |
| PA20     | AP_MIPIDSI_DN3   | 1V8   | S        | Ю   | N     | MIPI DSI Data Negative 3     |
| PB16     | AP_MIPIDSI_DPCLK | 1V8   | S        | Ю   | Ν     | MIPI DSI Data Positive Clock |
| PB17     | AP_MIPIDSI_DP0   | 1V8   | S        | Ю   | Ν     | MIPI DSI Data Positive 0     |
| PB18     | AP_MIPIDSI_DP1   | 1V8   | S        | Ю   | Ν     | MIPI DSI Data Positive 1     |
| PB19     | AP_MIPIDSI_DP2   | 1V8   | S        | Ю   | N     | MIPI DSI Data Positive 2     |
| PB20     | AP_MIPIDSI_DP3   | 1V8   | S        | Ю   | Ν     | MIPI DSI Data Positive 3     |

## **GMAC**

Table 12. GMAC

| Ball Loc | Ball Name   | Power | I/O Type | I/O | PU/PD | Function             |
|----------|-------------|-------|----------|-----|-------|----------------------|
| PA1      | GMAC_TXEN   | 3V3   | S        | 0   | N     | GMAC Transmit Enable |
| PA2      | GMAC_TXD1   | 3V3   | S        | 0   | N     | GMAC Transmit Data 1 |
| PA3      | GMAC_TXD3   | 3V3   | S        | 0   | N     | GMAC Transmit Data 3 |
| PA5      | GMAC_GTXCLK | 3V3   | S        | 0   | N     | GMAC Transmit Clock  |
| PA6      | GMAC_RXDV   | 3V3   | S        | 0   | N     | GMAC Receive Enable  |
| PA7      | GMAC_RXD2   | 3V3   | S        | 0   | N     | GMAC Receive Data 2  |
| PA8      | GMAC_RXD0   | 3V3   | S        | Ю   | N     | GMAC Receive Data 0  |
| PB2      | GMAC_TXD0   | 3V3   | S        | 10  | N     | GMAC Transmit Data 0 |
| PB3      | GMAC_TXD2   | 3V3   | S        | 10  | N     | GMAC Transmit Data 2 |
| PB4      | GMAC_MDC    | 3V3   | S        | 10  | N     | GMAC MDC             |
| PB5      | GMAC_RXCLK  | 3V3   | S        | 10  | N     | GMAX Receive Clock   |
| PB6      | GMAC_RXD3   | 3V3   | S        | 10  | N     | GMAC Receive Data 3  |
| PB7      | GMAC_RXD1   | 3V3   | S        | 10  | N     | GMAC Receive Data 1  |
| PB8      | GMAC_MDIO   | 3V3   | S        | 10  | N     | GMAC MDIO            |



## GPIO

Table 13. GPIO

| Ball Loc | Ball Name | Power | I/O Type | I/O  | PU/PD | Function     |
|----------|-----------|-------|----------|------|-------|--------------|
| PA37     | AP GPA13  | 3V3   | S        | 10   | N     | Generic GPIO |
| PA39     | AP_GPA14  | 3V3   | S        | 10   | N     | Generic GPIO |
| PA40     | AP_GPA9   | 3V3   | S        | 10   | N     | Generic GPIO |
| PA41     | AP GPA15  | 3V3   | S        | Ю    | N     | Generic GPIO |
| PA42     | AP GPA12  | 3V3   | S        | 10   | N     | Generic GPIO |
| PB39     | AP_GPA4   | 3V3   | S        | 10   | N     | Generic GPIO |
| PB40     | AP_GPA5   | 3V3   | S        | 10   | N     | Generic GPIO |
| PB41     | AP_GPA16  | 3V3   | S        | Ю    | N     | Generic GPIO |
| PB42     | AP_GPA11  | 3V3   | S        | Ю    | N     | Generic GPIO |
| PP41     | AP_GPB30  | 3V3   | S        | Ю    | -     | Generic GPIO |
| PAG41    | AP_GPB11  | 3V3   | S        | GPIO | N     | Generic GPIO |
| PAG42    | AP_GPB18  | 3V3   | S        | GPIO | N     | Generic GPIO |
| PAH41    | AP_GPC25  | 3V3   | S        | GPIO | PU    | Generic GPIO |
| PAH42    | AP_GPE31  | 3V3   | S        | GPIO | PU    | Generic GPIO |
| PAK19    | AP_GPD28  | 3V3   | S        | Ю    | N     | Generic GPIO |
| PAK20    | AP_GPE2   | 3V3   | S        | Ю    | N     | Generic GPIO |
| PAK21    | AP_GPE1   | 3V3   | S        | Ю    | N     | Generic GPIO |
| PAK33    | AP_GPC17  | 3V3   | S        | Ю    | N     | Generic GPIO |
| PAK34    | AP_GPC0   | 3V3   | S        | Ю    | N     | Generic GPIO |
| PAK35    | AP_GPC26  | 3V3   | S        | Ю    | PU    | Generic GPIO |
| PAK36    | AP_GPB8   | 3V3   | S        | 9    | Ν     | Generic GPIO |
| PAK37    | AP_GPB14  | 3V3   | S        | 9    | Ν     | Generic GPIO |
| PAK38    | AP_GPA20  | 3V3   | S        | 0    | Ν     | Generic GPIO |
| PAK39    | AP_GPA18  | 3V3   | S        | Ю    | N     | Generic GPIO |
| PAK40    | AP_GPA21  | 3V3   | S        | Ю    | N     | Generic GPIO |
| PAK41    | AP_GPA10  | 3V3   | S        | Ю    | N     | Generic GPIO |
| PAK42    | AP_GPA6   | 3V3   | S        | Ю    | N     | Generic GPIO |
| PAL20    | AP_GPE3   | 3V3   | S        | Ю    | N     | Generic GPIO |
| PAL21    | AP_GPE0   | 3V3   | S        | Ю    | N     | Generic GPIO |
| PAL25    | AP_GPD31  | 3V3   | S        | 10   | N     | Generic GPIO |
| PAL33    | AP_GPD8   | 3V3   | S        | 10   | N     | Generic GPIO |
| PAL34    | AP_GPE30  | 3V3   | S        | Ю    | PU    | Generic GPIO |
| PAL35    | AP_GPC27  | 3V3   | S        | 10   | PU    | Generic GPIO |
| PAL36    | AP_GPB22  | 3V3   | S        | Ю    | N     | Generic GPIO |
| PAL37    | AP_GPB16  | 3V3   | S        | 10   | N     | Generic GPIO |
| PAL38    | AP_GPB23  | 3V3   | S        | 10   | N     | Generic GPIO |
| PAL39    | AP_GPA22  | 3V3   | S        | 10   | N     | Generic GPIO |
| PAL40    | AP_GPA19  | 3V3   | S        | Ю    | N     | Generic GPIO |
| PAL41    | AP_GPA17  | 3V3   | S        | Ю    | N     | Generic GPIO |
| PAL42    | AP_GPA3   | 3V3   | S        | Ю    | N     | Generic GPIO |
| PAG2     | AP_GPA25  | 3V3   | S        | Ю    | N     | Generic GPIO |
| PAH1     | AP_GPA26  | 3V3   | S        | Ю    | N     | Generic GPIO |
| PAH2     | AP_GPA0   | 3V3   | S        | Ю    | N     | Generic GPIO |
| PAJ2     | AP_GPA27  | 3V3   | S        | Ю    | N     | Generic GPIO |



## **HDMI**

Table 14. HDMI

| Ball Loc | Ball Name    | Power | I/O Type | 1/0 | PU/PD | Function                          |
|----------|--------------|-------|----------|-----|-------|-----------------------------------|
| PA29     | AP_HDMI_CEC  | 3V3   | S        | Ю   | N     | HDMI Consumer Electronics Control |
| PA30     | AP_HDMI_TX2N | 1V8   | S        | 0   | N     | HDMI Transmit Channel 1 Negative  |
| PA31     | AP_HDMI_TX1N | 1V8   | S        | 0   | N     | HDMI Transmit Channel 0 Negative  |
| PA32     | AP_HDMI_TX0N | 1V8   | S        | 0   | N     | HDMI Transmit Channel 2 Negative  |
| PA33     | AP_HDMI_TXCN | 1V8   | S        | 0   | N     | HDMI Transmit Negative Clock      |
| PB29     | AP_HDMI_HPD  | 3V3   | S        | _   | N     | HDMI Hot 5V                       |
| PB30     | AP_HDMI_TX2P | 1V8   | S        | 0   | N     | HDMI Transmit Channel 1 Positive  |
| PB31     | AP_HDMI_TX1P | 1V8   | S        | 0   | N     | HDMI Transmit Channel 0 Positive  |
| PB32     | AP_HDMI_TX0P | 1V8   | S        | 0   | N     | HDMI Transmit Channel 2 Positive  |
| PB33     | AP_HDMI_TXCP | 1V8   | S        | 0   | N     | HDMI Transmit Positive Clock      |

## **HSIC**

Table 15. HSIC

| Ball Loc | Ball Name      | Power | I/O Type | 1/0 | PU/PD | Function    |
|----------|----------------|-------|----------|-----|-------|-------------|
| PA38     | AP_HSIC_STROBE | 1V2   | S        | Ю   | N     | HSIC Strobe |
| PB38     | AP_HSIC_DATA   | 1V2   | S        | Ю   | N     | HSIC Data   |

## I<sup>2</sup>C

Table 16. I<sup>2</sup>C

| Ball Loc | Ball Name             | Power | I/O Type | 1/0 | PU/PD | Function     |
|----------|-----------------------|-------|----------|-----|-------|--------------|
| PAK8     | AP_GPD6_SCL2          | 3V3   | S        | Ю   | PU    | I2C SCL      |
| PAK9     | AP_GPD4_SCL1          | 3V3   | S        | Ю   | PU    | I2C SCL 1    |
| PAK10    | AP_GPD2_SCL0          | 3V3   | S        | 10  | PU    | I2C SCL 0    |
| PAK11    | AP_GPA23_HDMI_I2C_SCL | 3V3   | S        | 10  | Ν     | HDMI I2C SCL |
| PAL8     | AP_GPD7_SDA2          | 3V3   | S        | 10  | PU    | I2C SDA      |
| PAL9     | AP_GPD5_SDA1          | 3V3   | S        | 10  | PU    | I2C SDA 1    |
| PAL10    | AP_GPD3_SDA0          | 3V3   | S        | 10  | PU    | I2C SDA 0    |
| PAL11    | AP_GPA24_HDMI_I2C_SDA | 3V3   | S        | 10  | N     | HDMI I2C SDA |

## $I^2S$

Table 17. I<sup>2</sup>S

| Ball Loc | Ball Name                | Power | I/O Type | 1/0 | PU/PD | Function               |
|----------|--------------------------|-------|----------|-----|-------|------------------------|
| PAK1     | AP_I2S0_DOUT             | 3V3   | S        | Ю   | N     | I2S 0 Data Out         |
| PAK2     | AP_I2S0_BCLK             | 3V3   | S        | Ю   | N     | I2S 0 Bit Clock        |
| PAK25    | AP_GPB0_VID1_1_I2SLRCK1  | 3V3   | S        | 10  | PU    | I2S 1 Left Right Clock |
| PAK26    | AP_GPA28_I2SMCLK1        | 3V3   | S        | 10  | N     | I2S 1 Master Clock     |
| PAK27    | AP_GPA30_VID1_0_I2SBCLK1 | 3V3   | S        | Ю   | PU    | I2S 1 Bit Clock        |
| PAL1     | AP_I2S0_DIN              | 3V3   | S        | 0   | Ν     | I2S 0 Data In          |
| PAL2     | AP_I2S0_MCLK             | 3V3   | S        | 0   | Ν     | I2S 0 Master Clock     |
| PAL26    | AP_GPB9_I2SDIN1          | 3V3   | S        | 0   | Ν     | I2S 1 Data In          |
| PAL27    | AP_GPB6_VID1_4_I2SDOUT1  | 3V3   | S        | 0   | PD    | I2S 1 Data Out         |
| PAJ1     | AP_I2S0_LRCLK            | 3V3   | S        | Ю   | N     | I2S 0 Left Right Clock |



## **JTAG**

Table 18. JTAG

| Ball Loc | <b>Ball Name</b> | Power | I/O Type | I/O | PU/PD | Function   |
|----------|------------------|-------|----------|-----|-------|------------|
| PAC1     | AP_TCK           | 3V3   | S        | 10  | PD    | JTAG TCK   |
| PAC2     | AP_TMS           | 3V3   | S        | 10  | PU    | JTAG TMS   |
| PAD1     | AP_TDO           | 3V3   | S        | 10  | N     | JTAG TDO   |
| PAD2     | AP_TDI           | 3V3   | S        | Ю   | PU    | JTAG TDI   |
| PAE1     | AP_NTRST         | 3V3   | S        | Ю   | PD    | JTAG NTRST |

## **A**LIVE

Table 19. Key

| Ball Loc | <b>Ball Name</b>  | Power | I/O Type | 1/0 | PU/PD | Function  |
|----------|-------------------|-------|----------|-----|-------|-----------|
| PAE2     | AP_AGP2_RTC_INT_N | 3V3   | S        | Ю   | N     | AliveGPIO |
| PAF1     | AP_PWRKEY         | 3V3   | S        | 10  | N     | AliveGPIO |
| PAF2     | AP_AGP1           | 3V3   | S        | Ю   | N     | AliveGPIO |

## **LVDS**

Table 20. LVDS

| Ball Loc | Ball Name     | Power | I/O Type | 1/0 | PU/PD | Function                         |
|----------|---------------|-------|----------|-----|-------|----------------------------------|
| PA22     | AP_LVDS_TN0   | 1V8   | S        | Ю   | N     | LVDS Transmit Channel 0 Negative |
| PA23     | AP_LVDS_TN1   | 1V8   | S        | 0   | Ν     | LVDS Transmit Channel 1 Negative |
| PA24     | AP_LVDS_TN2   | 1V8   | S        | 0   | Ν     | LVDS Transmit Channel 2 Negative |
| PA25     | AP_LVDS_TNCLK | 1V8   | S        | 0   | Ν     | LVDS Transmit Negative Clock     |
| PA26     | AP_LVDS_TN3   | 1V8   | S        | 0   | Ν     | LVDS Transmit Channel 3 Negative |
| PA27     | AP_LVDS_TN4   | 1V8   | S        | 0   | Ν     | LVDS Transmit Channel 4 Negative |
| PB22     | AP_LVDS_TP0   | 1V8   | S        | 0   | Ν     | LVDS Transmit Channel 0 Positive |
| PB23     | AP_LVDS_TP1   | 1V8   | S        | Ю   | Ν     | LVDS Transmit Channel 1 Positive |
| PB24     | AP_LVDS_TP2   | 1V8   | S        | Ю   | N     | LVDS Transmit Channel 2 Positive |
| PB25     | AP_LVDS_TPCLK | 1V8   | S        | Ю   | N     | LVDS Transmit Positive Clock     |
| PB26     | AP_LVDS_TP3   | 1V8   | S        | Ю   | N     | LVDS Transmit Channel 3 Positive |
| PB27     | AP_LVDS_TP4   | 1V8   | S        | Ю   | N     | LVDS Transmit Channel 4 Positive |

## **M**ISCELLANEOUS

Table 21. Miscellaneous

| Ball Loc | Ball Name   | Power | I/O Type | 1/0 | PU/PD | Function     |
|----------|-------------|-------|----------|-----|-------|--------------|
| PAG1     | AP_NRESET   | 3V3   | S        | _   | PU    | Reset        |
| PAL19    | AP_VDDPWRON | 3V3   | S        | 0   | N     | VDD Power On |



## **Power**

Table 22. Power

| Ball Loc | Ball Name      | Power | I/O Type | 1/0 | PU/PD | Function |
|----------|----------------|-------|----------|-----|-------|----------|
| PAK17    | VCC3P3_SYS*    | 3V3   | Р        | 0   | -     | POWER    |
| PAK18    | VCC3P3_SYS*    | 3V3   | Р        | 0   | -     | POWER    |
| PAL17    | VCC3P3_SYS*    | 3V3   | Р        | 0   | -     | POWER    |
| PAL18    | VCC3P3_SYS*    | 3V3   | Р        | 0   | -     | POWER    |
| PD41     | VCC5P0_OTGVBUS | -     | Р        | I   | -     | POWER    |
| PD42     | VCC5P0_OTGVBUS | -     | Р        | I   | -     | POWER    |
| PV41     | VIN            | VBAT  | Р        | I   | -     | POWER    |
| PV42     | VIN            | VBAT  | Р        |     | -     | POWER    |
| PW41     | VIN            | VBAT  | Р        | I   | -     | POWER    |
| PW42     | VIN            | VBAT  | Р        |     | -     | POWER    |
| PY41     | VIN            | VBAT  | Р        | I   | -     | POWER    |
| PY42     | VIN            | VBAT  | Р        | I   | -     | POWER    |
| PAA41    | VIN            | VBAT  | Р        | I   | -     | POWER    |
| PAA42    | VIN            | VBAT  | Р        | ı   | -     | POWER    |
| PAB41    | VIN            | VBAT  | Р        | ı   | -     | POWER    |
| PAB42    | VIN            | VBAT  | Р        | I   | -     | POWER    |

<sup>\*</sup>Note: VCC3P3\_SYS pads are not recommended as a current source, do not drive external lcs with these pads. VCC3P3\_SYS pads turn off when the ARTIK 530 Module goes sleep mode.

## **PWM**

Table 23. PWM

| Ball Loc | Ball Name     | Power | I/O Type | 1/0 | PU/PD | Function |
|----------|---------------|-------|----------|-----|-------|----------|
| PAK7     | AP_GPC14_PWM2 | 3V3   | S        | Ю   | N     | PWM 2    |
| PAL7     | AP_GPD1_PWM0  | 3V3   | S        | Ю   | N     | PWM 0    |

## SD/MMC

Table 24. SD/MMC

| Ball Loc | <b>Ball Name</b> | Power | I/O Type | I/O | PU/PD | Function   |
|----------|------------------|-------|----------|-----|-------|------------|
| PAK28    | AP_SD0_CMD       | 3V3   | S        | 10  | N     | SD Command |
| PAK29    | AP_SD0_D1        | 3V3   | S        | 10  | N     | SD Data 1  |
| PAK30    | AP_SD0_CLK       | 3V3   | S        | 0   | N     | SD Clock   |
| PAL28    | AP_SD0_D3        | 3V3   | S        | 10  | N     | SD Data 3  |
| PAL29    | AP_SD0_D2        | 3V3   | S        | Ю   | N     | SD Data 2  |
| PAL30    | AP_SD0_D0        | 3V3   | S        | 10  | N     | SD Data 0  |



## SPI

Table 25. SPI

| Ball Loc | Ball Name          | Power | I/O Type | 1/0 | PU/PD | Function            |
|----------|--------------------|-------|----------|-----|-------|---------------------|
| PAK3     | AP_GPC11_SPI2_MISO | 3V3   | S        | 10  | N     | SPI 2 Receive Data  |
| PAK4     | AP_GPC9_SPI2_CLK   | 3V3   | S        | 10  | N     | SPI 2 Clock         |
| PAK5     | AP_SPI0_MISO       | 3V3   | S        | 10  | N     | SPI 0 Receive Data  |
| PAK6     | AP_SPI0_CLK        | 3V3   | S        | 10  | N     | SPI 0 Clock         |
| PAL3     | AP_GPC12_SPI2_MOSI | 3V3   | S        | 10  | N     | SPI 2 Transmit Data |
| PAL4     | AP_GPC10_SPI2_CS   | 3V3   | S        | 10  | PU    | SPI 2 Frame         |
| PAL5     | AP_SPI0_MOSI       | 3V3   | S        | 10  | N     | SPI 0 Transmit Data |
| PAL6     | AP_SPIO_CS         | 3V3   | S        | 10  | N     | SPI 0 Frame         |

## **UART**

## Table 26. UART

| Ball Loc | <b>Ball Name</b> | Power | I/O Type | 1/0 | PU/PD | Function             |
|----------|------------------|-------|----------|-----|-------|----------------------|
| PAK22    | AP_UART_TX3      | 3V3   | S        | Ю   | N     | UART Transmit Data 3 |
| PAK23    | AP_UART_TX4      | 3V3   | S        | Ю   | N     | UART Transmit Data 4 |
| PAK24    | AP_UART_TX0      | 3V3   | S        | 0   | Ν     | UART Transmit Data 5 |
| PAL22    | AP_UART_RX3      | 3V3   | S        | 0   | Ν     | UART Receive Data 3  |
| PAL23    | AP_UART_RX4      | 3V3   | S        | Ю   | N     | UART Receive Data 4  |
| PAL24    | AP_UART_RX0      | 3V3   | S        | Ю   | N     | UART Receive Data 5  |

## USB HOST/USB OTG

Table 27. USB Host/USB OTG

| Ball Loc | Ball Name  | Power | I/O Type                    | 1/0 | PU/PD | Function            |
|----------|------------|-------|-----------------------------|-----|-------|---------------------|
| PA35     | AP_OTG_DM  | 3V3   | V3 S IO N USB OTG Data Minu |     |       |                     |
| PA36     | AP_USBH_DM | 3V3   | S                           | Ю   | N     | USB HOST Data Plus  |
| PB35     | AP_OTG_DP  | 3V3   | S                           | Ю   | N     | USB OTG Data Plus   |
| PB36     | AP_USBH_DP | 3V3   | S                           | Ю   | N     | USB HOST Data Minus |
| PB37     | AP_OTG_ID  | -     | S                           | Ю   | N     | USB HOST ID         |

## 802.15.4

Table 28. 802.15.4

| Ball Loc | Ball Name              | Power | I/O Type | I/O | PU/PD | Function     |
|----------|------------------------|-------|----------|-----|-------|--------------|
| PAK12    | ZB_DEBUG_TDO_SWO       | 3V3   | -        | -   | -     | ZIGBEE Debug |
| PAK13    | ZB_PTI_DATA_FRC_DOUT   | 3V3   | -        | 1   | ı     | ZIGBEE Debug |
| PAK14    | ZB_DEBUG_TCK_SWCLK     | 3V3   | -        | 1   | -     | ZIGBEE Debug |
| PAK15    | COMBO_ZIG_UART_TXD     | 3V3   | S        | 10  |       | ZIGBEE UART  |
| PAL12    | ZB_DEBUG_TMS_SWDIO     | 3V3   | -        | -   | -     | ZIGBEE Debug |
| PAL13    | ZB_PTI_SYNC_FRC_DFRAME | 3V3   | -        | -   | -     | ZIGBEE Debug |
| PAL14    | PAD_ZB_RSTn            | 3V3   | S        | 0   | N     | ZIGBEE Debug |
| PAL15    | COMBO_ZIG_UART_RXD     | 3V3   | S        | 10  | PU    | ZIGBEE UART  |



# **GPIO ALTERNATE FUNCTIONS**

A number of the GPIOs can be programmed to have alternate functions beyond their default behavior using the GPIO API provided in the SW development environment. <u>Table 29</u>, <u>Table 30</u>, <u>Table 31</u> and <u>Table 32</u> provide the alternate functions of all the GPIOs that are available on the PADs of the ARTIK 530 Module that can be user programmed.

Table 29. GPIO Alternate Functions NORTH PART

|          | GPIO Alternate Functions NORTH PART |                     |     |            |             |            |            |       |  |  |  |
|----------|-------------------------------------|---------------------|-----|------------|-------------|------------|------------|-------|--|--|--|
| Ball Loc | Ball Name                           | Default<br>Function | I/O | Function 0 | Function 1  | Function 2 | Function 3 | Group |  |  |  |
| PA1      | GMAC_TXEN                           | GMAC_TXEN           | 10  | GPIOE11    | GMAC_TXEN   | -          | -          | GMAC  |  |  |  |
| PA2      | GMAC_TXD1                           | GMAC_TXD1           | 10  | GPIOE8     | GMAC_TXD1   | -          | -          | GMAC  |  |  |  |
| PA3      | GMAC_TXD3                           | GMAC_TXD3           | 10  | GPIOE10    | GMAC_TXD3   | -          | -          | GMAC  |  |  |  |
| PA5      | GMAC_GTXCLK                         | GMAC_GTXCLK         | 10  | GPIOE24    | GMAC_GTXCLK | -          | -          | GMAC  |  |  |  |
| PA6      | GMAC_RXDV                           | GMAC_RXDV           | 10  | GPIOE19    | GMAC_RXDV   | SPITXD1    | -          | GMAC  |  |  |  |
| PA7      | GMAC_RXD2                           | GMAC_RXD2           | 10  | GPIOE16    | GMAC_RXD2   | -          | -          | GMAC  |  |  |  |
| PA8      | GMAC_RXD0                           | GMAC_RXD0           | 10  | GPIOE14    | GMAC_RXD0   | SPICLK1    | -          | GMAC  |  |  |  |
| PA29     | AP_HDMI_CEC                         | SA3                 | 10  | SA3        | GPIOC3      | HDMI_CEC   | SDnRST0    | HDMI  |  |  |  |
| PA37     | AP_GPA13                            | GPIOA13             | 10  | GPIOA13    | DISD12      | -          | -          | GPIO  |  |  |  |
| PA39     | AP_GPA14                            | GPIOA14             | 10  | GPIOA14    | DISD13      | -          | -          | GPIO  |  |  |  |
| PA40     | AP_GPA9                             | GPIOA9              | 10  | GPIOA9     | DISD8       | -          | -          | GPIO  |  |  |  |
| PA41     | AP_GPA15                            | GPIOA15             | 10  | GPIOA15    | DISD14      | -          | -          | GPIO  |  |  |  |
| PA42     | AP_GPA12                            | GPIOA12             | 10  | GPIOA12    | DISD11      | -          | -          | GPIO  |  |  |  |
| PB2      | GMAC_TXD0                           | GMAC_TXD0           | 10  | GPIOE7     | GMAC_TXD0   | VIVSYNC1   | -          | GMAC  |  |  |  |
| PB3      | GMAC_TXD2                           | GMAC_TXD2           | 10  | GPIOE9     | GMAC_TXD2   | -          | -          | GMAC  |  |  |  |
| PB4      | GMAC_MDC                            | GMAC_MDC            | 10  | GPIOE20    | GMAC_MDC    | -          | -          | GMAC  |  |  |  |
| PB5      | GMAC_RXCLK                          | GMAC_RXCLK          | 10  | GPIOE18    | GMAC_RXCLK  | SPIRXD1    | -          | GMAC  |  |  |  |
| PB6      | GMAC_RXD3                           | GMAC_RXD3           | 10  | GPIOE17    | GMAC_RXD3   | -          | -          | GMAC  |  |  |  |
| PB7      | GMAC_RXD1                           | GMAC_RXD1           | Ю   | GPIOE15    | GMAC_RXD1   | SPIFRM1    | -          | GMAC  |  |  |  |
| PB8      | GMAC_MDIO                           | GMAC_MDIO           | 10  | GPIOE21    | GMAC_MDIO   | -          | -          | GMAC  |  |  |  |
| PB39     | AP_GPA4                             | GPIOA4              | Ю   | GPIOA4     | DISD3       | -          | -          | GPIO  |  |  |  |
| PB40     | AP_GPA5                             | GPIOA5              | Ю   | GPIOA5     | DISD4       | -          | -          | GPIO  |  |  |  |
| PB41     | AP_GPA16                            | GPIOA16             | Ю   | GPIOA16    | DISD15      | -          | -          | GPIO  |  |  |  |
| PB42     | AP_GPA11                            | GPIOA11             | Ю   | GPIOA11    | DISD10      | -          | -          | GPIO  |  |  |  |



Table 30. GPIO Alternate Functions SOUTH PART

| GPIO Alternate Functions SOUTH PART |                          |                     |     |            |            |            |                       |          |  |  |
|-------------------------------------|--------------------------|---------------------|-----|------------|------------|------------|-----------------------|----------|--|--|
| Ball Loc                            | Ball Name                | Default<br>Function | I/O | Function 0 | Function 1 | Function 2 | Function 3            | Group    |  |  |
| PAK1                                | AP_I2S0_DOUT             | I2SDOUT0            | 10  | GPIOD9     | I2SDOUT0   | AC97_DOUT  | -                     | 1250     |  |  |
| PAK2                                | AP_I2S0_BCLK             | I2SBCLK0            | 10  | GPIOD10    | I2SBCLK0   | AC97_BCLK  | -                     | 1250     |  |  |
| PAK3                                | AP_GPC11_SPI2_MISO       | SPIRXD2             | Ю   | SA11       | GPIOC11    | SPIRXD2    | USB2.0OTG_DrvV<br>BUS | SPI2     |  |  |
| PAK4                                | AP_GPC9_SPI2_CLK         | SPICLK2             | 10  | SA9        | GPIOC9     | SPICLK2    | -                     | SPI2     |  |  |
| PAK5                                | AP_SPI0_MISO             | GPIOD0              | 10  | GPIOD0     | SPIRXD0    | PWM3       | -                     | SPI0     |  |  |
| PAK6                                | AP_SPI0_CLK              | GPIOC29             | 10  | GPIOC29    | SPICLK0    | -          | -                     | SPI0     |  |  |
| PAK7                                | AP_GPC14_PWM2            | PWM2                | 10  | SA14       | GPIOC14    | PWM2       | VICLK2                | PWM      |  |  |
| PAK8                                | AP_GPD6_SCL2             | SCL2                | 10  | GPIOD6     | SCL2       | -          | -                     | I2C      |  |  |
| PAK9                                | AP_GPD4_SCL1             | SCL1                | 10  | GPIOD4     | SCL1       | -          | -                     | I2C      |  |  |
| PAK10                               | AP_GPD2_SCL0             | SCL0                | 10  | GPIOD2     | SCL0       | ISO7816    | -                     | I2C      |  |  |
| PAK11                               | AP_GPA23_HDMI_I2C_SCL    | GPIOA23             | 10  | GPIOA23    | DISD22     | -          | -                     | I2C      |  |  |
| PAK19                               | AP_GPD28                 | GPIOD28             | 10  | GPIOD28    | VID0_0     | TSIDATA1_0 | SA24                  | MISC     |  |  |
| PAK20                               | AP_GPE2                  | GPIOE2              | 10  | GPIOE2     | VID0_6     | TSIDATA1_6 | -                     | MISC     |  |  |
| PAK21                               | AP_GPE1                  | GPIOE1              | 10  | GPIOE1     | VID0_5     | TSIDATA1_5 | -                     | MISC     |  |  |
| PAK22                               | AP_UART_TX3              | UARTTXD3            | 10  | GPIOD21    | UARTTXD3   | SDnCD1     | =                     | UART     |  |  |
| PAK23                               | AP_UART_TX4              | UARTTXD4            | 10  | SD13       | GPIOB29    | TSIDATA0_5 | UARTTXD4              | UART     |  |  |
| PAK24                               | AP_UART_TX0              | GPIOD18             | 10  | GPIOD18    | UARTTXD0   | ISO7816    | SDWP2                 | UART     |  |  |
| PAK25                               | AP_GPB0_VID1_1_I2SLRCK1  | GPIOB0              | 10  | GPIOB0     | VID1_1     | SDEX1      | I2SLRCLK1             | I2S1     |  |  |
| PAK26                               | AP_GPA28_I2SMCLK1        | GPIOA28             | 10  | GPIOA28    | VICLK1     | I2SMCLK2   | I2SMCLK1              | 1251     |  |  |
| PAK27                               | AP_GPA30_VID1_0_I2SBCLK1 | GPIOA30             | 10  | GPIOA30    | VID1_0     | SDEX0      | I2SBCLK1              | I2S1     |  |  |
| PAK28                               | AP_SD0_CMD               | SDCMD0              | 10  | GPIOA31    | SDCMD0     | _          | -                     | SD/MMC   |  |  |
| PAK29                               | AP_SD0_D1                | SDDAT0_1            | 10  | GPIOB3     | SDDAT0_1   | _          | -                     | SD/MMC   |  |  |
| PAK30                               | AP_SD0_CLK               | SDCLK0              | 10  | GPIOA29    | SDCLK0     | _          | -                     | SD/MMC   |  |  |
| PAK32                               | AP_GPB13_SD0_BOOT        | SD0                 | 10  | SD0        | GPIOB13    | _          | -                     | BOOTING  |  |  |
| PAK33                               | AP_GPC17                 | GPIOC17             | 10  | SA17       | GPIOC17    | TSIDP0     | VID2_0                | GPIO     |  |  |
| PAK34                               | AP_GPC0                  | GPIOC0              | 10  | SA0        | GPIOC0     | TSERR0     | -                     | GPIO     |  |  |
| PAK35                               | AP_GPC26                 | GPIOC26             | 10  | RDNWR      | GPIOC26    | _          | -                     | GPIO     |  |  |
| PAK36                               | AP_GPB8                  | GPIOB8              | 10  | GPIOB8     | VID1_5     | SDEX5      | I2SDOUT2              | GPIO     |  |  |
| PAK37                               | AP_GPB14                 | GPIOB14             | 10  | RnB0       | RnB1       | GPIOB14    | -                     | MISC     |  |  |
| PAK38                               | AP_GPA20                 | GPIOA20             | 10  | GPIOA20    | DISD19     | -          | -                     | GPIO     |  |  |
| PAK39                               | AP_GPA18                 | GPIOA18             | 10  | GPIOA18    | DISD17     | _          | -                     | GPIO     |  |  |
| PAK40                               | AP_GPA21                 | GPIOA21             | 10  | GPIOA21    | DISD20     | _          | -                     | GPIO     |  |  |
| PAK41                               | AP_GPA10                 | GPIOA10             | 10  | GPIOA10    | DISD9      | _          | -                     | GPIO     |  |  |
| PAK42                               | AP_GPA6                  | GPIOA6              | 10  | GPIOA6     | DISD5      | _          | -                     | GPIO     |  |  |
| PAL1                                | AP_I2S0_DIN              | I2SDIN0             | 10  | GPIOD11    | I2SDIN0    | AC97_DIN   | -                     | 1250     |  |  |
| PAL2                                | AP_I2S0_MCLK             | I2SMCLK0            | 10  | GPIOD13    | I2SMCLK0   | AC97_nRST  | -                     | 1250     |  |  |
| PAL3                                | AP_GPC12_SPI2_MOSI       | SPITXD2             | 10  | SA12       | GPIOC12    | SPITXD2    | SDnRST2               | SPI2     |  |  |
| PAL4                                | AP_GPC10_SPI2_CS         | SPIFRM2             | 10  | SA10       | GPIOC10    | SPIFRM2    | -                     | SPI2     |  |  |
| PAL5                                | AP_SPI0_MOSI             | GPIOC31             | 10  | GPIOC31    | SPITXD0    | -          | -                     | SPI0     |  |  |
| PAL6                                | AP_SPIO_CS               | GPIOC30             | 10  | GPIOC30    | SPIFRM0    | _          | -                     | SPI0     |  |  |
| PAL7                                | AP_GPD1_PWM0             | PWM0                | 10  | GPIOD1     | PWM0       | SA25       | -                     | PWM      |  |  |
| PAL8                                | AP_GPD7_SDA2             | SDA2                | 10  | GPIOD7     | SDA2       | -          | -                     | I2C      |  |  |
| PAL9                                | AP_GPD5_SDA1             | SDA1                | 10  | GPIOD5     | SDA1       | _          | -                     | I2C      |  |  |
| PAL10                               | AP_GPD3_SDA0             | SDA0                | 10  | GPIOD3     | SDA0       | ISO7816    | -                     | I2C      |  |  |
| PAL11                               | AP_GPA24_HDMI_I2C_SDA    | GPIOA24             | 10  | GPIOA24    | DISD23     | -          | -                     | I2C      |  |  |
| PAL15                               | COMBO_ZIG_UART_RXD       | NSCS1               | 10  | GPIOC28    | NSCS1      | UARTnRI1   | _                     | 802.15.4 |  |  |
| PAL20                               | AP_GPE3                  | GPIOE3              | 10  | GPIOC28    | VID0_7     | TSIDATA1 7 |                       | MISC     |  |  |
| r ALZU                              | Ar_dres                  | GFIUES              | 10  | GFIUES     | /_0חוא     | ואואטוכו   | -                     | IVIIOC   |  |  |



|          | GPIO Alternate Functions SOUTH PART |                     |     |            |            |            |            |         |  |  |  |
|----------|-------------------------------------|---------------------|-----|------------|------------|------------|------------|---------|--|--|--|
| Ball Loc | Ball Name                           | Default<br>Function | I/O | Function 0 | Function 1 | Function 2 | Function 3 | Group   |  |  |  |
| PAL21    | AP_GPE0                             | GPIOE0              | 10  | GPIOE0     | VID0_4     | TSIDATA1_4 | -          | MISC    |  |  |  |
| PAL22    | AP_UART_RX3                         | UARTRXD3            | 10  | GPIOD17    | UARTRXD3   | -          | -          | UART    |  |  |  |
| PAL23    | AP_UART_RX4                         | UARTRXD4            | 10  | SD12       | GPIOB28    | TSIDATA0_4 | UARTRXD4   | UART    |  |  |  |
| PAL24    | AP_UART_RX0                         | GPIOD14             | 10  | GPIOD14    | UARTRXD0   | ISO7816    | -          | UART    |  |  |  |
| PAL25    | AP_GPD31                            | GPIOD31             | 10  | GPIOD31    | VID0_3     | TSIDATA1_3 | -          | MISC    |  |  |  |
| PAL26    | AP_GPB9_I2SDIN1                     | GPIOB9              | 10  | GPIOB9     | VID1_6     | SDEX6      | I2SDIN1    | I2S1    |  |  |  |
| PAL27    | AP_GPB6_VID1_4_I2SDOUT1             | GPIOB6              | 10  | GPIOB6     | VID1_4     | SDEX4      | I2SDOUT1   | I2S1    |  |  |  |
| PAL28    | AP_SD0_D3                           | SDDAT0_3            | 10  | GPIOB7     | SDDAT0_3   | -          | -          | SD/MMC  |  |  |  |
| PAL29    | AP_SD0_D2                           | SDDAT0_2            | 10  | GPIOB5     | SDDAT0_2   | -          | -          | SD/MMC  |  |  |  |
| PAL30    | AP_SD0_D0                           | SDDAT0_0            | 10  | GPIOB1     | SDDAT0_0   | -          | -          | SD/MMC  |  |  |  |
| PAL31    | AP_GPB4_VID1_3_BOOT                 | VID1_3              | 10  | GPIOB4     | VID1_3     | SDEX3      | I2SLRCLK2  | BOOTING |  |  |  |
| PAL32    | AP_GPB15_SD1_BOOT                   | SD1                 | 10  | SD1        | GPIOB15    | -          | -          | BOOTING |  |  |  |
| PAL33    | AP_GPD8                             | GPIOD8              | 10  | GPIOD8     | PPM        | -          | -          | GPIO    |  |  |  |
| PAL34    | AP_GPE30                            | GPIOE30             | 10  | NSOE       | GPIOE30    | -          | -          | GPIO    |  |  |  |
| PAL35    | AP_GPC27                            | GPIOC27             | 10  | NSDQM      | GPIOC27    | -          | -          | GPIO    |  |  |  |
| PAL36    | AP_GPB22                            | GPIOB22             | 10  | SD6        | GPIOB22    | -          | -          | GPIO    |  |  |  |
| PAL37    | AP_GPB16                            | GPIOB16             | 10  | NNFOE0     | NNFOE1     | GPIOB16    | -          | MISC    |  |  |  |
| PAL38    | AP_GPB23                            | GPIOB23             | 10  | SD7        | GPIOB23    | -          | -          | GPIO    |  |  |  |
| PAL39    | AP_GPA22                            | GPIOA22             | 10  | GPIOA22    | DISD21     | -          | -          | GPIO    |  |  |  |
| PAL40    | AP_GPA19                            | GPIOA19             | 10  | GPIOA19    | DISD18     | -          | -          | GPIO    |  |  |  |
| PAL41    | AP_GPA17                            | GPIOA17             | 10  | GPIOA17    | DISD16     | -          | -          | GPIO    |  |  |  |
| PAL42    | AP_GPA3                             | GPIOA3              | 10  | GPIOA3     | DISD2      | -          | -          | GPIO    |  |  |  |

Table 31. GPIO Alternate Functions EAST PART

|          | GPIO Alternate Functions EAST PART |                     |     |            |            |            |            |       |  |  |  |
|----------|------------------------------------|---------------------|-----|------------|------------|------------|------------|-------|--|--|--|
| Ball Loc | Ball Name                          | Default<br>Function | 1/0 | Function 0 | Function 1 | Function 2 | Function 3 | Group |  |  |  |
| PAC1     | AP_TCK                             | TCLK                | 10  | TCLK       | GPIOE28    | -          | -          | JTAG  |  |  |  |
| PAC2     | AP_TMS                             | TMS                 | 10  | TMS        | GPIOE26    | -          | -          | JTAG  |  |  |  |
| PAD1     | AP_TDO                             | TDO                 | 10  | TDO        | GPIOE29    | -          | -          | JTAG  |  |  |  |
| PAD2     | AP_TDI                             | TDI                 | 10  | TDI        | GPIOE27    | -          | -          | JTAG  |  |  |  |
| PAE1     | AP_NTRST                           | NTRST               | 10  | NTRST      | GPIOE25    | -          | -          | JTAG  |  |  |  |
| PAG2     | AP_GPA25                           | GPIOA25             | 10  | GPIOA25    | DISVSYNC   | -          | -          | GPIO  |  |  |  |
| PAH1     | AP_GPA26                           | GPIOA26             | 10  | GPIOA26    | DISHSYNC   | -          | -          | GPIO  |  |  |  |
| PAH2     | AP_GPA0                            | GPIOA0              | 10  | GPIOA0     | DISCLK     | -          | -          | GPIO  |  |  |  |
| PAJ1     | AP_I2S0_LRCLK                      | I2SLRCLK0           | 10  | GPIOD12    | I2SLRCLK0  | AC97_SYNC  | -          | 1250  |  |  |  |
| PAJ2     | AP_GPA27                           | GPIOA27             | 10  | GPIOA27    | DISDE      | -          | -          | GPIO  |  |  |  |

Table 32. GPIO Alternate Functions WEST PART

|          | GPIO Alternate Functions WEST PART |                     |     |            |            |            |            |       |  |  |  |
|----------|------------------------------------|---------------------|-----|------------|------------|------------|------------|-------|--|--|--|
| Ball Loc | Ball Name                          | Default<br>Function | I/O | Function 0 | Function 1 | Function 2 | Function 3 | Group |  |  |  |
| PP41     | AP_GPIOB30                         | GPIOB30             | 10  | SD14       | GPIOB30    | TSIDATA0_6 | -          | GPIO  |  |  |  |
| PAG41    | AP_GPB11                           | CLE0                | 10  | CLE0       | CLE1       | GPIOB11    | -          | GPIO  |  |  |  |
| PAG42    | AP_GPB18                           | GPIOB18             | 10  | NNFWE0     | nNFWE1     | GPIOB18    | -          | GPIO  |  |  |  |
| PAH41    | AP_GPC25                           | GPIOC25             | 10  | NSWAIT     | GPIOC25    | SPDIFTX    | -          | GPIO  |  |  |  |
| PAH42    | AP_GPE31                           | GPIOE31             | 10  | NSWE       | GPIOE31    | -          | -          | GPIO  |  |  |  |



# **BOOTING SEQUENCE**

The ARTIK 530 Module supports a variety of booting scenarios as depicted in

<u>Table</u> 33. <u>Table</u> 34 describes the values of the PAD signals needed to initiate the various booting scenarios. When nothing is done default booting will take place. (AP\_GPB13\_SD0\_BOOT is High, AP\_GPB15\_SD1\_BOOT is Low and AP\_GPB4\_VID1\_3\_BOOT is High) In this case the ARTIK 530 Module will try to boot from eMMC, if this fails it will continue to initiate a boot from SD0 and if this fails it will continue booting from the USB device. The other booting options perform in a similar manner. Changing the PAD signals according to the values in <u>Table</u> 34 will allow for different booting options to be executed.

Table 33. Booting Scenarios

| <b>Booting Scenario</b> | <b>Primary Booting Device</b> | <b>Secondary Booting Device</b> | <b>Tertiary Booting Device</b> |
|-------------------------|-------------------------------|---------------------------------|--------------------------------|
| 1                       | Boot from eMMC                | Boot from SD0                   | Boot from USB device           |
| 2                       | Boot from SD0                 | Boot from USB device            | -                              |
| 3                       | Boot from USB device          | -                               | -                              |

Table 34. Booting Options

| Signal Name         | Booting Scenario 1 (default) | <b>Booting Scenario 2</b> | <b>Booting Scenario 3</b> |
|---------------------|------------------------------|---------------------------|---------------------------|
| AP_GPB13_SD0_BOOT   | High (Internal PU)           | High*                     | Low*                      |
| AP_GPB15_SD1_BOOT   | Low (Internal PD)            | Low*                      | High*                     |
| AP_GPB4_VID1_3_BOOT | High (Internal PU)           | Low*                      | X                         |

<sup>\*</sup>Additional external PU/PD resistors are needed.



### **POWER STATES**

<u>Figure 3</u> shows the Power Management state diagram. In this diagram the entry and WAKEUP conditions for each power down mode are given.



Figure 3. ARTIK 530 Module Power Management State Diagram

The following Modes of operation can be distinguished:

- NORMAL Mode
  - Everything is running, this is the normal mode of operation when applications are executed on the ARM cores
- IDLE Mode
  - CPU clocks are turned off
  - IDLE state can be initiated by CPU using Software API
  - The following WAKEUP sources can be used to return to NORMAL Mode:
    - GPIO Interrupt, RTC Interrupt, AliveGPIO Interrupt (see PAE2, PAF:[1,2]), External IRQ
- STOP Mode
  - PLL's are turned off, DRAM goes into self-refresh
  - STOP state can be initiated by CPU using Software API
  - Certain WAKEUP sources or the ARTIK 530 Module AP\_nBATTF signal can be used to transition to NORMAL Mode
  - The following WAKEUP sources can be used to return to NORMAL Mode:
    - RTC Interrupt, AliveGPIO Interrupt

For more information on how to access discussed WAKEUP mechanisms like AliveGPIO interrupts, GPIO Interrupts, RTC Interrupts and External Interrupts, please refer to the Software User Guide.



### **ANTENNA CONNECTIONS**

Two antennas are required to use the full set of radio communication links on the ARTIK 530 Module. One supports the combination of 802.11/Bluetooth<sup>®</sup>, and the other is dedicated to 802.15.4.

Caution: Do not apply power (enable) the radio chips before connecting antennas or damage to the chip may result.



Figure 4. RF Connector for Bluetooth®/802.11 and 802.15.4 (ZigBee/Thread)

The U.FL-R-SMT Hirose connector is used for both the Bluetooth®/802.11 and the 802.15.4 (ZigBee/Thread) antenna connectors on the ARTIK 530 Module.

The mechanical size of the connector (receptacle) is described in *Figure 4*. For suggestions on mating plug and more details on the connector, please contact Hirose Electric Co., LTD.



# **ELECTRICAL SPECIFICATIONS**

#### **ABSOLUTE MAXIMUM RATINGS**

The ratings given in this section are associated only with stress. It does not imply any functional operation of the device. Exposure to the absolute-maximum rated conditions for long duration affects the reliability of the device.

Table 35. Absolute Maximum Ratings

|                            | Absolute Maximum Ratings                                                                                                                                                                                                                                                                                                                                         |                        |      |     |       |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-----|-------|
| Parameter                  | Symbol                                                                                                                                                                                                                                                                                                                                                           | Condition              | Min  | Max | Units |
| Main power supply          | VIN                                                                                                                                                                                                                                                                                                                                                              | -                      | -0.3 | 6.0 |       |
| DC input/output<br>voltage | PA:[1,2,3,5,6,7,8,29,37,39,40,41,42] PB:[2,3,4,5,6,7,8,39,40,41,42] PAK:[1,2,3,4,5,6,7,8,9,10,11,19,20,21,22,23,24,25,26,27,2 8,29,30,32,33,34,35,36,37,38,39,40,41,42] PAL:[1,2,3,4,5,6,7,8,9,10,11,20,21,22,23,24,25,26,27,28,29 ,30,31,32,33,34,35,36,37,38,39,40,41,42] PP:[41] PAC:[1,2] PAD:[1,2] PAB:[1] PAG:[2,41,42] PAH:[1,2,41,42] PAJ:[1,2]          | 3.3V Buffer            | -0.5 | 3.8 | V     |
|                            | PAK:[12,13,14]<br>PAL:[12,13]                                                                                                                                                                                                                                                                                                                                    | 5V Tolerant buffer     | -0.3 | 5.3 |       |
|                            | PAK:[15]<br>PAL:[15]                                                                                                                                                                                                                                                                                                                                             | Non 5V Tolerant Buffer | -0.3 | 3.6 |       |
|                            | PAL:[19] PAF:[1] PAG:[1]                                                                                                                                                                                                                                                                                                                                         | -                      | -0.3 | 3.8 |       |
|                            | PAL:[14]                                                                                                                                                                                                                                                                                                                                                         | Voltage at Pin         | -0.5 | 3.8 | V     |
| DC Input/output<br>current | PA:[1,2,3,5,6,7,8,29,37,39,40,41,42] PB:[2,3,4,5,6,7,8,39,40,41,42] PAK:[1,2,3,4,5,6,7,8,9,10,11,19,20,21,22,23,24,25,26,27,2 8,29,30,32,33,34,35,36,37,38,39,40,41,42] PAL:[1,2,3,4,5,6,7,8,9,10,11,20,21,22,23,24,25,26,27,28,29 ,30,31,32,33,34,35,36,37,38,39,40,41,42] PP:[41] PAC:[1,2] PAD:[1,2] PAB:[1] PAG:[2,41,42] PAH:[1,2,41,42] PAK:[1,2,13,14,15] | -                      | -20  | 20  | mA mA |
|                            | PAL:[12,13]                                                                                                                                                                                                                                                                                                                                                      | -                      |      |     |       |
|                            | PAL:[14]                                                                                                                                                                                                                                                                                                                                                         | Current at Pin         | -1   | 1   | mA    |
| Storage Temperature        | T <sub>A</sub>                                                                                                                                                                                                                                                                                                                                                   | -                      | -40  | 85  | °C    |



#### RECOMMENDED OPERATING CONDITIONS

The recommended operation of the ARTIK 530 Module is based on the operating conditions listed in *Table* 36.

Table 36. Recommended Operating Conditions

| Parameter             | Symbol                                                              | Min | Тур  | Max | Units |
|-----------------------|---------------------------------------------------------------------|-----|------|-----|-------|
| Main power supply     | VIN<br>PV:[41,42],PW:[41,42],PY:[41,42],PAA:[4<br>1,42],PAB:[41,42] | 3.7 | 4.20 | 5.0 | ٧     |
| Operating Temperature | T <sub>C</sub>                                                      | -25 | ı    | 85  | °C    |



# DC MODULE USE CASE CHARACTERISTICS POWER SUPPLY REQUIREMENTS



Figure 5. ARTIK 530 Module Power Distribution

The power management of the ARTIK 530 Module as described in <u>Figure 5</u> is controlled by a PMIC. This PMIC contains four high efficiency DC-DC converters and five LDO regulators. See <u>Table 37</u> and <u>Table 38</u> for details on voltage and amperage ranges and how they are used in the ARTIK 530 Module.

Table 37. DC-DC Converter Description

| Buck  | Powers           | Header | Max Current | Range [V] | Default [V] |
|-------|------------------|--------|-------------|-----------|-------------|
|       |                  |        | [mA]        |           |             |
| DCDC1 | ARM of Main SoC  | -      | 3000        | 0.60-3.50 | 1.0         |
| DCDC2 | Core of Main SoC | -      | 3000        | 0.60-3.50 | 1.0         |
| DCDC3 | DDR3 IO Memory   | -      | 2000        | 0.60-3.50 | 1.50        |
| DCDC4 | DDR3 Core Memory | -      | 2000        | 0.60-3.50 | 1.50        |



Table 38. PMIC LDOs

| LDO  | Powers                                                                 | Header                  | Current<br>[mA] | Range [V] | Step [mV] | Default [V] |
|------|------------------------------------------------------------------------|-------------------------|-----------------|-----------|-----------|-------------|
| LDO1 | Main SoC :[IO,USB,USBHOST,VIDEO,GMAC]                                  | ı                       | 300             | 0.90-3.50 | 50        | _           |
| LDO2 | 802.11/Bluetooth <sup>®</sup> , Main SoC:[ADC,PLL]                     | ı                       | 300             | 0.90-3.50 | 50        | _           |
| LDO3 | FLASH, 802.11/Bluetooth <sup>®</sup> , 802.15.4, Main<br>SoC:[USB OTG] | PAK:[17,18],PAL:[17,18] | 300             | 0.90-3.50 | 50        | 3.30        |
| LDO4 | Main SoC:[HSIC]                                                        | =                       | 200             | 0.90-3.50 | 50        | 1.20        |
| LDO5 | Not Used                                                               | ı                       | -               | -         | -         | -           |

Table 39. AC/DC Characteristics LDO3

|                     | Operation                  | PAK:[17,18],PAL:[17,18]<br>g Conditions V <sub>IN</sub> =3.6V, C <sub>OUT</sub> =1μF, T <sub>A</sub> =25°C u | nloss o | thorwi | so sno | sified |
|---------------------|----------------------------|--------------------------------------------------------------------------------------------------------------|---------|--------|--------|--------|
| Symbol              | Parameter                  | Condition Condition                                                                                          | Min     | Тур    | Max    | Unit   |
| V <sub>IN</sub>     | Input Voltage Range        | -                                                                                                            | 1.70    | 3.60   | 5.5    | V      |
| .,                  | Output Voltage Range       | 50μA < I <sub>OUT</sub> < I <sub>OUTMAX</sub>                                                                | 0.60    | -      | 3.50   | V      |
| $V_{OUT}$           | Voltage Setting Step Width | -                                                                                                            | -       | 50     | -      | mV     |
| V <sub>ACCU</sub>   | Output Voltage Accuracy    | V <sub>OUT</sub> = All Output Range, I <sub>OUT</sub> =1mA                                                   | -1.50   | _      | 1.50   | %      |
| I <sub>OUTMAX</sub> | Output Current             | -                                                                                                            | -       | -      | 300    | mA     |
| I <sub>LIM</sub>    | Limit Current              | -                                                                                                            | 350     | -      | -      | mA     |
| $V_{DIFF}$          | Dropout Voltage            | V <sub>OUT</sub> Setting=V <sub>IN</sub> , I <sub>OUT</sub> =I <sub>OUTMAX</sub>                             | -       | -      | 0.30   | V      |
| $V_{LINE}$          | Line Regulation            | 2.7 < V <sub>IN</sub> <5.5V, I <sub>OUT</sub> =1mA                                                           | -       | -      | 0.20   | %/V    |
| $V_{LOAD}$          | Load Regulation            | 100µA < I <sub>OUT</sub> < I <sub>OUTMAX</sub>                                                               | -       | -      | 30     | mV     |
| $V_{TR}$            | Transient Response         | $I_{OUT}=100\mu A \Leftrightarrow I_{OUTMAX}/2$                                                              | -       | 40     | -      | mV     |
| RR                  | Ripple Rejection           | F=217 ~ 1kHz, I <sub>OUT</sub> =I <sub>OUTMAX</sub> /2, V <sub>DIFF</sub> > 0.6V                             | -       | 60     | _      | dB     |
| O <sub>NOISE</sub>  | Output Noise               | I <sub>OUT</sub> =I <sub>OUTMAX</sub> /2, BW=10Hz-100kHz, V <sub>OUT</sub> =1.2V                             | -       | 60     | _      | uVrms  |
| I <sub>SS</sub>     | Supply Current             | I <sub>OUT</sub> =0mA                                                                                        | -       | 20     | -      | μΑ     |
| I <sub>OFF</sub>    | Standby Current            | I <sub>OUT</sub> =0mA                                                                                        | ı       | -      | 1      | μΑ     |
| T <sub>R</sub>      | Rising Time                | V <sub>OUT</sub> x0.9, I <sub>OUT</sub> =0mA                                                                 | -       | -      | 500    | μs     |
| T <sub>F</sub>      | Falling Time               | V <sub>OUT</sub> x0.1, I <sub>OUT</sub> =0mA                                                                 | -       | _      | 500    | μs     |
| C <sub>OUT</sub>    | Output Capacitor           |                                                                                                              | -       | 1.0    | -      | μF     |



### **ESD RATINGS**

Table 40. ESD Ratings

| Symbol                                  | Min. | Max. | Units |
|-----------------------------------------|------|------|-------|
| ESD stress voltage Human Body Model     | -    | 1    | kV    |
| ESD stress voltage Charged Device Model | -    | TBD  | V     |

Table 41. Shock and Vibration Ratings

| Shock and | Range         |     |
|-----------|---------------|-----|
| Shock     | Operating     | TBD |
| Shock     | Non Operating | TBD |
| Vibration | Operating     | TBD |
| Vibration | Non Operating | TBD |



#### DC ELECTRICAL CHARACTERISTICS

The DC characteristics for the GPIO pins of the ARTIK 530 Module are listed in <u>Table 42</u>. Use the parameters from <u>Table 42</u> to determine maximum DC loading and to determine maximum transition times for a given load.

Table 42. I/O DC Electrical Characteristics GPIO

 $\underline{V_{DD}}$  = 3.3V,  $V_{ext}$  = 3.0 to 3.6 V,  $T_J$  = -25 to 85 °C ( $T_J$  = Junction Temperature), 3.30V Tolerant

|                                                      |                    | , , ,                                                    |                           |                                     |      |     |      |       |
|------------------------------------------------------|--------------------|----------------------------------------------------------|---------------------------|-------------------------------------|------|-----|------|-------|
| <b>GPIO BALL Coordinates</b>                         |                    | Parameter                                                |                           | Condition                           | Min  | Тур | Max  | Units |
| PA:[1,2,3,5,6,7,8,29,37,39                           | $V_{TOL}$          | Tolerant external voltage V <sub>DD</sub> Power Off & On |                           |                                     | -    | -   | 3.60 | V     |
|                                                      | \/                 | High Level Input Voltage                                 |                           |                                     |      |     |      |       |
| ,40,41,42]                                           | $V_{IH}$           | CMOS Interface                                           |                           | =                                   | 2.31 | -   | 3.60 | V     |
| PB:[2,3,4,5,6,7,8,39,40,41 ,42]                      | V                  | Low Level Input Voltage                                  |                           |                                     |      |     |      |       |
| PAK:[1,2,3,4,5,6,7,8,9,10,                           | $V_{IL}$           | CMOS Interface                                           | V                         | <sub>D</sub> = 3.3V ± 10 %          | -0.3 | -   | 0.70 | V     |
| 11,19,20,21,22,23,24,25,                             | ΔV                 | Hysteresis Voltage                                       |                           | =                                   | 0.15 | -   |      | V     |
| 26,27,28,29,30,32,33,34,<br>35,36,37,38,39,40,41,42] |                    | High Level Input Current                                 |                           |                                     |      |     |      |       |
|                                                      | 0, I <sub>IH</sub> | Input Duffer                                             | \/ -\/                    | V <sub>DD</sub> Power On            | -3   | -   | 3    |       |
| PAL:[1,2,3,4,5,6,7,8,9,10,                           |                    | Input Buffer                                             | $V_{IN} = V_{DD}$         | V <sub>DD</sub> Power Off & SNS = 0 | -5   | -   | 5    | μΑ    |
| 11,20,21,22,23,24,25,26,<br>27,28,29,30,31,32,33,34, |                    | Input Buffer with pull-down                              | $V_{IN} = V_{DD}$         | $V_{DD} = 3.3V \pm 10 \%$           | 15   | 40  | 80   |       |
| 35,36,37,38,39,40,41,42]                             |                    | Low Level Input Current                                  |                           |                                     |      |     |      |       |
| PP:[41]                                              | $I_{IL}$           | Input Buffer                                             | $V_{IN} = V_{SS}$         | V <sub>DD</sub> Power On & Off      | -3   | -   | 3    |       |
| PAC:[1,2]                                            |                    | Input Buffer with pull-up                                | $V_{IN} = V_{SS}$         | $V_{DD} = 3.3V \pm 10 \%$           | -15  | -40 | -110 | μΑ    |
| PAD:[1,2]                                            | V <sub>OH</sub>    | Output High Voltage                                      | I <sub>OH</sub> = -1.8mA, | -3.6mA, -7.2mA, -10.8mA             | 2.64 | -   | 3.30 | V     |
| PAE:[1]<br>PAG:[2,41,42]                             | V <sub>OL</sub>    | Output Low Voltage                                       | I <sub>OH</sub> = -1.8mA, | -3.6mA, -7.2mA, -10.8mA             | 0    | -   | 0.66 | V     |
| PAG.[2,41,42]<br>PAH:[1,2,41,42]                     | l <sub>oz</sub>    | Output Hi-Z current                                      |                           | =                                   | -5   | -   | 5    | μΑ    |
| PAJ:[1,2]                                            | C <sub>IN</sub>    | Input capacitance                                        | Any input a               | nd bi-directional buffers           | -    | -   | 5    | pF    |
|                                                      | C <sub>OUT</sub>   | Ouput capacitance                                        | An                        | y output buffer                     | -    | _   | 5    | pF    |

Table 43. I/O DC Electrical Characteristics 802.15.4

| 802.15.4 BALL<br>Coordinates        | Symbol                 | Description                                                                                                | Condition                                                          | Min   | Тур   | Max   | Units |
|-------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------|-------|-------|-------|
|                                     | V <sub>IL</sub>        | V <sub>IL</sub> input logic level low V <sub>DD</sub> =3.3V                                                |                                                                    | -     | -     | 0.70  | V     |
|                                     | V <sub>IH</sub>        | V <sub>IH</sub> input logic level high V <sub>DD</sub> =3.3V                                               |                                                                    | 2.31  | -     | _     | V     |
|                                     |                        |                                                                                                            | Output Voltage Levels                                              |       |       |       |       |
|                                     | V <sub>OL[3mA]</sub>   | $V_{OL}$ output logic level low $V_{DD}$ =3.3V, $I_{OL}$ =3ma, weak driver                                 |                                                                    | -     | -     | 0.66  | ٧     |
| PAK:[12,13,14,15]<br>PAL:[12,13,15] | V <sub>OH[-3mA]</sub>  | V <sub>OH</sub> output logic level high<br>V <sub>DD</sub> =3.3V, I <sub>OH</sub> =-3ma, weak driver       |                                                                    | 2.64  | -     | -     | ٧     |
|                                     | V <sub>OH[20mA]</sub>  | $V_{OH}$ output logic level high $V_{DD}$ =3.3V, $I_{OL}$ =20ma, strong driver                             |                                                                    | -     | -     | 0.66  | ٧     |
|                                     | V <sub>OH[-20mA]</sub> | V <sub>OH</sub> output logic level high<br>V <sub>DD</sub> =3.3V, I <sub>OL</sub> =-20ma, strong<br>driver |                                                                    | 2.64  | -     | -     | ٧     |
|                                     | Ι <sub>Q</sub>         | Quiescent Current                                                                                          | Static Inputs and Outputs                                          | -     | 1.00  | -     | μΑ    |
|                                     | Vo                     | Maximal voltage applied to PIN in High-Impedance State                                                     | -                                                                  | -     | -     | 3.30  |       |
|                                     | $V_{IH}$               | High Level Input Voltage                                                                                   | Logic input at V <sub>DD</sub> =3.3V                               | 1.84  | -     | 3.30  | V     |
|                                     | V <sub>IL</sub>        | Low Level Input Voltage                                                                                    | Logic input at V <sub>DD</sub> =3.3V                               | -     | -     | 1.255 |       |
| PAL:[14]                            | I <sub>IH</sub>        | High Level Input Current                                                                                   | Logic input V <sub>IN</sub> =V <sub>DD</sub> =3.3V                 | -1.00 | -     | 1.00  |       |
|                                     | I <sub>IL</sub>        | Low Level Input Current                                                                                    | Logic input V <sub>IN</sub> =0V                                    | -1.00 | -     | 1.00  | μΑ    |
|                                     | V <sub>OH</sub>        | High Level Output Voltage                                                                                  | Push-Pull & PMOS OD, $I_{OL}$ =3mA, 1x<br>Driver at $V_{DD}$ =3.3V | 2.721 | 3.108 |       | V     |
|                                     | V <sub>OL</sub>        | Low Level Output Voltage                                                                                   | Push-Pull, IOL=3mA, 1x Driver at<br>VDD=3.3V                       |       | 0.175 | 0.257 | V     |



| 802.15.4 BALL<br>Coordinates | Symbol          | Description               | Condition                                                           | Min   | Тур    | Max | Units |
|------------------------------|-----------------|---------------------------|---------------------------------------------------------------------|-------|--------|-----|-------|
|                              | I <sub>OH</sub> | High Level Output Current | Push-Pull & PMOS OD, $V_{OH}$ =2.4V, 1x<br>Driver at $V_{DD}$ =3.3V | 5.774 | 11.066 | -   | mA    |
|                              | I <sub>OL</sub> | Low Level Output Current  | Push-Pull, $V_{OL}$ =0.4V, 1x Driver at $V_{DD}$ =3.3V              | 4.491 | 6.438  | -   | IIIA  |

### Table 44. I/O DC Electrical Characteristics PMIC

| <b>PMIC BALL Coordinates</b> | Parameter                            | Symbol          | <b>Test Condition</b> | Min  | Тур | Max  | Units |
|------------------------------|--------------------------------------|-----------------|-----------------------|------|-----|------|-------|
| PAG:[1]                      | Open drain, I <sub>OUT</sub> =2mA    | V <sub>OL</sub> |                       | -    | -   | 0.40 | V     |
| PAG.[1]                      | Open drain, I <sub>OUT</sub> =2mA    | V <sub>OH</sub> | -                     | -    | -   | VIN  | V     |
| DAE-[1] DAI -[10]            | Input only: Low level input voltage  | V <sub>IL</sub> |                       | -    | -   | 0.40 | V     |
| PAF:[1],PAL:[19]             | Input only: High level input voltage | V <sub>IH</sub> | -                     | 1.40 | -   | VIN  | V     |

### Table 45. I/O DC Electrical Characteristics GPIO

| 802.11/Bluetooth <sup>®</sup><br>BALL Coordinates | Parameter                | Symbol          | Condition | Min   | Тур | Max  | Unit |
|---------------------------------------------------|--------------------------|-----------------|-----------|-------|-----|------|------|
|                                                   | High level input voltage | $V_{IH}$        | -         | 2.31  | -   | 3.70 | V    |
| DAI-F20 40 41 421                                 | Low level input voltage  | V <sub>IL</sub> | -         | -0.40 | -   | 0.99 | V    |
| PAJ:[39,40,41,42]                                 | Output High voltage      | V <sub>OH</sub> | -         | 2.90  | -   | -    | V    |
|                                                   | Output Low voltage       | V <sub>OL</sub> | -         | -     | -   | 0.40 | V    |

### Table 46. GPIO Pull-up Resistor Current

| BALL Coordinates                                                                                                                                                                                                      | Condition                                        | Pull Up | Min | Тур | Max | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------|-----|-----|-----|------|
| PA:[1,2,3,5,6,7,8,29,37,39,40,41,42]<br>PB:[2,3,4,5,6,7,8,39,40,41,42]<br>PAK:[1,2,3,4,5,6,7,8,9,10,11,19,20,21,22,23,24,25,26,27,28,2                                                                                |                                                  | Enable  | 10  | 33  | 72  | μΑ   |
| 9,30,32,33,34,35,36,37,38,39,40,41,42] PAL:[1,2,3,4,5,6,7,8,9,10,11,20,21,22,23,24,25,26,27,28,29,30,31,32,33,34,35,36,37,38,39,40,41,42] PP:[41] PAC:[1,2] PAD:[1,2] PAE:[1] PAG:[2,41,42] PAH:[1,2,41,42] PA]:[1,2] | Every GPIO has a 100kΩ internal pull-up resistor | Disable | -   | -   | 0.1 | μА   |

<sup>\*</sup>Based on  $100k\Omega$  internal pull-up resistor

### Table 47. Power on Reset Timing Specifications

| Symbol            | Parameter                                   | Min. | Тур. | Max. | Unit |
|-------------------|---------------------------------------------|------|------|------|------|
| t <sub>RESW</sub> | Reset assert time after clock stabilization | TBD  | -    | -    | ns   |



#### **AC ELECTRICAL CHARACTERISTICS**

AC characteristics covered in this section are preliminary and are likely to change.

#### SD/MMC AC ELECTRICAL CHARACTERISTICS



Figure 6. High Speed SD/MMC Interface Timing

#### Table 48. High Speed SD/MMC Interface Transmit/Receive Timing Constants

(V<sub>DDINT</sub> = 1.0V  $\pm$  5%, T<sub>J</sub> = -25 to 85°C, V<sub>DDmmc</sub> = 3.3V  $\pm$  5 %, 2.5V  $\pm$  5%, 1.8V  $\pm$  5%)

| BOT:[59,60,61,62,63,64] |                              |     |     |     |      |  |  |
|-------------------------|------------------------------|-----|-----|-----|------|--|--|
| Symbol                  | Parameter                    | Min | Тур | Max | Unit |  |  |
| t <sub>SDCD</sub>       | SD command output delay time | -   | -   | 4.0 |      |  |  |
| t <sub>sDCS</sub>       | SD command input setup time  | 4.0 | -   | -   |      |  |  |
| t <sub>sDCH</sub>       | SD command input hold time   | 0   | -   | -   | 20   |  |  |
| t <sub>SDDD</sub>       | SD data output delay time    | -   | -   | 4.0 | ns   |  |  |
| t <sub>SDDS</sub>       | SD data input setup time     | 4.0 | -   | -   |      |  |  |
| t <sub>SDDH</sub>       | SD data input hold time      | 0   | -   | -   |      |  |  |



#### **SPI AC ELECTRICAL CHARACTERISTICS**



Figure 7. SPI Interface Timing (CPHA = 0, CPOL = 1 (Format A))



Table 49. SPI Interface Transmit/ Receive Timing Constants with 15pF Load

 $(V_{DDINT}$  = 1.0 V  $\pm$  5 %, T<sub>J</sub> = -25 to 85 °C,  $V_{DDext}$  = 1.8 V  $\pm$  10 %, load = 15 pF)

|      | Parameter                                             | Symbol               | Min. | Тур. | Max. | Unit |
|------|-------------------------------------------------------|----------------------|------|------|------|------|
|      | SPI MOSI Master Output Delay time                     | t <sub>SPIMOD</sub>  | -    | -    | 5    |      |
|      | SPI MISO Master Input Setup time (FB_CLK_SEL = 00)    |                      | 12   | -    | =    |      |
|      | SPI MISO Master Input Setup time (FB_CLK_SEL = 01)    | +                    | 7    | -    | -    | ns   |
|      | SPI MISO Master Input Setup time (FB_CLK_SEL = 10)    | t <sub>SPIMIS</sub>  | 2    | -    | -    | 115  |
|      | SPI MISO Master Input Setup time (FB_CLK_SEL = 11)    |                      | -3   | -    | -    |      |
| Ch 0 | SPI MISO Master Input Hold time                       | t <sub>SPIMIH</sub>  | 5    | -    | -    |      |
|      | SPI MOSI Slave Input Setup time                       | t <sub>SPISIS</sub>  | 2    | -    | -    |      |
|      | SPI MOSI Slave Input Hold time                        | t <sub>SPISIH</sub>  | 5    | -    | -    |      |
|      | SPI MISO Slave Output Delay time                      | t <sub>SPISOD</sub>  | _    | -    | 17   | ns   |
|      | SPI nSS Master Output Delay time                      | t <sub>SPICSSD</sub> | 7    | -    | -    | 115  |
|      | SPI nSS Slave Input Setup time                        | t <sub>SPICSSS</sub> | 5    | -    | -    |      |
|      | SPI MOSI Master Output Delay time                     | t <sub>SPIMOD</sub>  | _    | -    | 4    |      |
|      | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 00) |                      | 13   | -    | -    |      |
|      | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 01) |                      | 8    | -    | -    |      |
|      | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 10) | t <sub>SPIMIS</sub>  | 3    | -    | -    | ns   |
| Ch 1 | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 11) |                      | -2   | -    | -    |      |
|      | SPI MISO Master Input Hold time                       | t <sub>SPIMIH</sub>  | 5    | -    | -    |      |
|      | SPI MOSI Slave Input Setup time                       | t <sub>SPISIS</sub>  | 3    | -    | -    |      |
|      | SPI MOSI Slave Input Hold time                        | t <sub>SPISIH</sub>  | 5    | -    | =    |      |
|      | SPI MISO Slave Output Delay time                      | t <sub>SPISOD</sub>  | -    | -    | 18   | ns   |
|      | SPI nSS Master Output Delay time                      | t <sub>SPICSSD</sub> | 7    | -    | -    | 115  |
|      | SPI nSS Slave Input Setup time                        | t <sub>SPICSSS</sub> | 5    | _    |      |      |

**Note:** SPICLKout = 50 MHz

•  $t_{SPIMIS}$ ,CH0 = 12 – (cycle period/4) x FB\_CLK\_SEL

•  $t_{SPIMIS}$ , CH1 = 13 – (cycle period/4) x FB\_CLK\_SEL



Table 50. SPI Interface Transmit/ Receive Timing Constants with 30pF Load

 $\underline{\text{(VDDINT}}$  = 1.0 V  $\pm$  5 %, T<sub>J</sub> = -25 to 85°C, VDDext = 3.3 V  $\pm$  10 %, load = 30 pF)

|      | Parameter                                          | Symbol               | Min. | Тур. | Max. | Unit |
|------|----------------------------------------------------|----------------------|------|------|------|------|
|      | SPI MOSI Master Output Delay time                  | t <sub>SPIMOD</sub>  | -    | -    | 6    |      |
|      | SPI MISO Master Input Setup time (FB_CLK_SEL = 00) |                      | 13   | -    | -    |      |
|      | SPI MISO Master Input Setup time (FB_CLK_SEL = 01) | +                    | 8    | -    | -    | nc   |
|      | SPI MISO Master Input Setup time (FB_CLK_SEL = 10) | t <sub>spimis</sub>  | 3    | -    | -    | ns   |
|      | SPI MISO Master Input Setup time (FB_CLK_SEL = 11) |                      | -2   | -    | -    |      |
| Ch 0 | SPI MISO Master Input Hold time                    | t <sub>SPIMIH</sub>  | 5    | -    | -    |      |
|      | SPI MOSI Slave Input Setup time                    | t <sub>SPISIS</sub>  | 4    | -    | -    |      |
|      | SPI MOSI Slave Input Hold time                     | t <sub>SPISIH</sub>  | 5    | -    | -    |      |
|      | SPI MISO Slave Output Delay time                   | t <sub>SPISOD</sub>  | ı    | -    | 18   | ns   |
|      | SPI nSS Master Output Delay time                   | t <sub>SPICSSD</sub> | 8    | -    | ī    | 115  |
|      | SPI nSS Slave Input Setup time                     | t <sub>SPICSSS</sub> | 6    | -    | -    |      |
|      | SPI MOSI Master Output Delay time                  | t <sub>SPIMOD</sub>  | -    | -    | 5    |      |
|      | SPI MISO Master Input Setup time (FB_CLK_SEL = 00) |                      | 14   | -    | -    |      |
|      | SPI MISO Master Input Setup time (FB_CLK_SEL = 01) | +                    | 9    | _    | -    |      |
|      | SPI MISO Master Input Setup time (FB_CLK_SEL = 10) | t <sub>SPIMIS</sub>  | 4    | -    | -    | ns   |
|      | SPI MISO Master Input Setup time (FB_CLK_SEL = 11) |                      | -1   | -    | ī    | 115  |
| Ch 1 | SPI MISO Master Input Hold time                    | t <sub>SPIMIH</sub>  | 5    | -    | -    |      |
|      | SPI MOSI Slave Input Setup time                    | t <sub>SPISIS</sub>  | 4    | -    | -    |      |
|      | SPI MOSI Slave Input Hold time                     | t <sub>SPISIH</sub>  | 5    | -    | -    |      |
|      | SPI MISO Slave Output Delay time                   | t <sub>SPISOD</sub>  | ı    | _    | 19   | ns   |
|      | SPI nSS Master Output Delay time                   | t <sub>SPICSSD</sub> | 8    | _    | ī    | 115  |
|      | SPI nSS Slave Input Setup time                     | t <sub>SPICSSS</sub> | 6    | _    | 1    |      |

Note: SPICLKout = 50 MHz

- tSPIMIS,CH0 = 12 (cycle period/4) x FB\_CLK\_SEL
- tSPIMIS,CH1 = 13 (cycle period/4) x FB\_CLK\_SEL



#### I<sup>2</sup>C AC ELECTRICAL CHARACTERISTICS



Figure 8. I<sup>2</sup>C Interface Timing

Table 51. I<sup>2</sup>C BUS Controller Module Signal Timing

(VDDINT, VDDarm = 1.1 V  $\pm$  5 %, T<sub>J</sub> = -25 to 85°C, VDDext = 3.3 V  $\pm$  10 %)

| Parameter                            | Symbol               | Min.                 | Typ. | Max.                 | Unit |
|--------------------------------------|----------------------|----------------------|------|----------------------|------|
| SCL clock frequency                  | F <sub>SCL</sub>     | -                    | -    | std. 100<br>fast 400 | kHz  |
| SCL high level pulse width           | T <sub>SCLHIGH</sub> | std. 4.0<br>fast 0.6 | -    | -                    |      |
| SCL low level pulse width            | T <sub>SCLLOW</sub>  | std. 4.7<br>fast 1.3 | -    | -                    |      |
| Bus free time between STOP and START | $T_{BUF}$            | std 4.7<br>fast 1.3  | -    | -                    | μS   |
| START hold time                      | T <sub>STARTS</sub>  | std. 4.0<br>fast 0.6 | -    | -                    |      |
| SDA hold time                        | T <sub>SDAH</sub>    | std. 0<br>fast 0     | -    | std.<br>fast 0.9     |      |
| SDA setup time                       | T <sub>SDAS</sub>    | std. 250<br>fast 100 | -    | -                    | ns   |
| STOP setup time                      | T <sub>STOPH</sub>   | std. 4.0<br>fast 0.6 | -    | -                    | μS   |

**Note:** std. refers to Standard Mode and fast refers to Fast Mode.

- The I<sup>2</sup>C data hold time (t<sub>SDAH</sub>) is minimum 0ns. (I<sup>2</sup>C data hold time is minimum 0ns for standard/fast bus mode I<sup>2</sup>C specification v2.1) Check whether the data hold time of your I<sup>2</sup>C device is 0 ns or not.
- 2. The I<sup>2</sup>C controller supports I<sup>2</sup>C bus device only (standard/fast bus mode), and does not support C bus device.



#### RF ELECTRICAL CHARACTERISTICS

All performance numbers related to 802.11/Bluetooth® and 802.15.4 mentioned in this section are preliminary and likely to change once module characterization has taken place.

#### 802.11, 2.4GHz RECEIVER RF SPECIFICATIONS

Table 52. 802.11, 2.4GHz Receiver RF Specifications

| Parameter       | Conditions                        | Min          | Тур.         | Max  | Unit |
|-----------------|-----------------------------------|--------------|--------------|------|------|
| Frequency Range | -                                 | 2400         | -            | 2500 | MHz  |
| Mi              | nimum receiver sensitivity        | in 802.11b n | node (2.4GH  | z)   |      |
| 1Mbps           |                                   | -            | -97          | ı    | dBm  |
| 2Mbps           | PER < 8%,                         | -            | -95          | ı    | dBm  |
| 5.5Mbps         | Packet size = 1024 bytes          | -            | -94          | ı    | dBm  |
| 11Mbps          |                                   | -            | -90          | ı    | dBm  |
| M               | nimum receiver sensitivity        | in 802.11g n | node (2.4GH: | z)   |      |
| 6Mbps           |                                   | -            | -91          | -    | dBm  |
| 9Mbps           |                                   | -            | -90          | -    | dBm  |
| 12Mbps          |                                   | -            | -89          | -    | dBm  |
| 18Mbps          | PER < 10%,                        | -            | -87          | ı    | dBm  |
| 24Mbps          | Packet size= 1024 bytes           | -            | -84          | ı    | dBm  |
| 36Mbps          |                                   | -            | -81          | ı    | dBm  |
| 48Mbps          |                                   | -            | -76          | ı    | dBm  |
| 54Mbps          |                                   | -            | -75          | ı    | dBm  |
| Mi              | nimum receiver sensitivity        | in 802.11n n | node (2.4GH  | z)   |      |
| MCS 0           |                                   | -            | -89          | -    | dBm  |
| MCS 1           |                                   | -            | -88          | ı    | dBm  |
| MCS 2           | DED 400/                          | -            | -86          | ı    | dBm  |
| MCS 3           | PER<10%, Packet size= 4096 bytes, | -            | -83          | -    | dBm  |
| MCS 4           | GF, 800ns GI, Non-STBC            | -            | -79          | -    | dBm  |
| MCS 5           | 2.,000113 31,11011 31BC           | -            | -75          | -    | dBm  |
| MCS 6           |                                   | -            | -73          | -    | dBm  |
| MCS 7           |                                   | -            | -72          | -    | dBm  |



### 802.11, 2.4GHz Transmitter RF Specifications

Table 53. 802.11, 2.4GHz Transmitter RF Specifications

| Parameter                                                  | Conditions                   | Min | Тур. | Max | Unit |
|------------------------------------------------------------|------------------------------|-----|------|-----|------|
| Linear output power                                        |                              |     |      |     |      |
| Maximum output power in 802.11b mode                       | , c. 1.                      | -   | 15   | -   | dBm  |
| Maximum output power in 802.11g mode                       | As specified in IEEE802.11   | -   | 15   | -   | dBm  |
| Maximum output power in 802.11n mode                       | ILLLOUZ.II                   | -   | 13   | -   | dBm  |
| Transmit spectrum mask                                     |                              |     |      |     |      |
| Margin to 802.11b spectrum mask                            | Mandania                     | 0   | -    | -   | dBr  |
| Margin to 802.11g spectrum mask                            | Maximum<br>output power      | 0   | -    | -   | dBr  |
| Margin to 802.11n spectrum mask                            | output power                 | 0   | -    | -   | dBr  |
| Transmit modulation accuracy in 802.11b mod                | e                            |     |      |     |      |
| 1Mbps                                                      |                              | -   | -    | 35  | %    |
| 2Mbps                                                      | As specified in              | -   | -    | 35  | %    |
| 5.5Mbps                                                    | IEEE 802.11b                 | -   | -    | 35  | %    |
| 11Mbps                                                     |                              | -   | -    | 35  | %    |
| Transmit modulation accuracy in 802.11g mod                | e                            |     |      |     |      |
| 6Mbps                                                      |                              | -   | -    | -5  | dB   |
| 9Mbps                                                      |                              | -   | -    | -8  | dB   |
| 12Mbps                                                     |                              | -   | -    | -10 | dB   |
| 18Mbps                                                     | As specified in              | -   | -    | -13 | dB   |
| 24Mbps                                                     | IEEE 802.11g                 | =   | -    | -16 | dB   |
| 36Mbps                                                     |                              | =   | -    | -19 | dB   |
| 48Mbps                                                     |                              | =   | -    | -22 | dB   |
| 54Mbps                                                     |                              | -   | -    | -25 | dB   |
| Transmit modulation accuracy in 802.11n mod                | e                            |     |      |     |      |
| MCS7                                                       | As specified in IEEE 802.11n | -   | -    | -27 | dB   |
| Transmit power-on and power-down ramp tim                  | e in 802.11b mode            |     |      |     |      |
| Transmit power-on ramp time from 10% to 90% output power   | -                            | -   | -    | 2   | μs   |
| Transmit power-down ramp time from 90% to 10% output power | -                            | -   | -    | 2   | μs   |



### 802.11, 5GHz RF Specifications

Table 54. 802.11, 5GHZ Receiver RF Specifications

| Parameter       | Conditions                 | Min           | Тур.         | Max  | Unit |
|-----------------|----------------------------|---------------|--------------|------|------|
| Frequency Range | -                          | 4900          | -            | 5845 | MHz  |
|                 | Minimum receiver sensit    | ivity in 802. | 11a mode     |      |      |
| 6Mbps           |                            | _             | -90          | _    | dBm  |
| 9Mbps           |                            | _             | -89          | _    | dBm  |
| 12Mbps          |                            | _             | -88          | -    | dBm  |
| 18Mbps          | PER < 10%                  | _             | -87          | _    | dBm  |
| 24Mbps          | PER < 10%                  | _             | -84          | -    | dBm  |
| 36Mbps          |                            | _             | -80          | _    | dBm  |
| 48Mbps          |                            | _             | -76          | _    | dBm  |
| 54Mbps          |                            | _             | -75          | _    | dBm  |
| Mi              | nimum receiver sensitivity | in 802.11n    | (HT-20) mode | e    |      |
| MCS 0           |                            | _             | -89          | _    | dBm  |
| MCS 1           |                            | _             | -88          | _    | dBm  |
| MCS 2           |                            | _             | -85          | -    | dBm  |
| MCS 3           | PER < 10%                  | _             | -82          | -    | dBm  |
| MCS 4           | PER < 10%                  | _             | -79          | -    | dBm  |
| MCS 5           |                            | _             | -75          | -    | dBm  |
| MCS 6           |                            | -             | -72          | -    | dBm  |
| MCS 7           |                            | _             | -71          | _    | dBm  |
| Mi              | nimum receiver sensitivity | in 802.11n    | (HT-40) mode | e    |      |
| MCS 0           |                            | _             | -86          | _    | dBm  |
| MCS 1           |                            | _             | -85          | _    | dBm  |
| MCS 2           |                            | _             | -83          | -    | dBm  |
| MCS 3           | DED < 100/                 | _             | -80          | -    | dBm  |
| MCS 4           | PER < 10%                  | _             | -77          | -    | dBm  |
| MCS 5           |                            | -             | -73          | -    | dBm  |
| MCS 6           |                            | _             | -71          | -    | dBm  |
| MCS 7           |                            | _             | -69          | -    | dBm  |

Table 55. 802.11, 5GHz Transmitter RF Specifications

| Parameter                                                   | Conditions                     | Min       | Тур. | Max  | Unit |  |  |  |
|-------------------------------------------------------------|--------------------------------|-----------|------|------|------|--|--|--|
| Frequency Range                                             | -                              | 4900      |      | 5845 | MHz  |  |  |  |
| Linear output power                                         |                                |           |      |      |      |  |  |  |
| Maximum output power in 802.11a mode                        | 54M, UNII-2e                   | -         | 13   | -    | dBm  |  |  |  |
| Maximum output namer in 902.11n made                        | HT20, MCS7, UNII-2e            | -         | 12   | -    | dBm  |  |  |  |
| Maximum output power in 802.11n mode                        | HT40, MCS7, UNII-2e            | -         | 11   | -    | dBm  |  |  |  |
|                                                             | Transmit spectrum mask         |           |      |      |      |  |  |  |
| Margin to 802.11a spectrum mask                             | Maximum autaut nawar           | 0         | -    | -    | dBr  |  |  |  |
| Margin to 802.11n spectrum mask                             | Maximum output power           | 0         | -    | -    | dBr  |  |  |  |
| Trans                                                       | mit constellation error in 802 | .11a mode |      |      |      |  |  |  |
| 54Mbps                                                      | As specified in IEEE 802.11n   | -         | -    | -25  | dB   |  |  |  |
| Transmit constellation error in 802.11n (HT-20, HT-40) mode |                                |           |      |      |      |  |  |  |
| MCS 7                                                       | As specified in IEEE 802.11n   | _         | _    | -27  | dB   |  |  |  |



#### BLUETOOTH® RF SPECIFICATIONS

Table 56. Bluetooth® RF Specifications

| Parameter                   | Conditions            | Min  | Тур | Max  | Unit |
|-----------------------------|-----------------------|------|-----|------|------|
| Frequency Range             | -                     | 2402 | -   | 2480 | MHz  |
|                             | GPSK, BER ≤0.1%       | -    | -92 | -    | dBm  |
| Sensitivity (BER)           | π/4-DQPSK, BER ≤ 0.1% | -    | -92 | -    | dBm  |
|                             | BER ≤ 0.1%, 8DPSK     | -    | -89 | -    | dBm  |
|                             | GPSK, BER ≤0.1%       | -20  | -   | -    | dBm  |
| Maximum Input Level         | π/4-DQPSK, BER ≤ 0.1% | -20  | -   | -    | dBm  |
|                             | BER ≤ 0.1%, 8 DPSK    | -20  | -   | -    | dBm  |
|                             | BDR                   |      |     |      |      |
| Intermodulation Performance | -                     | -    | -   | 0.1  | %    |
|                             | 1DH1                  | -    | -   | 0.1  | %    |
| Rx C/I Performance          | 1DH3                  | -    | -   | 0.1  | %    |
|                             | 1DH5                  | -    | -   | 0.1  | %    |
|                             | EDR                   |      |     |      |      |
|                             | 2DH1                  | -    | -   | 0.1  | %    |
|                             | 2DH3                  | -    | -   | 0.1  | %    |
| Rx C/I Performance          | 2DH5                  | -    | -   | 0.1  | %    |
| RX C/I Performance          | 3DH1                  | -    | -   | 0.1  | %    |
|                             | 3DH3                  | -    | -   | 0.1  | %    |
|                             | 3DH5                  | -    | -   | 0.1  | %    |
| Rx BER Floor Performance    | BER ≤ 0.001%          | -    | -   | -70  | dBm  |

Table 57. Bluetooth® Transmitter RF Specifications

| Parameter              | Conditions | Min Typ |        | Max | Unit |  |  |
|------------------------|------------|---------|--------|-----|------|--|--|
| Frequency Range        | -          | 2402    | - 2480 |     | MHz  |  |  |
| Output Power (Average) |            |         |        |     |      |  |  |
| BDR (QPSK)             | 2440 MHz   | -       | 6 -    |     | dBm  |  |  |
| EDR (π/4-DQPSK)        | 2440 MHz   | -       | 2      | -   | dBm  |  |  |
| EDR (8DPSK)            | 2440 MHz   | - 2 -   |        | -   | dBm  |  |  |

Table 58. BLE RF Specifications

| Parameter                                          | Conditions | Min | Тур | Max  | Unit |  |
|----------------------------------------------------|------------|-----|-----|------|------|--|
| Frequency Range                                    | - 2402     |     | -   | 2480 | MHz  |  |
| Rx Receiver Sensitivity PER                        | At -70dBm  | -   | -   | 30.8 | %    |  |
| Rx C/I and Receiver Selectivity<br>Performance PER | -          | -   | -   | 30.8 | %    |  |
| Tx Power                                           | -          | -   | 6   | -    | dBm  |  |



#### **802.15.4 RF SPECIFICATIONS**

The Typical numbers indicated in <u>Table 59</u> and <u>Table 60</u> are one standard deviation below the mean, measured at room temperature 25°C. The Min and Max numbers were measured over process corners at room temperature.

Table 59. 802.15.4 RF Receive Specifications

| Parameter                                      | Test Condition                         |      | Тур | Max    | Unit |
|------------------------------------------------|----------------------------------------|------|-----|--------|------|
| Operating Frequency Range                      | -                                      | 2400 | -   | 2483.5 | MHz  |
| Receiver Sensitivity PER                       | At -95dBm                              | -    | -   | 1      | %    |
| Receiver Sensitivity Search                    | At PER 1%                              | -    | -95 |        | dBm  |
| Receiver Interference Rejection PER            | At -2 Channel, Alternate Channel, 30dB | -    | -   | 1      | %    |
| Receiver Interference Rejection PER            | At -1 Channel, Adjacent Channel, 0dB   | -    | -   | 1      | %    |
| Receiver Interference Rejection PER            | At +1 Channel, Adjacent Channel, 0dB   | -    | -   | 1      | %    |
| Receiver Interference Rejection PER            | At +2 Channel, Alternate Channel, 30dB | -    | -   | 1      | %    |
| Error Vector Magnitude - RMS (EVM)             | At Target Power                        | -    | -   | 30     | %    |
| Error Vector Magnitude - Offset (EVM)          | At Target Power                        | -    | -   | 10     | %    |
| Receiver Maximum Input Level of Desired Signal | At -20dBm Input                        | -    | -   | 1      | %    |

Table 60. 802.15.4 RF Transmit Specifications

| Parameter                           | Test Condition                                             |     | Тур   | Max | Unit |
|-------------------------------------|------------------------------------------------------------|-----|-------|-----|------|
| Maximum output power                | At highest normal mode power setting                       |     | 6/16* | -   | dBm  |
| Minimum output power                | At lowest power setting                                    | -   | -27   | -   | dBm  |
| Error vector magnitude (Offset-EVM) | As defined by IEEE 802.15.4-2003, which sets a 35% maximum | -   | -     | 10  | %    |
| Carrier frequency error             | -                                                          | -40 | -     | +40 | ppm  |
| PSD mask relative                   | 3.5 MHz away (Normal)                                      | -20 | -     | -   | dBm  |
| PSD mask absolute                   | 100 KHz BW                                                 | -30 | 1     | -   | dBm  |

<sup>\*</sup>The ARTIK 530 Module default setting is 6dBm for CE. You can change the setting to 16dBm for FCC testing.



## MECHANICAL SPECIFICATIONS

The ARTIK 530 Module supports PAD Balls and two RF connectors on a 49mm x 36mm footprint as shown in <u>Figure 9</u>. Refer to section <u>Antenna Connections</u> for RF connector details. In addition the top view, side view and bottom view with its dimensions can be seen in <u>Figure 10</u> and <u>Figure 11</u>.



Figure 9. ARTIK 530 Module Top View Mechanical Dimensions and Part Location





Figure 10. ARTIK 530 Module Mechanical Dimensions Top View



Figure 11 ARTIK 530 Module Mechanical Dimensions Bottom View



The inner pin locations on the PAD, positioned in an L-shaped form, as depicted in <u>Figure 12</u>, are located in <u>Table 61</u>. The inner PAD's are on a different grid from the outer PAD's as indicated with the dashed blue lines in <u>Figure 12</u>. For exact dimensions on location see <u>Figure 11</u>. The locations given in <u>Table 61</u> are the absolute coordinates measured from the edge of the ARTIK 530 Module to the center of each ball.

Table 61. L-Shaped Ball Locations

| Ball<br>Name | Ball<br>Number | Netlist<br>Name | X-Location<br>Center Ball<br>→ [mm] | Y-Location<br>Center Ball<br>↑ [mm] |
|--------------|----------------|-----------------|-------------------------------------|-------------------------------------|
| TP           | 296            | GND             | 12.215                              | 10.25                               |
| TP           | 297            | GND             | 12.215                              | 11.38                               |
| TP           | 294            | GND             | 12.215                              | 12.51                               |
| TP           | 300            | GND             | 12.215                              | 23.49                               |
| TP           | 292            | GND             | 12.215                              | 24.62                               |
| TP           | 288            | GND             | 12.215                              | 25.75                               |
| TP           | 298            | GND             | 13.345                              | 10.25                               |
| TP           | 295            | GND             | 13.345                              | 25.75                               |
| TP           | 291            | GND             | 14.475                              | 10.25                               |
| TP           | 293            | GND             | 14.475                              | 25.75                               |
| TP           | 290            | GND             | 35.655                              | 10.25                               |
| TP           | 286            | GND             | 35.655                              | 25.75                               |
| TP           | 289            | GND             | 36.785                              | 10.25                               |
| TP           | 283            | GND             | 36.785                              | 25.75                               |
| TP           | 299            | GND             | 37.915                              | 10.25                               |
| TP           | 287            | GND             | 37.915                              | 11.38                               |
| TP           | 301            | GND             | 37.915                              | 12.51                               |
| TP           | 285            | GND             | 37.915                              | 23.49                               |
| TP           | 282            | GND             | 37.915                              | 24.62                               |
| TP           | 284            | GND             | 37.915                              | 25.75                               |



Figure 12. L-Shaped PAD Pins



### **CERTIFICATIONS AND COMPLIANCE**

#### **BLUETOOTH®**

The ARTIK 530 Module is recognized as a qualified design as set out by Bluetooth<sup>®</sup> SIG.

Declaration ID: D032725 Qualified Design ID: 88390

#### CF

The ARTIK 530 Module is in compliance with each applicable article of the R&TTE directive. Compliance with the following standards was confirmed:

- LVD: EN60950-1 (2006+A11, 2009+A1, 2010+A12, 2011+A2, 2013)
- EMF: EN62311:2008
- EMC: 301 489-1 V1.9.2, EN 301 489-17 V2.2.1, EN 55032:2012/AC:2013, EN 55024:2010, EN 61000-3-2:2014, EN 61000-3-3:2013
- Radio spectrum use: EN 300 328 V1.9.1, EN301 893 V1.8.1, EN 300 440-2 V1.4.1

Notified body number: 0984

Notified body opinion number: AN16C10894-1

For a formal notified body statement of opinion contact your sales representative.

#### IC

The ARTIK 530 Module complies with the IC license-exempt RSS standard.

Radio certification number: 649E-SIP005AFS30

#### **FCC**

The ARTIK 530 Module complies with the following 2 sections (15C and 15E) of Part 15 of the FCC rules namely:

- Spread spectrum transmitter (SST) compliancy (15C) in the:
  - o 2402-2480MHz frequency range, output power 0.0049W
- Digital transmission system (DTS) compliancy (15C) in the:
  - o 2402-2480MHz frequency range, output power 0.004W
  - o 2405-2475MHz frequency range, output power 0.0412W
  - o 2412-2462MHz frequency range, output power 0.0308W
- Unlicensed national information infrastructure TX compliancy (15E) in the:
  - o 5180-5240MHz frequency range, output power 0.0206W
  - o 5260-5320MHz frequency range, output power 0.0221W
  - 5500-5720MHz frequency range, output power 0.0222W
  - o 5745-5825MHz frequency range, output power 0.01W

FCC Identifier: A3LSIP005AFS30

Modular Type: Limited Single Modular

#### **KCC**

The ARTIK 530 Module complies with the standards set by the Korean communications commission (KCC).

KCC Identifier: MSIP-CRM-SEC-SIP005AFS30

#### SRRC

Both the ARTIK 530 Module and the ARTIK 530 Development Kit comply with the standards set by the People's Republic of China.



CMIIT ID: 2017AJ3123 (M) (ARTIK 530 Module)

CMIIT ID: 2017AJ2921 (ARTIK 530 Development Kit)

#### ROHS COMPLIANCE

The ARTIK 530 Module complies with the hazardous substance limits of directive 2011/65/EU and the conformity assessment procedure as outlined in Decision 768/2008/EC, Annex II, Module A, Point 2, as well as RoHS harmonized standard EN 50581.

Report reference number: F690101/LF-CTSAYGU16-06911

#### **HDMI COMPLIANCE**

The ARTIK 530 Module passed the self-test, HDMI CTS version 1.4b on 8/26/2016 provided by HDMI Licensing LLC.

#### **FCC REGULATORY DISCLOSURES**

This device complies with Part 15 of the FCC`s Rules. Operation is subject to the following two Conditions: (1) This device may not cause harmful interference, and (2) This device must accept any interference received, including interference that may cause undesirable operation.

This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/ TV technician for help.

This equipment complies with FCC radiation exposure limits set forth for an uncontrolled environment. This equipment should be installed and operated with a minimum distance of 20cm between the transmitter's radiating structure(s) and the body of the user or nearby persons.

This module is intended for OEM integration. The OEM integrator is responsible for FCC compliance and compliance with all applicable regulations including those for modular transmitters 47 C.F.R. 15.212. The OEM product must comply with all applicable labeling requirements including those contained in 15 C.F.R. 15.19. The OEM is solely responsible for certification and testing and labeling of its own products. In addition to any independently required labels, the OEM shall also affix to the outside of a device into which the module is installed a label referring to the enclosed module. This exterior label should be prepared in a legible font and permanently affixed and using the wording "Contains Transmitter Module FCCID: A3LSIP005AFS30"

The OEM is required to ensure that the end product integrates this module so as to maintain a minimum distance of 20 cm between the equipment's radiating structure(s) and the body of the user or nearby persons. The OEM shall also advise its end user of this requirement as required by applicable rules.

The OEM shall require that the end user of its product be informed that the FCC radio frequency exposure guidelines for an uncontrolled environment can be satisfied. The OEM shall further inform its end user that any change or modifications to this module not expressly approved by the manufacturer will void the warranty and the users' authority to operate the equipment.



#### INDUSTRY CANADA REGULATORY DISCLOSURES

#### **INDUSTRY CANADA STATEMENT**

This device complies with Industry Canada license-exempt RSS standard(s). Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

<u>Cet appareil est conforme avec Industrie Canada exempts de licence standard RSS (s). L'opération est soumise aux deux conditions suivantes:(1) cet appareil ne peut causer d'interférences, et (2) cet appareil doit accepter toute interférence, y compris les interférences qui peuvent causer un mauvais fonctionnement de l'appareil.</u>

#### INDUSTRY CANADA RADIATION EXPOSURE STATEMENT AND LIMITATIONS ON USE

This equipment complies with IC RSS-102 radiation exposure limits set forth for an uncontrolled environment. This equipment should be installed and operated with minimum distance 20 cm between the radiator and your body. This equipment should be installed and must not be co-located or operating in conjunction with any other antenna or transmitter.

This equipment is restricted to indoor use in the 5.15-5.25 GHz range. This equipment is not able to be operated at 5600-5650. In the United States and Canada, only Channel 1~11 can be operated and these channel assignments deal only with the 2.4 GHz range.

The end product must be labeled to display the Industry Canada certification number of the module.

"Contains transmitter module IC: 649E-SIP005AFS30"

Le dispositif d'accueil doivent être étiquetés pour afficher le numéro de certification d'Industrie Canada du module.

"Contient module émetteur IC: 649E-SIP005AFS30"



#### **EU REGULATORY DISCLOSURES**

#### **CE STATEMENT\***

The following statement must be supplied with each product but can be printed in the user manual, the packaging, or provided as a separated leaflet.

Hereby, Samsung declares that this IoT Module is in compliance with the essential requirements and other relevant provisions of Article 3 of the R&TTE Directive 1999/5/EC, 2004/108/EC and RoHS directive 2011/65/EU. "The declaration of conformity may be consulted at [www.artik.io/certification]"

The 5150 - 5350 MHz and 5470 - 5725 MHz bands are for indoor use only.

The OEM is required to ensure that the end product integrates this module so as to maintain a minimum distance of 20 cm between the equipment's radiating structure(s) and the body of the user or nearby persons. The OEM shall also advise its end user of this requirement as required by applicable rules.



# **ORDERING INFORMATION**

Please contact a sales representative in your area using the ARTIK official webpage – <a href="http://www.artik.io">http://www.artik.io</a>



### LEGAL INFORMATION

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH THE SAMSUNG ARTIK™ DEVELOPMENT KIT AND ALL RELATED PRODUCTS, UPDATES, AND DOCUMENTATION (HEREINAFTER "SAMSUNG PRODUCTS"). NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. THE LICENSE AND OTHER TERMS AND CONDITIONS RELATED TO YOUR USE OF THE SAMSUNG PRODUCTS ARE GOVERNED EXCLUSIVELY BY THE SAMSUNG ARTIK™ DEVELOPER LICENSE AGREEMENT THAT YOU AGREED TO WHEN YOU REGISTERED AS A DEVELOPER TO RECEIVE THE SAMSUNG PRODUCTS. EXCEPT AS PROVIDED IN THE SAMSUNG ARTIK™ DEVELOPER LICENSE AGREEMENT, SAMSUNG ELECTRONICS CO., LTD. AND ITS AFFILIATES (COLLECTIVELY, "SAMSUNG") ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION CONSEQUENTIAL OR INCIDENTAL DAMAGES, AND SAMSUNG DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, ARISING OUT OF OR RELATED TO YOUR SALE, APPLICATION AND/OR USE OF SAMSUNG PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATED TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT, OR OTHER INTELLECTUAL PROPERTY RIGHT.

SAMSUNG RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION, DOCUMENTATION AND SPECIFICATIONS WITHOUT NOTICE. THIS INCLUDES MAKING CHANGES TO THIS DOCUMENTATION AT ANY TIME WITHOUT PRIOR NOTICE. THIS DOCUMENTATION IS PROVIDED FOR REFERENCE PURPOSES ONLY, AND ALL INFORMATION DISCUSSED HEREIN IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND. SAMSUNG ASSUMES NO RESPONSIBILITY FOR POSSIBLE ERRORS OR OMISSIONS, OR FOR ANY CONSEQUENCES FROM THE USE OF THE DOCUMENTATION CONTAINED HEREIN.

Samsung Products are not intended for use in medical, life support, critical care, safety equipment, or similar applications where product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply.

This document and all information discussed herein remain the sole and exclusive property of Samsung. All brand names, trademarks and registered trademarks belong to their respective owners. For updates or additional information about Samsung ARTIK™, contact the Samsung ARTIK™ team via the Samsung ARTIK™ website at www.artik.io.

Copyright © 2017 Samsung Electronics Co., Ltd.

All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electric or mechanical, by photocopying, recording, or otherwise, without the prior written consent of Samsung Electronics.

