# 浙江大学操作系统实验报告

实验名称: Lab 2: RV64 内核线程调度

电子邮件地址: jjhuang535@outlook.com

**手机**: 18972039196

实验地点: 曹西503

实验日期: 2023.10.30

学号: 3210105944

姓名: 黄锦骏

# 1 实验目的

- 了解线程概念, 并学习线程相关结构体, 并实现线程的初始化功能。
- 了解如何使用时钟中断来实现线程的调度。
- 了解线程切换原理,并实现线程的切换。
- 掌握简单的线程调度算法,并完成两种简单调度算法的实现。

# 2 实验环境

• Environment in previous labs

# 3 实验步骤

# 3.1 准备工程

- 此次实验基于 lab1 同学所实现的代码进行。
- 从 repo 同步以下代码: rand.h/rand.c, string.h/string.c, mm.h/mm.c,
   proc.h/proc.c, test.h/test\_schedule.h, schedule\_null.c/schedule\_test.c 以及新增的一些 Makefile 的变化。并按照以下步骤将这些文件正确放置。
  - o mm.h/mm.c 提供了简单的物理内存管理接口
  - o rand.h/rand.c 提供了 rand() 接口用以提供伪随机数序列
  - string.h/string.c 提供了 memset 接口用以初始化一段内存空间
  - o proc.h/proc.c 是本次实验需要关注的重点
  - test.h/test\_schedule.h 提供了本次实验单元测试的测试接口
  - [schedule\_null.c/schedule\_test.c] 提供了在 "加测试 / 不加测试" 两种情况下测试接口的 代码实例

```
└─ mm.c
8
9
         └─ proc.c
10 — include
12 | string.h
13 | — test.h
15
16 |— test
17 | schedule_null.c
18 | schedule_test.c
    └─ Makefile
19
20 I
21 |-- lib
22 | | — rand.c
24 |
25 — Makefile
```

• 在 lab2 中我们需要一些物理内存管理的接口,在此我们提供了 kalloc 接口(见 mm.c)给同学。 同学可以用 kalloc 来申请 4KB 的物理页。由于引入了简单的物理内存管理,需要在 \_start 的 适当位置调用 mm\_init, 来初始化内存管理系统,并且在初始化时需要用一些自定义的宏,需要 修改 defs.h, 在 defs.h 添加如下内容:

- 请在添加/修改上述文件代码之后,确保工程可以正常运行,之后再开始实现 [1ab3] (有可能需要同学自己调整一些头文件的引入)。
- 在 lab3 中需要同学需要添加并修改 arch/riscv/include/proc.h arch/riscv/kernel/proc.c 两个文件。
- 本次实验需要实现两种不同的调度算法, 如何控制代码逻辑见 4.4

# 3.2 proc.h 数据结构定义

```
// arch/riscv/include/proc.h

#include "types.h"

#define NR_TASKS (1 + 31) // 用于控制 最大线程数量 (idle 线程 + 31 内核线程)

#define TASK_RUNNING 0 // 为了简化实验,所有的线程都只有一种状态

#define PRIORITY_MIN 1
#define PRIORITY_MAX 10
```

```
12 /* 用于记录 `线程` 的 `内核栈与用户栈指针` */
13
    /* (lab3中无需考虑,在这里引入是为了之后实验的使用) */
14
   struct thread_info {
15
      uint64 kernel_sp;
16
      uint64 user_sp;
17
    };
18
   /* 线程状态段数据结构 */
19
20
   struct thread_struct {
21
      uint64 ra;
22
      uint64 sp;
23
      uint64 s[12];
24
   };
25
   /* 线程数据结构 */
26
27
   struct task_struct {
      struct thread_info* thread_info;
28
29
      uint64 state; // 线程状态
30
      uint64 counter; // 运行剩余时间
31
      uint64 priority; // 运行优先级 1最低 10最高
      uint64 pid;
                    // 线程id
32
33
34
     struct thread_struct thread;
35 };
36
    /* 线程初始化 创建 NR_TASKS 个线程 */
37
38
   void task_init();
39
40
    /* 在时钟中断处理中被调用 用于判断是否需要进行调度 */
41
   void do_timer();
42
   /* 调度程序 选择出下一个运行的线程 */
43
44
   void schedule();
45
    /* 线程切换入口函数*/
46
   void switch_to(struct task_struct* next);
47
48
49
   /* dummy funciton: 一个循环程序,循环输出自己的 pid 以及一个自增的局部变量 */
   void dummy();
50
```

# 3.3 线程调度功能实现

#### 3.3.1 线程初始化

• 在初始化线程的时候, 我们参考Linux v0.11中的实现为每个线程分配一个 4KB 的物理页, 我们将 task\_struct 存放在该页的低地址部分, 将线程的栈指针 sp 指向该页的高地址。具体内存布局 如下图所示:



```
8
 9
10
11
12
13
          4KB Page
14
15
16
17
18
19
20
                              task_struct |
21
22
23

    Low Address
```

- 当我们的 OS run 起来的时候, 其本身就是一个线程 [idle 线程, 但是我们并没有为它设计好 task\_struct。所以第一步我们要为 [idle 设置 task\_struct。并将 [current], task[0] 都指向 [idle]。
- 为了方便起见, 我们将 task[1] ~ task[NR\_TASKS 1], 全部初始化, 这里和 idle 设置的区别 在于要为这些线程设置 thread\_struct 中的 ra 和 sp.
- 在 \_start 适当的位置调用 task\_init

最后实现的task init函数如下所示:

```
1
    void task_init() {
2
        test_init(NR_TASKS);
3
        // 1. 调用 kalloc() 为 idle 分配一个物理页
4
        idle = (struct task_struct *)kalloc();
5
        // 2. 设置 state 为 TASK_RUNNING;
        idle->state = TASK_RUNNING;
6
        // 3. 由于 idle 不参与调度 可以将其 counter / priority 设置为 0
7
8
        idle->counter = 0;
9
        idle->priority = 0;
        // 4. 设置 idle 的 pid 为 0
10
11
        idle -> pid = 0;
        // 5. 将 current 和 task[0] 指向 idle
12
13
        task[0] = idle;
14
        current = idle;
15
        /* YOUR CODE HERE */
16
17
        // 1. 参考 idle 的设置, 为 task[1] ~ task[NR_TASKS - 1] 进行初始化
18
        for(int i = 1; i < NR_TASKS; i++){
19
            task[i] = (struct task_struct *)kalloc();
20
            task[i]->state = TASK_RUNNING;
21
            task[i]->pid = i;
22
            task[i]->counter = task_test_counter[i];
23
            task[i]->priority = task_test_priority[i];
24
            // printk("task[i]->pid: %d\n", task[i]->pid);
25
            // printk("task[i]->counter: %d\n", task[i]->counter);
26
            // printk("task[i]->priority: %d\n", task[i]->priority);
27
28
            task[i]->thread.ra = (uint64)__dummy;
```

```
29
      task[i] \rightarrow thread.sp = (uint64)task[i] + 4096;
30
31
       }
       // 2. 其中每个线程的 state 为 TASK_RUNNING, 此外, 为了单元测试的需要, counter
32
    和 priority 进行如下赋值:
33
       //
              task[i].counter = task_test_counter[i];
34
              task[i].priority = task_test_priority[i];
       // 3. 为 task[1] ~ task[NR_TASKS - 1] 设置 `thread_struct` 中的 `ra` 和
35
    `sp`,
       // 4. 其中 `ra` 设置为 __dummy (见 4.3.2) 的地址, `sp` 设置为 该线程申请的物
36
   理页的高地址
37
       printk("...proc_init done!\n");
38
   }
39
```

### 3.3.2 \_\_\_dummy 与 dummy 介绍

• task[1] ~ task[NR\_TASKS - 1] 都运行同一段代码 dummy() 我们在 proc.c 添加 dummy():

```
1
   // arch/riscv/kernel/proc.c
 2
 3
   void dummy() {
 4
        schedule_test();
        uint64 MOD = 1000000007;
 5
        uint64 auto_inc_local_var = 0;
 6
 7
        int last_counter = -1;
        while(1) {
 8
 9
            if ((last_counter == -1 || current->counter != last_counter) &&
    current->counter > 0) {
10
                if(current->counter == 1){
11
                    --(current->counter); // forced the counter to be
    zero if this thread is going to be scheduled
12
                                            // in case that the new counter
                }
    is also 1, leading the information not printed.
13
                last_counter = current->counter;
14
                auto_inc_local_var = (auto_inc_local_var + 1) % MOD;
                printk("[PID = %d] is running. auto_inc_local_var = %d\n",
15
    current->pid, auto_inc_local_var);
16
            }
        }
17
18
    }
```

Debug 提示: 可以用 printk 打印更多的信息

- 当线程在运行时,由于时钟中断的触发,会将当前运行线程的上下文环境保存在栈上。当线程再次被调度时,会将上下文从栈上恢复,但是当我们创建一个新的线程,此时线程的栈为空,当这个线程被调度时,是没有上下文需要被恢复的,所以我们需要为线程第一次调度提供一个特殊的返回函数
   \_\_dummy
- 在 entry.S 添加 \_\_dummy
  - 在 \_\_dummy 中将 sepc 设置为 dummy() 的地址, 并使用 sret 从中断中返回。

o \_\_dummy 与 \_traps 的 restore 部分相比, 其实就是省略了从栈上恢复上下文的过程 (但是手动设置了 sepc )。

添加的 \_\_dummy 函数如下所示

```
# arch/riscv/kernel/entry.S

.global __dummy

__dummy:

la t0, dummy

csrw sepc, t0

ret
```

### 3.3.3 实现线程切换

• 判断下一个执行的线程 next 与当前的线程 current 是否为同一个线程,如果是同一个线程,则无需做任何处理,否则调用 \_\_switch\_to 进行线程切换。

实现的 switch\_to 如下所示

```
1 // arch/riscv/kernel/proc.c
2
   extern void __switch_to(struct task_struct* prev, struct task_struct*
    next);
 4
 5
 6
   void switch_to(struct task_struct* next) {
7
       if(next->pid == current->pid)
8
           return;
9
       // printk("current_pid: %d\n", current->pid);
10
       // printk("Next_pid: %d\n", next->pid);
11
       //由于__switch_to只实现了上下文切换功能,所以这里需要对current指针进行更新
12
13
       struct task_struct* prev = current;
14
       current = next;
15
          // 调用 __switch_to 进行线程切换
       __switch_to(prev, next);
16
17 | }
```

- 在 entry.s 中实现线程上下文切换:
  - o \_\_switch\_to 接受两个 task\_struct 指针作为参数
  - 保存当前线程的 ra, sp, s0~s11 到当前线程的 thread\_struct 中
  - 将下一个线程的 thread\_struct 中的相关数据载入到 ra, sp, s0~s11 中。

实现的\_\_switch\_to如下所示

```
# arch/riscv/kernel/entry.S

globl __switch_to
__switch_to:
    # task_struct = thread_info + state + counter + priority + pid +
    thread_info
    # thread initial address: tast_struct + 4 * 8 + 2 * 8 = prev + 48
    sd ra, 48(a0)
```

```
8
        sd sp, 56(a0)
9
        sd s0, 64(a0)
10
        sd s1, 72(a0)
        sd s2, 80(a0)
11
        sd s3, 88(a0)
12
13
        sd s4, 96(a0)
        sd s5, 104(a0)
14
        sd s6, 112(a0)
15
        sd s7, 120(a0)
16
17
        sd s8, 128(a0)
        sd s9, 136(a0)
18
        sd s10, 144(a0)
19
        sd s11, 152(a0)
20
21
        ld ra, 48(a1)
22
23
        1d sp, 56(a1)
        1d s0, 64(a1)
24
25
        1d s1, 72(a1)
26
        ld s2, 80(a1)
27
        ld s3, 88(a1)
        1d s4, 96(a1)
28
        ld s5, 104(a1)
29
30
        ld s6, 112(a1)
        ld s7, 120(a1)
31
        1d s8, 128(a1)
32
33
        ld s9, 136(a1)
        ld s10, 144(a1)
34
        ld s11, 152(a1)
35
36
37
        ret
```

Debug 提示: 可以尝试是否可以从 idle 正确切换到 process 1

### 3.3.4 实现调度入口函数

• 实现 do\_timer(),并在 时钟中断处理函数 中调用。

实现的 do\_timer() 函数如下

```
void do_timer() {
1
2
        if(current->pid == 0)
 3
            schedule();
4
        else{
            // printk("current_pid: %d\n", current->pid);
5
            // printk("current_counter: %d\n", current->counter);
6
7
            current->counter--;
8
            if(current->counter == 0)
9
                schedule();
10
            else{
11
                return;
12
            }
        }
13
   }
14
```

### 3.3.5 实现线程调度

本次实验我们需要实现两种调度算法: 1.短作业优先调度算法, 2.优先级调度算法。

#### 3.3.5.1 短作业优先调度算法

- 当需要进行调度时按照一下规则进行调度:
  - 遍历线程指针数组 task (不包括 idle ,即 task[0] ),在所有运行状态 (TASK\_RUNNING) 下的线程运行剩余时间 最少的线程作为下一个执行的线程。
  - o 如果所有运行状态下的线程运行剩余时间都为0,则对 task[1] ~ task[NR\_TASKS-1] 的运行剩余时间重新赋值(使用 rand()),之后再重新进行调度。

实现的短作业优先调度算法如下:

```
// arch/riscv/kernel/proc.c
 2
 3
   void schedule(void) {
4
       int min_i = 0, cnt = 0;
5
       while(1){
6
            int min_counter = 1000;
7
            min_i = 1, cnt = 0;
            for(int i = 1; i < NR_TASKS; i++)
8
9
10
                 if(task[i]->counter == 0)
11
                     cnt++;
12
                 if(task[i]->state == TASK_RUNNING && task[i]->counter > 0 &&
    task[i]->counter < min_counter)</pre>
13
14
                     min_counter = task[i]->counter;
15
                     min_i = i;
16
                }
17
            }
18
            if(cnt == NR_TASKS - 1)
19
20
                 for(int i = 1; i < NR_TASKS; i++)
21
                    task[i]->counter = rand() % 10;
22
            }
23
            else
                break;
24
25
        // printk("schedule_Next_pid: %d\n", task[min_i]->pid);
26
27
        if(min_i != 0)
            switch_to(task[min_i]);
28
29
        else
            printk("Error occured when schedule!\n");
30
31 }
```

Debug 提示:可以先将 NR\_TASKS 改为较小的值,调用 printk 将所有线程的信息打印出来。

#### 3.3.5.2 优先级调度算法

• 参考 Linux v0.11 调度算法实现 实现。

本人实现如下所示:

```
// arch/riscv/kernel/proc.c
2
3
    void schedule(void) {
4
        int c, next, i;
5
        while(1){
6
            // printk("Why you are stunned here\n");
7
            c = 0;
8
            next = 0;
9
            i = NR\_TASKS;
10
            struct task_struct ** p = &task[NR_TASKS];
11
            while(--i > 0){
                // printk("pid: %d\n", task[i]->pid);
12
13
                // printk("state: %d\n", task[i]->state);
14
                 // printk("counter: %d\n", task[i]->counter);
15
                if( task[i]->state == TASK_RUNNING && task[i]->counter > c)
16
17
                     c = (task[i])->counter;
18
                     next = i;
19
                 }
20
            }
            // printk("c: %d\n", c);
21
22
            if(c > 0) break;
23
            for(int j = 1; j \leftarrow NR_TASKS; j++)
24
                 if (task[j])
25
                     task[j]->counter = (task[j]->counter >> 1) + task[j]-
    >priority;
26
        }
27
        // printk("next :%d\n", next);
28
        if(next != current->pid && next != 0)
29
            switch_to(task[next]);
30 }
```

### 4.4 编译及测试

• 短作业优先调度算法输出测试结果: #define NR\_TASTS(1+15)

```
1
   Launch the qemu .....
2
3
   OpenSBI v1.2
4
                         / ____| _ \_
     / __ \
5
    6
    | | | | '_ \ / _ \ '_ \ \__ \| _ < | |
7
8
    | |_| | |_) | __/ | | |____) | |_
         _/| .__/ \__|_| |_| ___/|___/
9
          10
          |_|
11
12
13
   Platform Name
                          : riscv-virtio,qemu
14
   Platform Features
                          : medeleg
                          : 1
15
   Platform HART Count
16
   Platform IPI Device
                          : aclint-mswi
   Platform Timer Device
                          : aclint-mtimer @ 10000000Hz
17
   Platform Console Device : uart8250
18
                          : ---
19
   Platform HSM Device
```

```
20 Platform PMU Device : ---
21
   Platform Reboot Device : sifive_test
   Platform Shutdown Device : sifive_test
22
                   : 0x80000000
23 Firmware Base
   Firmware Size
24
                          : 212 KB
25 Runtime SBI Version : 1.0
26
27 DomainO Name
                          : root
28 DomainO Boot HART
                          : 0
29 DomainO HARTS
                           : 0*
30 DomainO RegionOO
                        : 0x000000002000000-0x00000000200ffff (I)
31 DomainO RegionO1
                          : 0x000000080000000-0x00000008003ffff ()
32 DomainO RegionO2
                          : 0x00000000000000000-0xffffffffffffff (R,W,X)
33 DomainO Next Address : 0x000000080200000
                          : 0x0000000087e00000
34 DomainO Next Arg1
35 DomainO Next Mode
                          : S-mode
   DomainO SysReset
36
                          : yes
37
                          : 0
38 Boot HART ID
39 Boot HART Domain
                          : root
40 Boot HART Priv Version : v1.12
41 Boot HART Base ISA : rv64imafdch
42 Boot HART ISA Extensions : time,sstc
43 Boot HART PMP Count : 16
44 Boot HART PMP Granularity: 4
45 Boot HART PMP Address Bits: 54
   Boot HART MHPM Count
46
                          : 16
47 BOOT HART MIDELEG
                          : 0x000000000001666
48 Boot HART MEDELEG
                          : 0x000000000f0b509
   ...mm_init done!
49
   ...proc_init done!
50
51 2022 Hello RISC-V
52 [S] Supervisor Mode Timer Interrupt
53
54
   I[S] Supervisor Mode Timer Interrupt
55 H
   IH[S] Supervisor Mode Timer Interrupt
56
57
   IHH[S] Supervisor Mode Timer Interrupt
58
59
   IHHO[S] Supervisor Mode Timer Interrupt
60
61
   IHHOO[S] Supervisor Mode Timer Interrupt
62
63
64
   IHHOOL[S] Supervisor Mode Timer Interrupt
65
66
   IHHOOLL[S] Supervisor Mode Timer Interrupt
67
68
   IHHOOLLL[S] Supervisor Mode Timer Interrupt
69
70
   IHHOOLLLN[S] Supervisor Mode Timer Interrupt
71
72
   IHHOOLLLNN[S] Supervisor Mode Timer Interrupt
73
74
   IHHOOLLLNNN[S] Supervisor Mode Timer Interrupt
```

```
75
     R
 76
     IHHOOLLLNNNB[S] Supervisor Mode Timer Interrupt
 77
    IHHOOLLLNNNBB[S] Supervisor Mode Timer Interrupt
 78
 79
     IHHOOLLLNNNBBB[S] Supervisor Mode Timer Interrupt
 80
 81
     IHHOOLLLNNNBBBB[S] Supervisor Mode Timer Interrupt
 82
 83
     IHHOOLLLNNNBBBBM[S] Supervisor Mode Timer Interrupt
 84
 85
 86
     IHHOOLLLNNNBBBBMM[S] Supervisor Mode Timer Interrupt
 87
     IHHOOLLLNNNBBBBMMM[S] Supervisor Mode Timer Interrupt
 88
 89
     IHHOOLLLNNNBBBBMMMM[S] Supervisor Mode Timer Interrupt
 90
 91
 92
     IHHOOLLLNNNBBBBMMMME[S] Supervisor Mode Timer Interrupt
 93
     IHHOOLLLNNNBBBBMMMMEE[S] Supervisor Mode Timer Interrupt
 94
 95
 96
     IHHOOLLLNNNBBBBMMMMEEE[S] Supervisor Mode Timer Interrupt
 97
     IHHOOLLLNNNBBBBMMMMEEEE[S] Supervisor Mode Timer Interrupt
98
99
100
     IHHOOLLLNNNBBBBMMMMEEEEE[S] Supervisor Mode Timer Interrupt
101
     IHHOOLLLNNNBBBBMMMMEEEEEP[S] Supervisor Mode Timer Interrupt
102
103
104
     IHHOOLLLNNNBBBBMMMMEEEEEPP[S] Supervisor Mode Timer Interrupt
105
106
     IHHOOLLLNNNBBBBMMMMEEEEEPPP[S] Supervisor Mode Timer Interrupt
107
     IHHOOLLLNNNBBBBMMMMEEEEEPPPP[S] Supervisor Mode Timer Interrupt
108
109
     IHHOOLLLNNNBBBBMMMMEEEEEPPPPP[S] Supervisor Mode Timer Interrupt
110
111
     IHHOOLLLNNNBBBBMMMMEEEEEPPPPPP[S] Supervisor Mode Timer Interrupt
112
113
114
     IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJ[S] Supervisor Mode Timer Interrupt
115
116
     IHHOOLLLNNNBBBBMMMMEEEEEPPPPPDJ[S] Supervisor Mode Timer Interrupt
117
118
     IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJ[S] Supervisor Mode Timer Interrupt
119
120
     IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJ[S] Supervisor Mode Timer Interrupt
121
     IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJ][S] Supervisor Mode Timer Interrupt
122
123
124
     IHHOOLLLNNNBBBBMMMMEEEEEPPPPPJJJJJJ][S] Supervisor Mode Timer Interrupt
125
     IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJJ[S] Supervisor Mode Timer Interrupt
126
127
     IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJD[S] Supervisor Mode Timer Interrupt
128
129
     D
```

```
130 IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJDD[S] Supervisor Mode Timer Interrupt
131
132
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPDJJJJJJJDDD[S] Supervisor Mode Timer Interrupt
133 D
134
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJDDDD[S] Supervisor Mode Timer
     Interrupt
135
136 IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJDDDDD[S] Supervisor Mode Timer
     Interrupt
137
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJDDDDDD[S] Supervisor Mode Timer
138
     Interrupt
139
140
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJDDDDDDD[S] Supervisor Mode Timer
     Interrupt
141 D
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJDDDDDDDD[S] Supervisor Mode Timer
142
     Interrupt
143
144
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJDDDDDDDC[S] Supervisor Mode Timer
     Interrupt
145
146
     IHHOOLLLNNNBBBBMMMMEEEEEPPPPPDJJJJJJJDDDDDDDCC[S] Supervisor Mode Timer
     Interrupt
147
148
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJDDDDDDDDCCC[S] Supervisor Mode Timer
     Interrupt
149 C
150
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJJDDDDDDDCCCC[S] Supervisor Mode Timer
     Interrupt
151
    С
152 IHHOOLLLNNNBBBBMMMMEEEEEPPPPPDJJJJJJJDDDDDDDCCCCC[S] Supervisor Mode Timer
     Interrupt
153
    С
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJJDDDDDDDCCCCCC[S] Supervisor Mode
154
     Timer Interrupt
155
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJDDDDDDDDCCCCCC[S] Supervisor Mode
156
     Timer Interrupt
157
158
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJJDDDDDDDCCCCCCC[S] Supervisor Mode
     Timer Interrupt
159
160
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJDDDDDDDCCCCCCCC[S] Supervisor Mode
     Timer Interrupt
161
162
     IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJDDDDDDDCCCCCCCCG[S] Supervisor Mode
     Timer Interrupt
163
164
     IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJJDDDDDDDDCCCCCCCCGG[S] Supervisor Mode
     Timer Interrupt
165
166
     IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJJDDDDDDDCCCCCCCGGG[S] Supervisor
     Mode Timer Interrupt
167
     G
```

```
168 | IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJDDDDDDDDCCCCCCCGGGG[S] Supervisor
    Mode Timer Interrupt
169
170
   IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJDDDDDDDDCCCCCCCCGGGGG[S] Supervisor
    Mode Timer Interrupt
171
172
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJDDDDDDDCCCCCCCCGGGGGGG[S] Supervisor
    Mode Timer Interrupt
173
174
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJJDDDDDDDDCCCCCCCGGGGGGGG[S] Supervisor
    Mode Timer Interrupt
175
   IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJDDDDDDDDCCCCCCCGGGGGGGGG[S]
176
    Supervisor Mode Timer Interrupt
177
   178
    Supervisor Mode Timer Interrupt
179
180
   Supervisor Mode Timer Interrupt
181
182
   IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJDDDDDDDCCCCCCCCGGGGGGGGGGK[S]
    Supervisor Mode Timer Interrupt
183
   IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJDDDDDDDCCCCCCCGGGGGGGGGKK[S]
184
    Supervisor Mode Timer Interrupt
185
   IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJJDDDDDDDDCCCCCCCGGGGGGGGGGKKK[S]
186
    Supervisor Mode Timer Interrupt
187
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPJJJJJJJJDDDDDDDDCCCCCCCCGGGGGGGGGGKKKK[S]
188
    Supervisor Mode Timer Interrupt
189
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJJDDDDDDDDCCCCCCCGGGGGGGGGGKKKKK[S]
190
    Supervisor Mode Timer Interrupt
191
192
    Supervisor Mode Timer Interrupt
193
194
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJDDDDDDDCCCCCCCGGGGGGGGGKKKKKKK[S]
    Supervisor Mode Timer Interrupt
195
196
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPPJJJJJJJJDDDDDDDDCCCCCCCCGGGGGGGGGKKKKKKKK[S]
    Supervisor Mode Timer Interrupt
197
198
    IHHOOLLLNNNBBBBMMMMEEEEEPPPPPJJJJJJJJDDDDDDDDCCCCCCCGGGGGGGGGGKKKKKKKKK[S
    ] Supervisor Mode Timer Interrupt
199
200
    S] Supervisor Mode Timer Interrupt
201
202
   [S] Supervisor Mode Timer Interrupt
203
```

```
F[S] Supervisor Mode Timer Interrupt
205
 206
  FF[S] Supervisor Mode Timer Interrupt
207
208
  FFF[S] Supervisor Mode Timer Interrupt
209
210
 FFFF[S] Supervisor Mode Timer Interrupt
211 F
 212
  FFFFF[S] Supervisor Mode Timer Interrupt
213
 214
  FFFFF[S] Supervisor Mode Timer Interrupt
215
 216
  FFFFFFF[S] Supervisor Mode Timer Interrupt
217
218
 FFFFFFF[S] Supervisor Mode Timer Interrupt
219
 220
  FFFFFFFF[S] Supervisor Mode Timer Interrupt
221
 222
  FFFFFFFFF[S] Supervisor Mode Timer Interrupt
223
  224
  FFFFFFFFF[S] Supervisor Mode Timer Interrupt
225
FFFFFFFFFF
227 NR_TASKS = 16, SJF test passed!
```

• 优先级调度算法输出测试结果: #define NR\_TASTS(1+15)

```
1 Launch the gemu .....
2
3
  OpenSBI v1.2
4
     / __ \
                       / ____ | _ \_ _ |
5
   | | | |___
                      _ | (___ | |_) || |
6
    | | | | '_ \ / _ \ '_ \ \__ \ |
7
    | |_| | |_) | __/ | | |____) | |_
8
     \___/| .__/ \__|_|
9
         10
11
          1_1
12
   Platform Name
13
                       : riscv-virtio,qemu
  Platform Features
                       : medeleg
14
  Platform HART Count
                       : 1
15
  Platform IPI Device : aclint-mswi
16
```

```
17 | Platform Timer Device : aclint-mtimer @ 10000000Hz
18
   Platform Console Device : uart8250
19
   Platform HSM Device : ---
20 Platform PMU Device
                           : ---
21 Platform Reboot Device : sifive_test
22 | Platform Shutdown Device : sifive_test
   Firmware Base : 0x80000000
23
   Firmware Size
                           : 212 KB
24
   Runtime SBI Version : 1.0
25
26
   DomainO Name
27
                           : root
28 | DomainO Boot HART
                           : 0
29 DomainO HARTS
                           : 0*
                        : 0x000000002000000-0x00000000200ffff (I)
: 0x000000080000000-0x00000008003ffff ()
30 DomainO RegionOO
31 DomainO RegionO1
32 DomainO RegionO2
                           : 0x000000000000000000-0xffffffffffffff (R,W,X)
33 DomainO Next Address
                           : 0x0000000080200000
34 DomainO Next Arg1
                           : 0x000000087e00000
35
   DomainO Next Mode
                           : S-mode
36 DomainO SysReset
                           : yes
37
38 Boot HART ID
                           : 0
   Boot HART Domain
39
                           : root
40 Boot HART Priv Version : v1.12
41 Boot HART Base ISA : rv64imafdch
42 Boot HART ISA Extensions : time,sstc
43 Boot HART PMP Count : 16
44 Boot HART PMP Granularity: 4
45
   Boot HART PMP Address Bits: 54
46 Boot HART MHPM Count : 16
   Boot HART MIDELEG
                           : 0x000000000001666
47
                           : 0x000000000f0b509
48 Boot HART MEDELEG
49
    ...mm_init done!
50 ...proc_init done!
51
   2022 Hello RISC-V
52 [S] Supervisor Mode Timer Interrupt
53
54
   F[S] Supervisor Mode Timer Interrupt
55
56 | FF[S] Supervisor Mode Timer Interrupt
57
   FFF[S] Supervisor Mode Timer Interrupt
58
59
   FFFF[S] Supervisor Mode Timer Interrupt
60
61
62
    FFFFF[S] Supervisor Mode Timer Interrupt
63
   FFFFFF[S] Supervisor Mode Timer Interrupt
64
65
66
   FFFFFFF[S] Supervisor Mode Timer Interrupt
67
   FFFFFFFF[S] Supervisor Mode Timer Interrupt
68
69
70
   FFFFFFFF[S] Supervisor Mode Timer Interrupt
71
```

```
72
     FFFFFFFFF[S] Supervisor Mode Timer Interrupt
 73
 74
     FFFFFFFFF[S] Supervisor Mode Timer Interrupt
 75
    FFFFFFFFFFF[S] Supervisor Mode Timer Interrupt
 76
 77
 78
     FFFFFFFFFFK[S] Supervisor Mode Timer Interrupt
 79
     FFFFFFFFFFKK[S] Supervisor Mode Timer Interrupt
 80
 81
 82
     FFFFFFFFFKKK[S] Supervisor Mode Timer Interrupt
 83
     FFFFFFFFFFKKKK[S] Supervisor Mode Timer Interrupt
 84
 85
 86
     FFFFFFFFFFKKKKK[S] Supervisor Mode Timer Interrupt
 87
     FFFFFFFFFFKKKKKK[S] Supervisor Mode Timer Interrupt
 88
 89
     FFFFFFFFFFKKKKKKKK[S] Supervisor Mode Timer Interrupt
 90
 91
 92
     FFFFFFFFFFKKKKKKKK[S] Supervisor Mode Timer Interrupt
 93
 94
     FFFFFFFFFFKKKKKKKKK[S] Supervisor Mode Timer Interrupt
 95
     FFFFFFFFFFKKKKKKKKKKK[S] Supervisor Mode Timer Interrupt
 96
 97
     FFFFFFFFFFKKKKKKKKKKKK[S] Supervisor Mode Timer Interrupt
98
99
     FFFFFFFFFFKKKKKKKKKKKG[S] Supervisor Mode Timer Interrupt
100
101
     FFFFFFFFFFKKKKKKKKKKKKGG[S] Supervisor Mode Timer Interrupt
102
103
     FFFFFFFFFFKKKKKKKKKKKKGGG[S] Supervisor Mode Timer Interrupt
104
105
106
     FFFFFFFFFFKKKKKKKKKKKKKGGGG[S] Supervisor Mode Timer Interrupt
107
     FFFFFFFFFFKKKKKKKKKKKKGGGGG[S] Supervisor Mode Timer Interrupt
108
109
     FFFFFFFFFFKKKKKKKKKKKKKKGGGGGG[S] Supervisor Mode Timer Interrupt
110
111
     FFFFFFFFFFKKKKKKKKKKKKKGGGGGGG[S] Supervisor Mode Timer Interrupt
112
113
     FFFFFFFFFKKKKKKKKKKKKGGGGGGGG[S] Supervisor Mode Timer Interrupt
114
115
116
     FFFFFFFFFFKKKKKKKKKKKKGGGGGGGG[S] Supervisor Mode Timer Interrupt
117
118
     FFFFFFFFFFKKKKKKKKKKKGGGGGGGGGG[S] Supervisor Mode Timer Interrupt
119
120
     FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGC[S] Supervisor Mode Timer Interrupt
121
     FFFFFFFFFFKKKKKKKKKKKGGGGGGGGGCC[S] Supervisor Mode Timer Interrupt
122
123
124
     FFFFFFFFFFKKKKKKKKKKKGGGGGGGGGCCC[S] Supervisor Mode Timer Interrupt
125
     FFFFFFFFFFKKKKKKKKKKKKKGGGGGGGGGCCCC[S] Supervisor Mode Timer Interrupt
126
```

```
127 C
128
    FFFFFFFFFFFKKKKKKKKKKKGGGGGGGGGCCCCC[S] Supervisor Mode Timer Interrupt
129
130 FFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCC[S] Supervisor Mode Timer Interrupt
131
132
    FFFFFFFFFFFKKKKKKKKKKKGGGGGGGGGCCCCCC[S] Supervisor Mode Timer Interrupt
133
134
    FFFFFFFFFFFKKKKKKKKKKKGGGGGGGGGCCCCCCC[S] Supervisor Mode Timer
    Interrupt
135
    C
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCC[S] Supervisor Mode Timer
136
    Interrupt
137
138
    FFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCD[S] Supervisor Mode Timer
    Interrupt
139 D
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCDD[S] Supervisor Mode Timer
140
    Interrupt
141
142
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCDDD[S] Supervisor Mode Timer
    Interrupt
143
144
    FFFFFFFFFFKKKKKKKKKKKKKGGGGGGGGCCCCCCCDDDD[S] Supervisor Mode Timer
    Interrupt
145
    FFFFFFFFFFFKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDD[S] Supervisor Mode Timer
    Interrupt
147 D
148
    FFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDD[S] Supervisor Mode Timer
    Interrupt
149
    D
150 FFFFFFFFFFKKKKKKKKKKKGGGGGGGGCCCCCCCDDDDDDD[S] Supervisor Mode Timer
    Interrupt
151
    D
    FFFFFFFFFFKKKKKKKKKKKKKGGGGGGGGGGCCCCCCCDDDDDDDDISl Supervisor Mode Timer
152
    Interrupt
153
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDDJ[S] Supervisor Mode
154
    Timer Interrupt
155
156
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCCDDDDDDDJJ[S] Supervisor Mode
    Timer Interrupt
157
158
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDDJJJ[S] Supervisor Mode
    Timer Interrupt
159
160
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGCCCCCCCDDDDDDDJJJJ[S] Supervisor Mode
    Timer Interrupt
161
162
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCCDDDDDDDJJJJJJ[S] Supervisor Mode
    Timer Interrupt
163
164
    FFFFFFFFFFKKKKKKKKKKKKKGGGGGGGGCCCCCCCDDDDDDDJJJJJJ[S] Supervisor Mode
    Timer Interrupt
165
    J
```

```
166 FFFFFFFFFKKKKKKKKKKKGGGGGGGGGCCCCCCCCDDDDDDDDJJJJJJJ[S] Supervisor
    Mode Timer Interrupt
167
168
    FFFFFFFFFFFKKKKKKKKKKKGGGGGGGGGCCCCCCCCDDDDDDDJJJJJJJJF[S] Supervisor
    Mode Timer Interrupt
169
170
    FFFFFFFFFKKKKKKKKKKKKKGGGGGGGGCCCCCCCDDDDDDDJJJJJJJPP[S] Supervisor
    Mode Timer Interrupt
171
172
    FFFFFFFFFKKKKKKKKKKKGGGGGGGGCCCCCCCDDDDDDDJJJJJJJPPP[S] Supervisor
    Mode Timer Interrupt
173
174
    FFFFFFFFFKKKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDJJJJJJJPPPP[S] Supervisor
    Mode Timer Interrupt
175
176
    FFFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDDJJJJJJJPPPPP[S]
    Supervisor Mode Timer Interrupt
177
178
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGCCCCCCCDDDDDDDJJJJJJJPPPPPP[S]
    Supervisor Mode Timer Interrupt
179
180
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDJJJJJJJPPPPPPE[S]
    Supervisor Mode Timer Interrupt
181 E
    FFFFFFFFFFKKKKKKKKKKKGGGGGGGGGGCCCCCCCDDDDDDDDJJJJJJJPPPPPPEE[S]
182
    Supervisor Mode Timer Interrupt
183
    FFFFFFFFFFKKKKKKKKKKKGGGGGGGGGGCCCCCCCDDDDDDDDJJJJJJJPPPPPPEEE[S]
184
    Supervisor Mode Timer Interrupt
185
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDDJJJJJJJPPPPPPEEEE[S]
186
    Supervisor Mode Timer Interrupt
187
    188
    Supervisor Mode Timer Interrupt
189
190
    FFFFFFFFFKKKKKKKKKKKKGGGGGGGGCCCCCCCCDDDDDDDJJJJJJJPPPPPPEEEEEM[S]
    Supervisor Mode Timer Interrupt
191
    FFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDJJJJJJJJPPPPPPEEEEEMM[S]
192
    Supervisor Mode Timer Interrupt
193
194
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCCDDDDDDDJJJJJJJPPPPPPEEEEEMMM[S]
    Supervisor Mode Timer Interrupt
195
    FFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDJJJJJJJJPPPPPPEEEEEMMMM[S]
196
    Supervisor Mode Timer Interrupt
197
198
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDJJJJJJJPPPPPPEEEEEMMMMB[S
    ] Supervisor Mode Timer Interrupt
199
200
    FFFFFFFFFFKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDJJJJJJJJPPPPPPEEEEEMMMMBB[
    S] Supervisor Mode Timer Interrupt
201
    В
```

```
202 FFFFFFFFFKKKKKKKKKKKKKKGGGGGGGGCCCCCCCDDDDDDDJJJJJJJPPPPPPEEEEEMMMMBBB
     [S] Supervisor Mode Timer Interrupt
203
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDJJJJJJJPPPPPPEEEEEMMMMBBB
204
     B[S] Supervisor Mode Timer Interrupt
205
206
    FFFFFFFFFFKKKKKKKKKKKGGGGGGGGGCCCCCCCCDDDDDDDJJJJJJJPPPPPPEEEEEMMMMBBB
     BN[S] Supervisor Mode Timer Interrupt
207
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDJJJJJJJJPPPPPPEEEEEMMMMBBB
208
     BNN[S] Supervisor Mode Timer Interrupt
209 N
    FFFFFFFFFFKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDJJJJJJJJPPPPPPEEEEEMMMMBBB
210
     BNNN[S] Supervisor Mode Timer Interrupt
211
212
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDJJJJJJJPPPPPPEEEEEMMMMBBB
     BNNNL[S] Supervisor Mode Timer Interrupt
213
214
     FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGCCCCCCCDDDDDDDJJJJJJJPPPPPPEEEEEMMMMBBB
     BNNNLL[S] Supervisor Mode Timer Interrupt
215
216
    FFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDDJJJJJJJPPPPPPEEEEEMMMMBBB
     BNNNLLL[S] Supervisor Mode Timer Interrupt
217
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDDJJJJJJJPPPPPPEEEEEMMMMBBB
218
     BNNNLLLO[S] Supervisor Mode Timer Interrupt
219
220
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDDJJJJJJJPPPPPPEEEEEMMMMBBB
     BNNNLLLOO[S] Supervisor Mode Timer Interrupt
221
     FFFFFFFFFFKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDJJJJJJJPPPPPPEEEEEMMMMBBB
222
     BNNNLLLOOH[S] Supervisor Mode Timer Interrupt
223
     FFFFFFFFFFKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDJJJJJJJPPPPPPEEEEEMMMMBBB
224
     BNNNLLLOOHH[S] Supervisor Mode Timer Interrupt
225 I
226
    FFFFFFFFFFKKKKKKKKKKKKGGGGGGGGGCCCCCCCDDDDDDDDJJJJJJJJPPPPPPEEEEEMMMMBBB
     BNNNLLLOOHHI
227
    NR_TASKS = 16, PRIORITY test passed!
```

# 4思考题

1. 在 RV64 中一共用 32 个通用寄存器,为什么 context\_switch 中只保存了14个?

Solution: 因为在本次实验中,线程切换是通过调用函数实现的,所有的 Caller Saved Register 将被保存到当前的栈上,实际上我们只是将PCB里的信息(struct task\_struct)进行了save和 restores。而在中断中,我们则需要保存当前执行环境的所有context.

在 context\_switch 时,需要将就进程的相关信息即PCB入栈,且需要保存返回地址,因此在相关函数中不仅需要保存 Callee Saved Register ,还需要保存 ra 寄存器(返回地址)与 sp 寄存器(栈指针),共计保存 14 个寄存器。

2. 当线程第一次调用时,其 ra 所代表的返回点是 \_\_dummy 。 那么在之后的线程调用中 context\_switch 中,ra 保存/恢复的函数返回点是什么呢? 请同学用 gdb 尝试追踪一次完整的 线程切换流程,并关注每一次 ra 的变换 (需要截图)。

#### Solution:

• 首先使用 disassemble \_\_switch\_to 查看函数 \_\_switch\_to 的地址,发现 ra 的保存与恢复在地址 0x0000000080200160 和 0x0000000080200198 处

```
0x0000000008020018c <+44>:
                                   s9,136(a0)
0x0000000080200190 <+48>:
                          sd
                                   s10,144(a0)
0x0000000080200194 <+52>:
                           sd
                                   s11,152(a0)
0x0000000080200198 <+56>:
                          ld
                                   ra,48(a1)
0x000000008020019c <+60>:
                           ld
                                   sp,56(a1)
0x00000000802001a0 <+64>:
                           ld
                                   s0,64(a1)
0x000000000802001a4 <+68>:
                           1d
                                   s1,72(a1)
                           ld
0x00000000802001a8 <+72>:
                                  s2,80(a1)
0x00000000802001ac <+76>:
                           ld
                                  s3,88(a1)
0x00000000802001b0 <+80>:
                           ld
                                  s4,96(a1)
0x00000000802001b4 <+84>:
                           ld
                                   s5,104(a1)
0x00000000802001b8 <+88>:
                           ld
                                  s6,112(a1)
0x00000000802001bc <+92>:
                           ld
                                  s7,120(a1)
0x00000000802001c0 <+96>:
                           ld
                                  s8,128(a1)
0x00000000802001c4 <+100>:
                          ld
                                   s9,136(a1)
0x00000000802001c8 <+104>: ld
                                  s10,144(a1)
0x00000000802001cc <+108>:
                           ld
                                  s11,152(a1)
0x00000000802001d0 <+112>: ret
```

- 于是我们给这两个地址打上断点, 然后进行测试
  - o 在第一次切换时,可以观察到 \$ra 寄存器的值在保存和恢复时的值分别是 switch\_to+92 和 \_\_\_dummy

o 在后续调度中, \$ra 寄存器的保存和恢复时的值均为 switch\_to+92

```
Breakpoint 1, switch_to () at entry.S:100
        sd ra, 48(a0)
100
(gdb) i r ra
          ra
(gdb) c
Continuing.
Breakpoint 2, __switch_to () at entry.S:115
       ld ra, 48(a1)
115
(gdb) si
       ld sp, 56(a1)
116
(gdb) i r ra
```

# 5 心得体会

在完成Lab 2: RV64 内核线程调度的过程中,整体而言,并不是十分顺利,主要来源于几个方面的Bug,值得反思。

- 不同的类型数之间的比较,在实现优先级调度的时候,对于某整型变量声明为-1,后在与 current ->counter 进行比较的时候,出现比较问题
- 测试代码中,由于声明的 current 变量为 char [] 类型,具体在进行测试时,发现强制类型转换 在本机环境下出现问题
- 在Debug中,发现单步调试不会进入 dummy() 函数,导致该函数中的部分语句对 current->counter 进行的更改没有被检测到,在查询counter变化的过程中踩了不少坑

总的来说,由于较长时间的Debug,我对于内核线程的调度过程有了较为详尽的认识,也对gdb调试以及内核编程有了更深入的了解