

Use cache

# Web-Based Simulator of Superscalar RISC-V Processors

Jiri Jaros, Michal Majer, Jakub Horky and Jan Vavra



Brno University of Technology, Faculty of Information Technology, Brno, CZ





#### **Processor Architecture**





**Instruction Details** 

## **Motivation and Goals**

Mastering computational architectures is key to developing efficient programs. Our webbased simulator helps IT students and professionals understand superscalar processors and HW-SW co-design. With customizable architecture, C compiler support, and performance stats, users can explore RISC-V processor pipelines, identify bottlenecks, and see how algorithm implementations affect execution time, cost, and power. Currently supporting RV32IMFD instruction set, future updates will include 64-bit and vector extensions, providing an accessible tool for optimizing algorithms and preparing developers for modern computing challenges.

# Feature Highlights

- User-Friendly Interface: Simple and illustrative web presentation with detailed information on each block and instruction.
- Fully Configurable Processors: Customize issue width, register files, reorder, load and store buffers, branch predictors, functional and memory units, along with cache memory settings including size, associativity, cache line size, and replacement
- Forward and Backward Simulation: Flexibility to simulate in both directions for thorough analysis.
- GCC Compiler Interface: Build C code into assembly using various optimization levels with syntax highlighting and pairing between C and assembly code.
- Comprehensive Performance Statistics: Access static and dynamic metrics such as FLOPs, IPC, branch prediction accuracy, unit utilization and cache hit rate.
- Benchmark CLI: Command-line interface for benchmarking complex programs.

# Implementation, Testing and Deployment

- Fully Containerized Solution: Implemented in Docker for seamless deployment and scalability.
- Extensive Static Unit Testing: Achieves 83% code coverage.
- Robust Dynamic Testing: Supports 100 concurrent users with a median latency under 1.2 seconds on an Intel i5-8300 laptop with 16GB RAM.





### Source Codes, Live Demo and SC 24 Workshop Paper







**Workshop Paper** 





