



# SCM1612 Wi-Fi 6 and BLE 5 Low-Power SoC

# **Device Driver Development Guide**

Revision 1.3 Date 2025-3-3

# **Contact Information**

Senscomm Semiconductor (<u>www.senscomm.com</u>)
Room 303, International Building, West 2 Suzhou Avenue, SIP, Suzhou, China
For sales or technical support, please send email to info@senscomm.com

#### Disclaimer and Notice

This document is provided on an "as-is" basis only. Senscomm reserves the right to make corrections, improvements and other changes to it or any specification contained herein without further notice.

All liability, including liability for infringement of any proprietary rights, relating to use of information in this document is disclaimed. No licenses express or implied, by estoppel or otherwise, to any intellectual property rights are granted herein. All third party's information in this document is provided as is with NO warranties to its authenticity and accuracy.

All trade names, trademarks and registered trademarks mentioned in this document are property of their respective owners and are hereby acknowledged.

© 2025 Senscomm Semiconductor Co., Ltd. All Rights Reserved.

# **Version History**

| Version | Date       | Description     |
|---------|------------|-----------------|
| 0.1     | 2023-11-23 | Initial draft   |
| 1.0     | 2023-12-22 | Added UART, ADC |
| 1.1     | 2024-10-21 | Added I2S       |
| 1.2     | 2024-11-27 | Updated SPI     |
| 1.3     | 2025-3-3   | Added Audio     |
|         |            |                 |

# **Table of Contents**

| V  | ersion F | History                                       | 3  |
|----|----------|-----------------------------------------------|----|
| 1  | Intro    | duction                                       | 6  |
|    | 1.1      | Device Driver APIs                            | 6  |
|    | 1.2      | Performance Critical Applications             | 6  |
|    | 1.3      | Driver Notification Callback                  |    |
| 2  | PIN      | Control                                       |    |
|    | 2.1      | Pin Mux Options                               |    |
|    | 2.2      | Pin Mux Selection                             | 9  |
| 3  | UAR      | RT                                            |    |
|    | 3.1      | Overview                                      |    |
|    | 3.2      | API Functions                                 |    |
|    | 3.3      | Development Guide                             |    |
|    | 3.4      | Precautions                                   | 11 |
| 4  | SPI      | (Serial Peripheral Interface)                 | 12 |
|    | 4.1      | Overview                                      |    |
|    | 4.2      | API Functions                                 |    |
|    | 4.3      | Development Guide                             | 13 |
|    | 4.4      | Precautions                                   | 16 |
| 5  | I2C      | (Inter-Integrated Circuit)                    | 18 |
|    | 5.1      | Function Description                          | 18 |
|    | 5.2      | API Functions                                 | 18 |
|    | 5.3      | API Functions  Development Guide  Precautions | 18 |
|    | 5.4      | Precautions                                   | 21 |
| 6  | Time     | er                                            | 22 |
|    | 6.1      | Overview                                      |    |
|    | 6.2      | Function Description                          |    |
|    | 6.3      | Development Guide                             | 22 |
|    | 6.4      | Precautions                                   |    |
| 7  | GPI      | O (General Purpose Input/Output)              | 24 |
|    | 7.1      | Overview                                      |    |
|    | 7.2      | API Functions                                 | 24 |
|    | 7.3      | Development Guide                             | 24 |
|    | 7.4      | Precautions                                   | 25 |
| 8  | eFus     | se                                            | 26 |
|    | 8.1      | Function Description                          | 26 |
|    | 8.2      | API Functions                                 |    |
|    | 8.3      | Development Guide                             | 26 |
|    | 8.4      | Precautions                                   | 28 |
| 9  | ADC      | N<br>Zaaraan                                  | 29 |
|    | 9.1      | Function Description                          | 29 |
|    | 9.2      |                                               | 29 |
|    | 9.3      | Development Guide                             | 29 |
|    | 9.4      | Precautions                                   | 30 |
| 10 | ) I2S.   |                                               | 31 |
|    | 10.1     | Overview                                      | 31 |
|    | 10.2     | API Functions                                 | 31 |



| 10.3            | Development Guide    |          |
|-----------------|----------------------|----------|
| 10.4<br>11 ΔΗΙΓ | Precautions          |          |
| 11.1            | Overview             |          |
| 11.2            | API Functions        |          |
| 11.3            | Development Guide    | 35       |
|                 |                      |          |
|                 |                      | A        |
|                 |                      |          |
|                 |                      | AY       |
|                 |                      |          |
|                 |                      |          |
|                 | X                    | <b>Y</b> |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 | •. •                 |          |
|                 | $\mathcal{C}$        |          |
|                 | X                    |          |
|                 |                      |          |
|                 |                      |          |
|                 | $\sim$ ( ) $^{\vee}$ |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |
|                 |                      |          |

# 1 Introduction

This document serves as a comprehensive guide for implementing applications utilizing the SoC peripherals through the SCM1612 device driver. It is designed to assist developers in leveraging the capabilities of the SCM1612 Wi-Fi 6 and BLE 5 Low-Power SoC, focusing on the effective use of Device Driver APIs and their integration into performance-critical applications.

#### 1.1 Device Driver APIs

The SCM1612 SDK provides two distinct levels of APIs:

- Lower Layer APIs
  - Located in: hal/drivers/xxxx/xxxx.c
  - Headers in: include/hal/xxxx.h
  - Purpose: These APIs offer hardware abstraction, primarily involving direct access to hardware registers.
- Application Layer APIs (SCM APIs)
  - Located in: api/scm xxxx.c
  - Headers in: api/include/scm\_xxxx.h
  - Functionality: SCM APIs facilitate easy access to functionalities through generic functions, encapsulating calls to one or more Lower Layer APIs, operating system functions, and basic error handling.

# 1.2 Performance Critical Applications

While SCM APIs simplify development by adding a layer of abstraction over Lower Layer APIs, this might introduce some overhead. For resource-intensive or time-sensitive applications, direct use of Lower Layer APIs is recommended. For example, in scenarios where a custom board requires simultaneous communication over SPI and I2C with an external IC, creating a bespoke device driver utilizing the Lower Layer APIs for SPI and I2C is advisable. Applications can then interface with this custom driver instead of the higher-level SCM APIs.

#### 1.3 Driver Notification Callback

In the SCM1612 SDK, certain peripherals may take time to complete operations initiated by the user. To address this, the SDK offers two categories of APIs:

- Synchronous APIs (scm\_xxxx): These APIs include a timeout parameter and are designed for operations where the application can wait for completion within a specified time frame.
- Asynchronous APIs (scm\_xxxx\_async): These APIs do not include a timeout parameter and are suitable for operations where waiting for completion is not feasible. The completion of these operations is communicated through notification callbacks.

For asynchronous operations, completion notifications are delivered via callback functions. These callbacks are triggered within interrupt contexts and should be designed to execute quickly to avoid delays in interrupt handling. It's important to note that usage of other APIs within these callbacks might be restricted due to the context in which they are executed. Generally, for most use cases, synchronous APIs are recommended for their simplicity and ease of integration into applications.

# 2 PIN Control

Some of the peripherals require SoC pins such SPI, I2C, GPIO, and PWM.

## 2.1 Pin Mux Options

The available pin mux options are listed in the following file

hal/drivers/pinctrl/pinctrl-scm2010.c

Each SoC pin can be configured for one of several predefined functions.

For instance, UART0 and UART1 have the following pin mux options:

```
#ifdef CONFIG USE UARTO
struct pinmux uart0 pin mux[] = {
    MUX("cts", 19, 3),
    MUX("rts", 20, 3),
    MUX("rxd", 0, 4),
MUX("rxd", 21, 0),
    MUX("txd", 1, 4),
MUX("txd", 22, 0),
    MUX("txd", 8, 4),
};
#endif
#ifdef CONFIG_USE_UART1
struct pinmux uart1_pin_mux[] = {
    MUX("cts", 19, 4),
    MUX("rts", 20, 4),
    MUX("rxd", 0, 0),
MUX("rxd", 6, 4),
MUX("rxd", 17, 4),
    MUX("txd", 1, 0),

MUX("txd", 7, 4),

MUX("txd", 8, 3),

MUX("txd", 18, 4),
};
#endif
```

#### 2.2 Pin Mux Selection

Pin selection is board-specific, as each board design uses pins differently. For example, the SCM2010 evaluation board selects pins for UART as follows, found in:

hal/board/scm2010-evb-qfn40/board.c

Seins

Peripheral drivers, such as the UART driver, typically request the pin driver to configure the pin mux automatically.

# 3 UART

#### 3.1 Overview

The SCM1612 SoC supports Universal Asynchronous Receiver Transmitter (UART) to facilitate communication with external devices. The SoC features three UART instances, with one of them configurable as a console to aid in firmware development.

#### 3.2 API Functions

- Initialization and Configuration:
  - `scm\_uart\_init()`: Initializes the UART module.
  - `scm\_uart\_deinit()`: Deinitializes the UART module.
  - `scm\_uart\_reset()`: Resets the UART module.
- Transmittor and Receiver:
  - Data Transmission: `scm\_uart\_tx()`, `scm\_uart\_tx\_async()`
  - Data Reception: `scm\_uart\_rx()`, `scm\_uart\_rx\_async()`

# 3.3 Development Guide

#### [Configuration Structure]

```
struct scm_uart_cfg {
   enum scm_uart_buadrate buadrate;
   enum scm_uart_data_bits data_bits;
   enum scm_uart_parity parity;
   enum scm_uart_stop_bits stop_bits;
   uint8_t dma_en;
};
```

- baudrate: Selects the baud rate (ranging from 50 to 115200).
- data\_bits: Chooses the length of data bits (5, 6, 7, or 8 bits)
- parity: Sets parity (options: no parity, odd parity, even parity).
- stop bits: Determines the length of stop bits (1 bit or 2 bits).
- dma en: Enables or disables DMA transfer.

#### [Events Handling]

- SCM\_UART\_EVENT\_TX\_CMPL: Triggered upon the completion of UART transmission using asynchronous API.
- SCM\_UART\_EVENT\_RX\_CMPL: Triggered upon the completion of UART reception using asynchronous API.

Usage Steps for Transmission (Tx) and Reception (Rx):

- Step 1: Initialize the UART with the required configuration.
- Step 2: **Transmit or Receive data** to/from the connected devices.
- Step 3: Deinitialize the UART when it is no longer in use.

#### 3.4 Precautions

# 4 SPI (Serial Peripheral Interface)

#### 4.1 Overview

The Serial Peripheral Interface (SPI) of SCM1612 supports both master and slave modes, enabling communication with external devices. It can be configured for standard SPI or Quad SPI (QSPI) for interfacing with Quad SPI compatible devices.

SPI mater supports command, address and data phase and the data can be transferred without command and address phase.

To receive or send data through the SPI slave, the peer master must send 8bits command and 8bits dummy data via single IO before sending or receiving actual data.

#### 4.2 API Functions

- Initialization and Configuration:
  - `scm\_spi\_init()`: Initializes the SPI module.
  - `scm\_spi\_deinit()`: Deinitializes the SPI module.
  - `scm\_spi\_configure()`: Sets up SPI parameters and options.
  - `scm\_spi\_reset()`: Resets the SPI module.
- Master Mode Operations:
  - Data Transmission: `scm\_spi\_master\_tx()`, `scm\_spi\_master\_tx\_async()`
  - Data Reception: `scm\_spi\_master\_rx()`,`scm\_spi\_master\_rx\_async()`
  - Combined Transmission and Reception: scm\_spi\_master\_tx\_rx()`,`scm\_spi\_master\_tx\_rx\_async()`
  - Command-based Operations:` scm\_spi\_master\_tx\_with\_cmd()`,`scm\_spi\_master\_rx\_with\_cmd()`,etc
- Slave Mode Operations:
  - Buffer Management: `scm\_spi\_slave\_set\_tx\_buf()`, `scm\_spi\_slave\_set\_rx\_buf()`, `scm\_spi\_slave\_set\_tx\_rx\_buf()`
  - User State Management: `scm\_spi\_slave\_set\_user\_state()`

## 4.3 Development Guide

#### [Configuration]

```
struct scm_spi_cfg {
   enum scm_spi_role role;
   enum scm_spi_mode mode;
   enum scm_spi_data_io_format data_io_format;
   enum scm_spi_bit_order bit_order;
   enum scm_spi_dummy_cycle slave_extra_dummy_cycle;
   uint32_t master_cs_bitmap;
   enum scm_spi_clk_src clk_src;
   uint8_t clk_div_2mul;
   uint8_t dma_en;
}
```

- role: select master or slave
- mode: CPOL and CPHA mode
  - SCM\_SPI\_MODE\_0: active high, odd edge sampling
  - SCM\_SPI\_MODE\_1: active high, even edge sampling
  - SCM\_SPI\_MODE\_2: active low, odd edge sampling
  - SCM\_SPI\_MODE\_3: active low, even edge sampling
- data\_io\_format: select io format
  - SPI DATA IO FORMAT SIGNLE
  - SPI\_DATA\_IO\_FORMAT\_DUAL
  - SPI DATA IO FORMAT QUAD

note: scm\_spi\_master\_tx\_rx and scm\_spi\_master\_tx\_rx\_sync cannot be used in DUAL or QUAD IO format.

- bit order: select bit order
  - SPI BIT MSB FIRST
  - SPI\_BIT\_LSB\_FIRST
- slave\_extra\_dummy\_cycle
  - SCM\_SPI\_DUMMY\_CYCLE\_NONE
  - SCM SPI DUMMY CYCLE SINGLE IO 8
  - SCM\_SPI\_DUMMY\_CYCLE\_SINGLE\_IO\_16
  - SCM\_SPI\_DUMMY\_CYCLE\_SINGLE\_IO\_24
  - SCM\_SPI\_DUMMY\_CYCLE\_SINGLE\_IO\_32
  - SCM\_SPI\_DUMMY\_CYCLE\_DUAL\_IO\_4
  - SCM\_SPI\_DUMMY\_CYCLE\_DUAL\_IO\_8
  - SCM\_SPI\_DUMMY\_CYCLE\_DUAL\_IO\_12
  - SCM SPI DUMMY CYCLE DUAL IO 16
  - SCM\_SPI\_DUMMY\_CYCLE\_QUAD\_IO\_2
  - SCM\_SPI\_DUMMY\_CYCLE\_QUAD\_IO\_4
  - SCM\_SPI\_DUMMY\_CYCLE\_QUAD\_IO\_6

- SCM SPI DUMMY CYCLE QUAD IO 8
- master\_cs\_bitmap: Bitmap of GPIO numbers to be used for chip-selects
- clk\_src: select SPI IO clock source
  - SPI CLK SRC XTAL: XTAL 40Mhz
  - SPI\_CLK\_SRC\_PLL: PLL clock. SPI0 and SPI1 use 240Mhz PLL clock, SPI2 uses 80Mhz PLL clock
- clk\_div\_2mul: source clock divide value. Divide the setting value by multiplying it by 2.
  - ex) clk\_src = SPI\_CLK\_SRC\_XTAL and clk\_div\_2mul = 20, SPI IO clock io is 1Mhz.
- dma en: enable or disable DMA transfer

#### [Events]

- Master event
  - SCM\_SPI\_EVENT\_MASTER\_TRANS\_CMPL: SPI transfer complete event. This event is triggered for asynchronous API
- Slave event
  - SCM\_SPI\_EVENT\_SLAVE\_TX\_REQUEST : Occurs when read command is received.
  - SCM\_SPI\_EVENT\_SLAVE\_RX\_REQUEST : Occurs when read command is received.
  - SCM\_SPI\_EVENT\_SLAVE\_USER\_CMD: Occurs when an undefined command is received.
  - SCM\_SPI\_EVENT\_SLAVE\_TRAN\_CMPL: SPI transfer complete event.

Usage Steps for Master Mode:

Step 1: Initialize the SPI

Step 2: Configure the SPI as a master role

Step 3: Transmit or Receive data to and from the slave devices

Step 4: Deinitialize the SPI when it is no longer used

```
void sample_spi(void)
{
    struct scm_spi_cfg cfg;
```

\_\_\_\_\_

```
int ret;

memset(&cfg, 0, sizeof(cfg));
   cfg.role = SCM_SPI_ROLE_MASTER;
   cfg.mode = SCM_SPI_MODE_0;
   cfg.data_io_format = SCM_SPI_DATA_IO_FORMAT_SINGLE;
   cfg.bit_order = SCM_SPI_BIT_ORDER_MSB_FIRST;
   cfg.clk_src = SCM_SPI_CLK_SRC_XTAL,
   cfg.clk_div_Zmul = 20,
   cfg.dma_en = 0,

   scm_spi_init(SCM_SPI_IDX_0);
   scm_spi_configure(SCM_SPI_IDX_0, &cfg, NULL, NULL);

   scm_spi_master_tx(SCM_SPI_IDX_0, 0, tx_buf, tx_len, 1000);
   scm_spi_master_rx(SCM_SPI_IDX_0, 0, rx_buf, rx_len, 1000);
   scm_spi_master_tx_rx(SCM_SPI_IDX_0, 0, tx_buf, tx_len, rx_buf, rx_len, 1000);

   scm_spi_deinit(SCM_SPI_IDX_0, 0, tx_buf, tx_len, rx_buf, rx_len, 1000);
```

Usage Steps for Slave Mode:

Step 1: Initialize the SPI.

Step 2: Configure SPI as Slave.

Step 3: Manage Tx/Rx buffers and respond to events.

Step 4: Deinitialize SPI after use.

```
int volatile g_spi_complete;

void spi_slave_complete_wait(void)
{
    g_spi_complete = 0;
    while (1) {
        if (g_spi_complete) {
          }
     }
}

Int spi_slave_notify(struct scm_spi_event *event, void *ctx)
{
```

\_\_\_\_

```
Switch (event->type) {
    case SCM SPI EVENT SLAVE TRANS CMPL:
        g spi complete = 1;
        break;
    default:
        break;
    return 0;
}
void sample spi(void)
   struct scm spi cfg cfg;
   int ret;
   memset(&cfg, 0, sizeof(cfg));
   cfg.role = SCM SPI ROLE SLAVE;
   cfg.mode = SCM SPI MODE 0;
   cfg.data io format = SCM SPI DATA IO FORMAT SINGLE;
   cfg.bit order = SCM SPI BIT ORDER MSB FIRST;
   cfg.clk_src = SCM_SPI_CLK_SRC_XTAL,
   cfg.clk div 2mul = 20,
   cfg.dma_en = 0,
   scm spi init(SCM SPI IDX 0);
   scm_spi_configure(SCM_SPI_IDX_0, &cfg, spi_slave_notify, NULL);
   scm spi slave set tx buf(SCM SPI IDX 0, tx buf, tx len);
   scm spi slave complete wait();
   scm spi slave set rx buf(SCM SPI IDX 0, rx buf, rx len);
   scm_spi_slave_complete_wait();
   scm_spi_slave_set_tx_rx_buf(SCM_SPI_IDX_0, tx_buf, tx_len,
                                   rx buf, rx len);
   scm_spi_slave_complete_wait();
   scm spi deinit(SCM SPI IDX 0);
```

#### 4.4 Precautions

#### SPI Instances:

SCM1612 provides three SPI instances. SPI0 is dedicated to flash memory and is not available for other uses.

\_\_\_\_

#### • DMA Usage:

If using DMA, ensure transmission and reception buffers are in the DMA-allowed area.

#### Slave Mode Considerations:

The notification function in Slave mode should execute quickly to avoid transaction failures due to master clock delays.

#### Multiple slaves support as a slave:

The SPI driver should support this feature, e.g., by enabling CONFIG\_SPI\_SUPPORT\_MULTI\_SLAVES\_AS\_A\_SLAVE for atcspi driver. And the master must provide enough dummy cycles between command and data, which should also be configured in the slave as slave\_extra\_dummy\_cycle parameter.

Number of dummy cycles to be required depends on SPI clock speed.

#### Multiple slaves support as a master:

The SPI driver should support this feature, e.g., by enabling CONFIG\_SPI\_SUPPORT\_MULTI\_SLAVES\_AS\_A\_MASTER for atcspi driver. And the master must be supplied with the bitmap of GPIO numbers via master cs bitmap parameter.

For example, if GPIO0 and GPIO15 are to be used to control slave1 and slave2, respectively, master\_cs\_bitmap must be 0x00008001.

17 of 36

\_\_\_\_\_

# 5 I2C (Inter-Integrated Circuit)

## **5.1 Function Description**

The SCM1612 SoC supports I2C in both master and slave modes, facilitating communication with various external devices. The I2C interface is designed to handle standard data transfer protocols, ensuring compatibility with a wide range of I2C-compatible devices.

#### 5.2 API Functions

- Initialization and Configuration:
  - `scm\_i2c\_init()`: Initializes the I2C module.
  - `scm\_i2c\_deinit()`: Deinitializes the I2C module.
  - `scm\_i2c\_configure()`: Configures I2C parameters and options.
  - `scm\_i2c\_reset()`: Resets the I2C module.
- Master Mode Operations:
  - Data Transmission: `scm\_i2c\_master\_tx()`, `scm\_i2c\_master\_tx\_async()`
  - Data Reception: `scm\_i2c\_master\_rx()`, `scm\_i2c\_master\_rx\_async()`
  - Combined Transmission and Reception: `scm\_i2c\_master\_tx\_rx()`, `scm\_i2c\_master\_tx\_rx\_async()`
  - Device Probing: `scm\_i2c\_master\_probe()`
- Slave Mode Operations:
  - Transmit Request: `scm\_i2c\_slave\_tx()`
  - Receive Request: `scm\_i2c\_slave\_rx()`

## 5.3 Development Guide

## [Events]

- Master events
  - SCM\_I2C\_EVENT\_MASTER\_TRANS\_CMPL: when the master completes the trasfer
- Slave events

- SCM\_I2C\_EVENT\_SLAVE\_RX\_REQUEST: when the slave receives the RX (master to slave) data request
- SCM\_I2C\_EVENT\_SLAVE\_TX\_REQUEST: when the slave receives the TX (slave to master) data request
- SCM\_I2C\_EVENT\_SLAVE\_RX\_CMPL: when the slave completes the reception
- SCM\_I2C\_EVENT\_SLAVE\_TX\_CMPL: when the slave completes the transmission.

Usage Steps for Master Mode:

Step 1: Initialize the I2C

Step 2: Configure I2C as Master.

Step 3: Perform Transmit/Receive operations.

Step 4: Deinitialize I2C after use.

```
static int i2c master notify(struct scm i2c event *event, void *ctx)
   return 0;
void sample_i2c(void)
   struct scm i2c cfg cfg;
   int ret;
   memset(&cfg, 0, sizeof(cfg));
   cfg.role = SCM_I2C_ROLE_MASTER;
   cfg.master_clock = 400 * 1000;
   cfg.pull up en = 1;
   scm i2c init(SCM I2C IDX 0);
   scm i2c configure (SCM I2C IDX 0, &cfg, i2c master notify, NULL);
   scm_i2c_master_tx(SCM_I2C_IDX_0, SLAVE_DEVICE_ADDR, tx_buf, tx_len, 1000);
   scm i2c master tx rx(SCM I2C IDX 0, SLAVE DEVICE ADDR,
                             tx_buf, tx_len, buf, len, 1000);
   scm_i2c_master_rx(SCM_I2C_IDX_0, SLAVE_DEVICE_ADDR, buf, len, 1000);
   scm i2c deinit(SCM I2C IDX 0);
```

Usage Steps for Slave Mode:

Step 1: Initialize the I2C

Step 2: Configure I2C as Slave.

Step 3: When I2C notify functions is called, prepare Tx or Rx data

Step 4: Deinitialize I2C after use.

#### Sample:

```
static int i2c slave notify(struct scm i2c event *event, void *ctx)
   switch (event->type) {
   case SCM_I2C_EVENT_SLAVE_TX_REQUEST:
             scm_i2c_slave_tx(SCM_I2C_IDX_1, tx_buf, tx_len);
   break;
   case SCM I2C EVENT SLAVE RX REQUEST:
          scm i2c slave rx(SCM I2C IDX 1, rx buf, rx len);
   break;
   case SCM I2C EVENT SLAVE TX CMPL:
      len = event->data.slave tx cmpl.len;
      /* do something about tx data */
   break;
   case SCM I2C EVENT SLAVE RX CMPL:
      len = event->data.slave rx cmpl.len;
      /* do something about rx data */
   break;
   default:
   break;
   return 0;
void sample_i2c(void)
   struct scm_i2c_cfg cfg;
   int ret;
   memset(&cfg, 0, sizeof(cfg));
   cfg.role = SCM I2C ROLE SLAVE;
   cfg.pull up en = 1;
```

```
scm_i2c_init(SCM_I2C_IDX_0);
scm_i2c_configure(SCM_I2C_IDX_1, &cfg, i2c_slave_notify, NULL);
...
scm_i2c_deinit(SCM_I2C_IDX_1);
}
```

#### 5.4 Precautions

For the slave role, if the user supplied buffer is not enough,

- When master tries to read beyond the buffer, 0 will be returned to master
- When master tries to write beyond the buffer, the data is silently dropped.

# 6 Timer

#### 6.1 Overview

The SCM1612 SoC is equipped with robust timer functionalities, offering two hardware timers. Each timer features four channels, enabling them to be configured in various modes. This flexibility allows the creation of four independent timers for diverse application needs.

# **6.2 Function Description**

- scm\_timer\_configure: Configures the timer mode
- scm timer start: Starts the timer
- scm\_timer\_stop: Stops the timer
- scm timer start multi: Starts multiple timers at the same time
- scm\_timer\_stop\_multi: Stops multiple timers at the same time
- scm\_timer\_value: Reads the value of timer if it is configured as free-run mode

# 6.3 Development Guide

Perform the following steps.

Step 1: Configure the timers

Step 2: Start the timers

Step 3: Read the timers

Step 4: Stop the timers

#### Sample:

```
static uint8_t timer_id[3] = { 0, 1, 2};
static int timer_notify(uint32_t pin, void *ctx)
{
```

```
uint8_t timer_id = *((uint8_t *)ctx);
   /* differentiate the notification based on the context provided */
   return 0;
void sample timer(void)
   struct scm timer cfg cfg0, cfg1, cfg2;
  uint32 t value;
   cfg0.mode = SCM TIMER MODE PERIODIC;
   cfg0.intr en = 1;
   cfg0.data.periodic.duration = 1000000;
   cfg1.mode = SCM TIMER MODE ONESHOT;
   cfg1.intr en = 1;
   cfg1.data.oneshot.duration = 3000000;
   cfg2.mode = SCM TIMER MODE FREERUN;
   cfg2.data.freerun.freq = 1000000;
   scm timer configure (SCM TIMER IDX 0, SCM TIMER CH 0, timer notify, &cfg0,
&timer id[0]);
   scm timer configure (SCM TIMER IDX 1, SCM TIMER CH 1, timer notify, &cfg1,
&timer id[1]);
   scm timer start(SCM TIMER IDX 0, SCM TIMER CH 0);
   scm_timer_start(SCM_TIMER_IDX_0, SCM_TIMER_CH_1);
   scm timer value (SCM TIMER IDX 0, SCM TIMER CH 2, &value);
   scm timer stop multi(SCM TIMER IDX 0, 1 << SCM TIMER CH 0 | 1
SCM TIMER CH 1);
```

# 6.4 Precautions

The TIMER1 instance is used by the power management and BLE subsystems. When PM or BLE is used. When PM or BLE is enabled, the application should not call the timer API with the index SCM\_TIMER\_IDX\_1

# 7 GPIO (General Purpose Input/Output)

#### 7.1 Overview

The SCM1612 SoC is equipped with 25 General Purpose Input/Output (GPIO) pins. These GPIOs can be configured as inputs or outputs, offering versatile functionality for interfacing with external hardware and sensors.

#### 7.2 API Functions

- Configuration and Control:
  - `scm\_gpio\_configure()`: Configures a GPIO pin as input or output, with options for pull-up or pull-down resistors.
  - `scm\_gpio\_write()`: Sets the output level of a GPIO pin.
  - `scm\_gpio\_read()`: Reads the input level of a GPIO pin.
  - `scm\_gpio\_enable\_interrupt()`: Enables GPIO interrupts, allowing for event-driven programming.
  - `scm\_gpio\_disable\_interrupt()`: Disables GPIO interrupts.

## 7.3 Development Guide

Basic Steps for GPIO Usage:

Step 1: Configure the GPIO pin for the intended input/output functionality.

Step 2: For output usage, write the desired level to the GPIO pin.

Step 3: For input usage, read the level from the GPIO pin as required.

Step 4: If using interrupts, enable them and provide a callback function to handle events.

#### Sample Code:

#### 7.4 Precautions

Power Domains:

GPIO pins 0 to 7 are in the "Always ON" power domain, meaning they can maintain their state and receive wake-up events during low power modes.

Interrupt Handling:

Care should be taken to ensure that interrupt callback functions are efficient and do not block critical tasks.

# 8 eFuse

## 8.1 Function Description

SCM1612's eFuse (electrically programmable fuses) provides 1024 bits of non-volatile memory. This feature is typically used for storing system-critical data such as secure boot keys, device identity, and RF calibration data.

#### 8.2 API Functions

- eFuse Operations:
  - `scm\_efuse\_read()`: Reads data from a specified eFuse address.
  - `scm\_efuse\_write()`: Writes data to a specified eFuse address.

## 8.3 Development Guide

The reserved fields and their size are shown below.

| #define SCM_EFUSE_ADDR_ROOT_KEY    | 0   |
|------------------------------------|-----|
| #define SCM_EFUSE_SIZE_ROOT_KEY    | 128 |
| #define SCM EFUSE ADDR PARITY      | 128 |
| #define SCM EFUSE SIZE PARITY      | 1   |
|                                    |     |
| #define SCM_EFUSE_ADDR_HARD_KEY    |     |
| #define SCM_EFUSE_SIZE_HARD_KEY    | 1   |
| #define SCM EFUSE ADDR FLASH PROT  | 130 |
| #define SCM_EFUSE_SIZE_FLASh_PROT  |     |
|                                    |     |
| #define SCM_EFUSE_ADDR_SECURE_BOOT |     |
| #define SCM_EFUSE_SIZE_SECURE_BOOT | 1   |
| #define SCM EFUSE ADDR AR BL EN    | 132 |
| #define SCM EFUSE SIZE AR BL EN    |     |
|                                    |     |
| #define SCM_EFUSE_ADDR_SDIO_OCR_EN | 132 |
| #define SCM_EFUSE_SIZE_SDIO_OCR_EN | 1   |
|                                    |     |

```
#define SCM EFUSE ADDR AR FW EN
                                       133
#define SCM EFUSE SIZE AR FW EN
                                       1
#define SCM EFUSE ADDR CUST ID
                                      160
#define SCM EFUSE SIZE CUST ID
                                      8
#define SCM EFUSE ADDR CHIP ID
                                      192
#define SCM EFUSE SIZE CHIP ID
                                      32
#define SCM EFUSE ADDR PK HASH
                                      224
#define SCM EFUSE SIZE PK HASH
                                      256
#define SCM EFUSE ADDR SDIO OCR
                                      544
#define SCM EFUSE SIZE SDIO OCR
                                      20
#define SCM EFUSE ADDR WLAN MAC ADDR
                                       576
#define SCM EFUSE SIZE WLAN MAC ADDR
                                       48
#define SCM EFUSE ADDR BLE MAC ADDR
                                       624
#define SCM EFUSE SIZE BLE MAC ADDR
                                       48
#define SCM EFUSE ADDR RF CAL
#define SCM EFUSE SIZE RF CAL
                                      64
#define SCM EFUSE ADDR AL BL VER
                                       736
#define SCM EFUSE SIZE AL BL VER
                                       64
#define SCM EFUSE ADDR RESERVED
                                       800
#define SCM EFUSE SIZE RESERVED
                                       224
```

#### Sample:

## 8.4 Precautions

As eFuse can be written only once, care must be taken when writing new values.

Each bit of eFuse can be turned from 0 to 1, not the other way around. In special circumstances, the same field can be written multiple times to set the specific bits into 1.

# 9 ADC

## 9.1 Function Description

The SCM1612 SoC features an Analog to Digital Converter (ADC) capable of reading analog voltage levels and converting these values to digital format. The table below presents the mapping between the physical GPIO pins and their corresponding ADC channels.

| ADC Channel | GPIO Pin |
|-------------|----------|
| 4           | 4        |
| 5           | 7        |
| 6           | 0        |
| 7           | 1        |

#### 9.2 API Functions

- ADC measurement:
  - `scm\_adc\_read()`, `scm\_adc\_read\_aync()`: Reads data from a specified ADC channel.
  - `scm\_adc\_reset()`: Resets the ADC

## 9.3 Development Guide

## Sample Code:

```
static int adc_notify(void *ctx)
{
   return 0;
}
uint16 ch0_buf[8];
uint16 ch1_buf[16];
void sample_efuse(void)
```

\_\_\_\_\_

```
{
    scm_adc_read(SCM_ADC_SINGLE_CH_0, ch0_buf, 8);
    scm_adc_read_async(SCM_ADC_SINGLE_CH_1, ch1_buf, 16, adc_notify, NULL);
}
```

This sample demonstrates how to perform synchronous and asynchronous ADC readings. The scm\_adc\_read function is used for synchronous reading from channel 0, while scm\_adc\_read\_async is utilized for asynchronous reading from channel 1 with a callback function.

#### 9.4 Precautions

# 10 I2S

#### 10.1 Overview

The I2S of SCM1612 supports both master and slave modes, enabling exchange of audio sample data with an external audio CODEC. It supports various formats and word lengths on I2S bus as described below.

#### 10.2 API Functions

- Initialization and Configuration:
  - `scm\_i2s\_init()`: Initializes the I2S module.
  - `scm\_i2s\_deinit()`: Deinitializes the I2S module.
  - `scm\_i2s\_configure()`: Sets up I2S parameters and options.
  - `scm\_i2s\_start()`: Starts I2S data stream(s) in specified direction(s).
  - `scm\_i2s\_stop()`: Stops I2S data stream(s) in specified direction(s).
  - `scm\_i2s\_read\_block()`: Reads one block of audio samples from the I2S input stream, returning success or error codes.
  - `scm\_i2s\_write\_block()`: Writes one block of audio samples to the I2S output stream, returning success or error codes.
  - `scm\_i2s\_get\_block\_buffer\_size()`: Returns configured block buffer size.

## 10.3 Development Guide

#### [Configuration]

```
struct scm_i2s_cfg {
  enum scm_i2s_wl word_length; // Number of bits per audio word (channel)
  enum scm_i2s_fmt format; // I/O format
  enum scm_i2s_role role; // Bus role (master/slave)
  enum scm_i2s_direction dir; // Data transfer direction (Tx/Rx)
  uint32_t fs; // Audio sampling frequency in Hz
  int duration_per_block; // Time duration per buffer block in ms
  int number_of_blocks; // Max number of buffer blocks to allocate
  int timeout; // Read/write timeout in ms
}
```

- word\_length: Number of bits per a single audio word, i.e., channel
  - SCM\_I2S\_WL\_16: 16 bitsSCM I2S WL 20: 20 bits
  - SCM\_I2S\_WL\_24: 24 bits

Note that word length of 20 or 24 bits will occupy 32 bits in memory.

- format: Select io format
  - SCM I2S FMT I2S
  - SCM I2S FMT LJ
  - SCM I2S FMT RJ
- role: Select a role on the bus
  - SCM\_I2S\_ROLE\_MASTER: Generates I2S bit clock and word clock.
  - SCM I2S ROLE SLAVE
- dir: Specify data transfer direction
  - SCM\_I2S\_RX
  - SCM I2S TX
- fs: Audio sampling frequency in Hz
- duration\_per\_block: Time duration corresponding to one buffer block in milliseconds
  - Note: Must be less than 1000 (1 second).
- number\_of\_blocks: Maximum number of buffer blocks to allocate
- timeout: Read/Write timeout in milliseconds

#### Usage Steps for Transmission:

- 1: Initialize the I2S.
- 2: Configure the I2S both for Tx and Rx directions.
- 3: Start I2S stream in Tx direction.
- 4: Write audio sample blocks to the I2S Tx stream.
- 5: Stop Tx stream and deinitialize I2S when no longer used.

```
void sample_i2s_write(uint32 pattern)
{
    struct scm_i2s_cfg cfg;
    int bufsz;
    uint8_t *buf;

    scm_i2s_init();

    memset(&cfg, 0, sizeof(cfg));
    cfg.word_length = SCM_I2S_WL_16;
    cfg.format = SCM_I2S_FMT_I2S;
    cfg.role = SCM_I2S_ROLE_MASTER;
    cfg.fs = 44100;
    cfg.duration_per_block = 100;
    cfg.number_of_blocks = 5;
    cfg.timeout = 3000;

    cfg.dir = SCM_I2S_RX;
    scm_i2s_configure(&cfg);
```

```
cfg.dir = SCM_I2S_TX;
scm_i2s_configure(&cfg);

bufsz = scm_i2s_get_block_buffer_size(&cfg);
buf = zalloc(bufsz);

for (int i = 0; i < bufsz / 4; i = i + 4) {
    memcpy(buf + i, &pattern, sizeof(uint32_t));
}

scm_i2s_start(SCM_I2S_TX);

for (int i = 0; i < cfg.number_of_blocks; i++) {
    scm_i2s_write_block(buf, bufsz);
}

scm_i2s_stop(SCM_I2S_TX);

free(buf);

scm_i2s_deinit();
}</pre>
```

#### **Usage Steps for Reception:**

- 1: Initialize the I2S.
- 2: Configure the I2S both for Tx and Rx directions.
- Start I2S stream in Rx direction.
- 4: Read audio sample blocks from the I2S Rx stream.
- 5: Stop Rx stream and deinitialize I2S when no longer used.

```
void sample_i2s_read(void)
{
    struct scm_i2s_cfg cfg;
    int bufsz, len;
    uint8_t *buf;

    scm_i2s_init();

    memset(&cfg, 0, sizeof(cfg));
    cfg.word_length = SCM_I2S_WL_16;
    cfg.format = SCM_I2S_FMT_I2S;
    cfg.role = SCM_I2S_ROLE_MASTER;
    cfg.fs = 44100;
    cfg.duration_per_block = 100;
    cfg.number_of_blocks = 5;
```

```
cfg.timeout = 3000;
   cfq.dir = SCM I2S RX;
   scm i2s configure(&cfg);
   cfg.dir = SCM I2S TX;
   scm i2s configure(&cfg);
   bufsz = scm i2s get block buffer size(&cfg);
   buf = zalloc(bufsz);
   scm i2s start(SCM I2S RX);
   while (1) {
      ret = scm_i2s_read_block(buf, &len);
      if (ret) {
          if (ret == WISE ERR NO MEM) {
             printf("I2S is not running.\n");
          Break;
      /* Do something with buf */
   Scm_i2s_stop(SCM_I2S_RX);
   free (buf);
   scm_i2s_deinit();
}
```

## 10.4 Precautions

#### • Memory usage:

SCM1612 has limited memory available for I2S streaming. Adjust cfg.duration\_per\_block and cfg.number\_of\_blocks accordingly to prevent memory overflow.

#### Configuration:

Both I2S Tx and Rx directions must be configured regardless of the actual data transfer direction. Ensure that the parameters for both directions are identical.

# 11 AUDIO

#### 11.1 Overview

The CODEC API is provided to control an external audio CODEC. It will usually be used together with the I2S API.

#### 11.2 API Functions

- Initialization and Configuration:
  - `scm audio init()`: Initializes the Audio CODEC.
  - `scm\_audio\_deinit()`: Deinitializes the Audio CODEC.
  - `scm audio configure()`: Sets up Audio CODEC parameters.
  - `scm\_audio\_start()`: Starts the specified Audio CODEC interface.
  - `scm audio stop()`: Stops the specified Audio CODEC interface.
  - `scm\_audio\_get\_volume()`: Get the current volume.
  - `scm\_audio\_set\_volume()`: Set the current volume.
  - `scm\_audio\_mute()`: Mutes the specified Audio CODEC interface.
  - `scm\_audio\_unmute()`: Unmutes the specified Audio CODEC interface.

## 11.3 Development Guide

#### [Configuration]

- mclk\_freq: Frequency of the MCLK signal in Hz
- word\_length: Number of bits per a single audio word, i.e., channel
  - SCM\_I2S\_WL\_16: 16 bits
  - SCM I2S WL 20: 20 bits
  - SCM\_I2S\_WL\_24: 24 bits
- format: Select io format
  - SCM I2S FMT I2S
  - SCM I2S FMT LJ

- SCM I2S FMT RJ
- role: Select a role on the bus
  - SCM\_I2S\_ROLE\_MASTER : Generates I2S bit clock and word clock.
  - SCM\_I2S\_ROLE\_SLAVE
- fs: Audio sampling frequency in Hz

#### Usage Steps:

- 1: Initialize the Audio CODEC.
- 2: Configure the Audio CODEC.
- 3: Start Audio CODEC's Input and output interface.

```
void start_audio_input(void)
{
    struct scm_audio_cfg cfg;

    scm_audio_init();

    memset(&cfg, 0, sizeof(cfg));
    cfg.mclk_freq = 12000000;
    cfg.word_length = SCM_I2S_WL_16;
    cfg.format = SCM_I2S_FMT_I2S;
    cfg.role = SCM_I2S_ROLE_SLAVE;
    cfg.fs = 44100;

    scm_audio_configure(&cfg);

    scm_audio_start(SCM_AUDIO_INPUT);
    scm_audio_start(SCM_AUDIO_OUTPUT);
}
```