| Name:Servando_Olvera                               | ID#               | 1001909287   |  |  |
|----------------------------------------------------|-------------------|--------------|--|--|
| oate Submitted:03-19-2024_                         | Time Submi        | itted4:00_pm |  |  |
| CSE 3341 D                                         | igital Logic Desi | gn II        |  |  |
| CSE 5357 Advanced Digital Logic Design             |                   |              |  |  |
| Spring Semester 2024                               |                   |              |  |  |
| Lab 2 – Registered Eight x Eight Signed Multiplier |                   |              |  |  |
| 200 points                                         |                   |              |  |  |
| Due Date – March 21, 2024, 11:59 PM                |                   |              |  |  |
| Submit on C                                        | anvas Assignm     | nents        |  |  |
| Note – Late submis                                 | sions will not b  | e accepted!  |  |  |

## **USIGNED VERISON**

## **DESIGN REQUIREMENTS**

Your assignment is to design a registered eight-by-eight unsigned multiplier by enhancing the four-by-four unsigned shift-and-add multiplier shown and discussed in class.

#### **REQUIREMENTS:**

- 1. Registered 8 x 8 multiplier
- 2. Unsigned numbers
- 3. SystemVerilog implementation
- 4. Design verification (simulation)
- 5. DE10-Lite realization

#### **DESIGN VERIFICATION (simulation)**

- 1. Simulate your designs to verify their correctness. Use the following values for M and Q in your simulations.
  - (a) 011111111 x 00000001
  - (b) 00010101 x 00101010
  - (b) 011111111 x 111111111
  - (c) 10101010 x 00110011
  - (d) 10101010 x 111111110
  - (e) 11011101 x 11001101
- 2. Include a screen shot of your simulation waveforms in your report.
- 3. Record the simulation results in a table for your report (use hexadecimal)
- 4. How many clock cycles does it take for each case to complete?

#### RTL ANALYSIS

- 1. Generate RTL diagrams using the Quartus Prime Netlist Viewer for each version.
- 2. Record the compilation summary for your report. How many ALM, registers, and pins does your design require?

#### TIMING ANALYSIS

- 1. Run a timing analysis on your signed multiplier and determine its maximum operating speed in GHz.
- 2. Capture a screen shot of your timing analysis waveform showing the fastest clock speed your design will accommodate.

## **DATA PATH DIAGRAM**



## **CONTROL PATH DIAGRAM**



### **SYSTEM-VERILOG CODE**

### **Top Module**

```
module Lab4_part1
        input CLK, CLEAR, inM, inQ, Out,
input [7:0] X,
output logic [15:0] Pout,
output logic [0:6] HEX,
output logic [3:0] CAT
        logic [7:0] M, Q;
logic [15:0] P;
logic Halt, clk190, clk1;
        NBitRegister Multiplicand
              .D(X) ,
.CLK(inM)
              .CLR(CLEAR),
              .Q(M)
        NBitRegister Multiplier
             .D(X) ,
.CLK(inQ),
.CLR(CLEAR),
              .Q(Q)
        Multiplier Mult
             .Clock(CLK),
.Reset(Out),
.Multiplicand(M),
.Multiplier(Q),
.Product(P),
.Halt(Halt)
        NBitRegister #(16) regR
.D(P),
.CLK(~Halt),
.CLR(CLEAR),
             .Q(Pout)
        clk_ladder clock
.CLK(CLK),
.clk190(clk190)
        Controller Mux
⋴
              .clk190(clk190),
              CLEAR(CLEAR),
.MODE(1'b1),
.DO(Pout [3:0]),
.D1(Pout [7:4]),
.D2(Pout [11:8]),
.D3(Pout [15:12]),
              .CAT(CAT),
.HEX(HEX)
        );
  endmodule
```

#### **Register Module**

#### **Multiplier Module**

```
//Multiplier. Verilog behavioral model.
module Multiplier
□(
     L);
     logic [7:0] RegQ, RegM;
logic [8:0] RegA;
logic [2:0] Count;
                                         // Q and M registers
// A register
// 3-bit iteration counter
     logic CO, Start, Add, Shift;
assign Product = {RegA[7:0],RegQ};
                                                           //product = A:Q
     // 2-bit counter for #iterations
always_ff @(negedge clock)
  if (Start == 1) Count <= 3'b000;</pre>
         if (Start == 1) Count <= 3'b000;  // clear in Start state else if (Shift == 1) Count <= Count + 1;  // increment in Shift state
     assign C0 = Count[2] & Count[1] & Count[0];
                                                                      // detect count = 7
     // Multiplicand register (load only)
always_ff @(negedge clock)
   if (Start == 1) RegM <= Multiplicand;  // load in Start state</pre>
        Multiplier register (load, shift)
     // Instantiate controller module MultControl Ctrl (Clock, Reset, RegQ[0], CO, Start, Add, Shift, Halt);
  endmodule
```

#### **Multiplier Control Module**

```
//Multiplier controller. Verilog behavioral model.
logic [4:0] state;
                                         //five states (one hot - one flip-flop per state)
     //one-hot state assignments for five states parameter StartS=5'b00001, TestS=5'b00001, AddS=5'b00100, ShiftS=5'b01000, HaltS=5'b10000;
     logic [1:0] Counter; //2-bit counter for # of algorithm iterations
     //enter StartS state on Reset
                                                   //change state on Clock
case (state)
              Starts: state <= Tests;
Tests: if (Q0) state <= Adds;
else state <= Shifts;
                                                  // StartS to TestS
// TestS to AddS if Q0=1
// TestS to ShiftS if Q0=0
// AddS to ShiftS
// ShiftS to HaltS if C0=1
// ShiftS to TestS if C0=0
// stay in HaltS
               AddS: state <= ShiftS;
ShiftS: if (CO) state <= HaltS;
                    else state <= Tests;
               HaltS: state <= HaltS;</pre>
           endcase
     endmodule
```

#### **MUX Controller Module**

```
module Controller
⊟ (
      input clk190, CLEAR, MODE,
      input [3:0] DO, D1, D2, D3, output logic [3:0] CAT, output logic [0:6] HEX
 );
                                              // Digit in-code
// Active Digit on Hex Display
      logic [1:0] RA;
logic [3:0] out;
                                         // Four to one module
      four2one decoder
.A(RA)
         .D0(D0),
.D1(D1),
.D2(D2),
.D3(D3),
          .OUTPUT(out)
      );
                                          // Finite State Machine
// Actively updates HEX digit
      FSM digit
.CLK(clk190),
          .CLEAR(CLEAR),
          .SEL(RA),
          .CAT(CAT)
                                        // Display Numbers
      binary2seven Hex
.BIN(out)
          .MODE (MODE),
          .SEV(HEX)
      );
  endmodule
```

#### **Finite State Machine Module**

#### Four to One Decoder Module

```
module four2one

□(
    input [1:0] A,
    input [3:0] DO, D1, D2, D3,
    output logic [3:0] OUTPUT
);

always_comb
□ case({A})
2 'b00: OUTPUT = D0; // 1st digit
2 'b01: OUTPUT = D1; // 2nd digit
2 'b10: OUTPUT = D2; // 3rd digit
2 'b11: OUTPUT = D3; // 4th digit
endcase

endmodule
```

#### **Clock Ladder Module**

```
module clk_ladder #(parameter N = 32)

input CLK,
    output logic clk190, clk1
);
logic [N-1:0] ladder;
    always_ff @(negedge CLK)
        ladder <= ladder + 1;
    assign clk190 = ladder[17]; // 50MHz/2^n+1
endmodule</pre>
```

### **Binary to Seven-Seg Display Decoder Module**

```
module binary2seven
                                 input [3:0] BIN, MODE,
output logic [0:6] SEV
[);
                              always_comb

if(MODE == 1'b1) begin

case ({BIN[3:0]})

4'b0000: {SEV[0:6

4'b001: {SEV[0:6
                                                                                                DE == 1'bl) begin

se ({BIN[3:0]})

4'b0000: {SEV[0:6]} = 7'b1111110;

4'b0001: {SEV[0:6]} = 7'b10110000;

4'b0010: {SEV[0:6]} = 7'b1101101;

4'b0101: {SEV[0:6]} = 7'b1111001;

4'b0101: {SEV[0:6]} = 7'b1011011;

4'b0101: {SEV[0:6]} = 7'b1011011;

4'b0101: {SEV[0:6]} = 7'b1011011;

4'b0101: {SEV[0:6]} = 7'b1110000;

4'b1000: {SEV[0:6]} = 7'b1110111;

4'b1001: {SEV[0:6]} = 7'b1110111;

4'b1010: {SEV[0:6]} = 7'b1110111;

4'b1011: {SEV[0:6]} = 7'b1001111;

4'b1101: {SEV[0:6]} = 7'b1001110;

4'b1101: {SEV[0:6]} = 7'b1001111;

4'b1101: {SEV[0:6]} = 7'b1001111;

4'b1111: {SEV[0:6]} = 7'b10001111;

4'b1111: {SEV[0:6]} = 7'b10001111;

4'b1111: {SEV[0:6]} = 7'b10001111;
                                                                                                                                                                                                                                                                                                                                                          // Active-High
//0
//1
//2
//3
//4
//5
//6
//7
//8
                                                                                                                                                                                                                                                                                                                                                                               //c
//d
//E
                                                                              endcase
                                                       endcase
end else begin
case ({BIN[3:0]})
4'b0000: {SEV[
4'b0001: {SEV[
                                                                                                 ISE DEGIN

4'b0000: {SEV[0:6]} = 7'b0000001;

4'b0001: {SEV[0:6]} = 7'b001111;

4'b0010: {SEV[0:6]} = 7'b001111;

4'b0010: {SEV[0:6]} = 7'b000110;

4'b0101: {SEV[0:6]} = 7'b0000110;

4'b0101: {SEV[0:6]} = 7'b0100100;

4'b0101: {SEV[0:6]} = 7'b0100100;

4'b0111: {SEV[0:6]} = 7'b0100000;

4'b1010: {SEV[0:6]} = 7'b0001111;

4'b1000: {SEV[0:6]} = 7'b0001100;

4'b1011: {SEV[0:6]} = 7'b0001000;

4'b1011: {SEV[0:6]} = 7'b0001000;

4'b1011: {SEV[0:6]} = 7'b1000000;

4'b1011: {SEV[0:6]} = 7'b1000010;

4'b1101: {SEV[0:6]} = 7'b1100001;

4'b1101: {SEV[0:6]} = 7'b1100001;

4'b1111: {SEV[0:6]} = 7'b1100001;

4'b1111: {SEV[0:6]} = 7'b0111000;

4'b1111: {SEV[0:6]} = 7'b0111000;
                                                                                                                                                                                                                                                                                                                                                          //Active-Low
                                                                                                                                                                                                                                                                                                                                                                             //0
//1
                                                                                                                                                                                                                                                                                                                                                                               //2
//3
//4
//5
//6
                                                                                endcase
            endmodule
```

## SIMULATION RESULTS WAVEFORM





## **PIN ASSIGMENTS**

|    | tatu     | From              | То                    | Assignment Name   | Value    | Enabled |
|----|----------|-------------------|-----------------------|-------------------|----------|---------|
| 1  | ~        |                   | <u>i</u> ∟ CLK        | Location          | PIN_P11  | Yes     |
| 2  | <b>~</b> |                   | <mark>i⊩</mark> - Out | Location          | PIN_AB5  | Yes     |
| 3  | <b>*</b> |                   | CAT[0]                | Location          | PIN_AB19 | Yes     |
| 4  | <b>*</b> |                   | at CAT[1]             | Location          | PIN_AA19 | Yes     |
| 5  | •        |                   | CAT[2]                | Location          | PIN_Y19  | Yes     |
| 6  | •        |                   | CAT[3]                | Location          | PIN_AB20 | Yes     |
| 7  | •        |                   | <sup>cut</sup> HEX[0] | Location          | PIN_AA12 | Yes     |
| 8  | •        |                   | <sup>cut</sup> HEX[1] | Location          | PIN_AA11 | Yes     |
| 9  | <b>~</b> |                   | <sup>cut</sup> HEX[2] | Location          | PIN_Y10  | Yes     |
| 10 | •        |                   | <sup>out</sup> HEX[3] | Location          | PIN_AB9  | Yes     |
| 11 | •        |                   | <sup>out</sup> HEX[4] | Location          | PIN_AB8  | Yes     |
| 12 | •        |                   | <sup>cut</sup> HEX[5] | Location          | PIN_AB7  | Yes     |
| 13 | <b>~</b> |                   | <sup>cut</sup> HEX[6] | Location          | PIN_AB17 | Yes     |
| 14 | •        |                   | <u>⊩</u> CLEAR        | Location          | PIN_AB6  | Yes     |
| 15 | •        |                   | <u>i</u> X[1]         | Location          | PIN_C11  | Yes     |
| 16 | •        |                   | <u>in</u> _ X[2]      | Location          | PIN_D12  | Yes     |
| 17 | •        |                   | <u>i</u> X[3]         | Location          | PIN_C12  | Yes     |
| 18 | •        |                   | in_ X[4]              | Location          | PIN_A12  | Yes     |
| 19 | •        |                   | <u>i</u> ⊸ X[5]       | Location          | PIN_B12  | Yes     |
| 20 | •        |                   | <u>i</u> X[6]         | Location          | PIN_A13  | Yes     |
| 21 | <b>~</b> |                   | in_ X[7]              | Location          | PIN_A14  | Yes     |
| 22 | •        |                   | <u>i</u> X[0]         | Location          | PIN_C10  | Yes     |
| 23 | •        |                   | <u>i</u> ∟ inM        | Location          | PIN_B8   | Yes     |
| 24 | <b>~</b> |                   | <mark>-</mark> inQ    | Location          | PIN_A7   | Yes     |
| 25 |          | < <new>&gt;</new> | < <new>&gt;</new>     | < <new>&gt;</new> |          |         |

## **RTL DIAGRAMS**

## **Top Module**



## **Multiplicand & Multiplier Registers**



## Multiplier



## **Multiplication Control Module**



### **Product Register**



### **Clock Ladder**



#### MUX/Controller



#### **Four to One Decoder**



### **Binary To Seven Segment Display**



### **Finite State Machine**



## **Compilation Summary**

| Flow Summary                       |                                             |
|------------------------------------|---------------------------------------------|
| < <filter>&gt;</filter>            |                                             |
| Flow Status                        | Successful - Sat Mar 16 00:57:12 2024       |
| Quartus Prime Version              | 20.1.1 Build 720 11/11/2020 SJ Lite Edition |
| Revision Name                      | Lab4_part1                                  |
| Top-level Entity Name              | Lab4_part1                                  |
| Family                             | MAX 10                                      |
| Device                             | 10M50DAF484C7G                              |
| Timing Models                      | Final                                       |
| Total logic elements               | 107 / 49,760 ( < 1 % )                      |
| Total registers                    | 85                                          |
| Total pins                         | 40 / 360 ( 11 % )                           |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 0 / 1,677,312 ( 0 % )                       |
| Embedded Multiplier 9-bit elements | 0 / 288 ( 0 % )                             |
| Total PLLs                         | 0 / 4 ( 0 % )                               |
| UFM blocks                         | 0 / 1 ( 0 % )                               |
| ADC blocks                         | 0/2(0%)                                     |

```
# of ALMs = 107
# of REGISTERS = 85
# of PINS = 40
```

## TIMING ANALYSIS DIAGRAM



**Max Operating Speed:**  $\sim 0.34~GHz$ 

Fastest Clock Speed: 3.0 ns

## TEST RESULTS

# **Usigned Tests**

| Test | M x Q (Binary)                             | M x Q<br>(Hex) | Product<br>(Hex) | Clock Cycles |
|------|--------------------------------------------|----------------|------------------|--------------|
| a)   | 0111 1111 x 0000 0001                      | 7F x 01        | 007F             | 22           |
| b)   | 0001 0101 <b>x</b> 0010 1010 15 <b>x</b> 2 |                | 0372             | 24           |
| c)   | 0111 1111 x 1111 1111                      | 7F <b>x</b> FF | 7E81             | 29           |
| d)   | 1010 1010 x 0011 0011                      | AA x 33        | 21DE             | 25           |
| e)   | 1010 1010 x 1111 1110                      | AA x FE        | A8AC             | 28           |
| f)   | 1101 1101 x 1100 1101                      | DD x CD        | B0F9             | 26           |

## PHOTOS OF TEST RESULTS

a)



b)



c)



d)



e)



f)





## SIGNED VERISON

## **DESIGN REQUIREMENTS**

Your assignment is to design a registered eight-by-eight signed multiplier by enhancing the four-by-four unsigned shift-and-add multiplier shown below and discussed in class.

#### **REQUIREMENTS:**

- 1. Registered 8 x 8 multiplier
- 2. Signed numbers (use 2's complement for negative numbers)
- 3. SystemVerilog implementation
- 4. Design verification (simulation)
- 5. DE10-Lite realization

#### **DESIGN VERIFICATION (simulation)**

- 1. Simulate your designs to verify their correctness. Use the following values for M and Q in your simulations.
  - (a) 011111111 x 00000001
  - (b) 00010101 x 00101010
  - (b) 011111111 x 111111111
  - (c) 10101010 x 00110011
  - (d) 10101010 x 111111110
  - (e) 11011101 x 11001101
- 2. Include a screen shot of your simulation waveforms in your report.
- 3. Record the simulation results in a table for your report (use hexadecimal)
- 4. How many clock cycles does it take for each case to complete?

#### RTL ANALYSIS

- 1. Generate RTL diagrams using the Quartus Prime Netlist Viewer for each version.
- 2. Record the compilation summary for your report. How many ALM, registers, and pins does your design require?

#### TIMING ANALYSIS

- 1. Run a timing analysis on your signed multiplier and determine its maximum operating speed in GHz.
- 2. Capture a screen shot of your timing analysis waveform showing the fastest clock speed your design will accommodate.

#### DE10-Lite IMPLEMENTATION (signed version only)

1. Implement your signed multiplier on the DE10-Lite using the following inputs/outputs. Use pin assignments of your choice

Inputs M, Q, InM, InQ,

Outputs Mout, Qout, Pout. Display in hexadecimal on the HEX displays.

- 2. Include a table of your pin assignments in your report.
- 3. Program the DE10-Lite with your design.

## **DATA PATH DIAGRAM**



## **CONTROL PATH DIAGRAM**



### **SYSTEM-VERILOG CODE**

#### **Top Module**

```
module Lab4_part2
         input CLK, CLEAR, inM, inQ, Out,
input [7:0] X,]
output logic [15:0] Pout,
output logic [0:13] Mout, Qout,
output logic [0:6] HEX,
output logic [3:0] CAT
         logic [7:0] M, Q;
logic [15:0] P;
logic Halt, clk190;
         NBitRegister Multiplicand
⊟
               .D(X) ,
.CLK(inM) ,
.CLR(CLEAR),
               .Q(M)
         );
         binary2seven hex5
⊟
               .BIN(M[7:4]),
.MODE(1'b0),
.SEV(Mout[0:6])
         binary2seven hex4
⋳
               .BIN(M[3:0]),
.MODE(1'b0),
.SEV(Mout[7:13])
         NBitRegister Multiplier
⋳
               .D(X) ,
.CLK(inQ),
.CLR(CLEAR),
               Q(Q)
         binary2seven hex3
₽
               .BIN(Q[7:4]),
.MODE(1'b0),
.SEV(Qout[0:6])
         binary2seven hex2
.BIN(Q[3:0]),
.MODE(1'b0),
.SEV(Qout[7:13])
         Multiplier Mult
               .clock(CLK),
               .Reset(Out),
.Multiplicand(M),
.Multiplier(Q),
.Product(P),
.Halt(Halt)
         NBitRegister #(16) regR
⊟
               .D(P),
.CLK(~Halt),
.CLR(CLEAR),
               .Q(Pout)
         clk_ladder clock
               .CLK(CLK),
.clk190(clk190)
         Controller Mux
              .clk190(clk190),
.CLEAR(CLEAR),
.MODE(1'b1),
.DO(Pout[3:0]),
.D1(Pout[7:4]),
.D2(Pout[11:8]),
.D3(Pout[15:12]),
               .CAT(CAT)
.HEX(HEX)
   endmodule
```

#### **Register Module**

```
module NBitRegister #(parameter N = 8)

(    input [N-1:0] D,
    input CLK, CLR,
    output logic [N-1:0] Q
);

always @ (negedge CLK, negedge CLR) begin
    if (CLR == 1'b0)
        Q <= 0;
    else if (CLK == 1'b0)
        Q <= D;
    end
endmodule</pre>
//data input values loaded in
```

#### **Multiplier Module**

```
//Multiplier. Verilog behavioral model. module Multiplier
□(
     L);
     logic [7:0] RegQ;
logic [15:0] RegM, RegA;
logic [2:0] Count;
                                                   // Q and M registers
// A register
// 3-bit iteration counter
     logic C0, Start, Add, Shift;
assign Product = {RegA[7:0],RegQ};
                                                     //product = A:Q
     // 2-bit counter for #iterations
always_ff @(negedge Clock)
   if (Start == 1) Count <= 3'b000;</pre>
                                                                          // clear in Start state
// increment in Shift state
         else if (Shift == 1) Count <= Count + 1;
      assign C0 = Count[2] & Count[1] & Count[0];
                                                                          // detect count = 7
     П
                                                                           // If negative multiplicand
// load extended additional
                                                                           // load extended sign bits
// load in Start state
             else
                 RegM <= Multiplicand;</pre>
        / Multiplier register (load, shift)
      // Accumulator register (clear, load, shift)
always_ff @(negedge clock)
  if (Start == 1) RegA <= 9'b0;
  else if (Add == 1) begin
    if(Multiplier[7] == 1 & Count == 3'b111)
        RegA <= RegA + (~RegM + 1'b1);
    else</pre>
                                                                           // clear in Start state
F
                                                                          // if Q neg, on last add, add 2sCmp of M
             else
                                                                          // load in Add state
                 RegA <= RegA + RegM;
         else if (Shift == 1) RegA <= RegA >> 1;
                                                                          // shift in Shift state
         Instantiate controller module
     MultControl Ctrl (Clock, Reset, RegQ[0], CO, Start, Add, Shift, Halt);
  endmodule
```

#### **Multiplier Control Module**

```
//Multiplier controller. Verilog behavioral model.
□module MultControl (
     input Clock, Reset, QO, CO, //declare inputs output Start, Add, Shift, Halt //declare outputs
     logic [4:0] state;
                                           //five states (one hot - one flip-flop per state)
     //one-hot state assignments for five states parameter StartS=5'b00001, TestS=5'b00001, AddS=5'b00100, ShiftS=5'b01000, HaltS=5'b10000;
     logic [1:0] Counter: //2-bit counter for # of algorithm iterations
     //enter StartS state on Reset
         else
                                                      //change state on Clock
case (state)
                                                     // Starts to Tests
// Tests to Adds if Q0=1
// Tests to Shifts if Q0=0
// Adds to Shifts
// Shifts to Halts if C0=1
// Shifts to Tests if C0=0
// stay in Halts
               StartS: state <= TestS;
TestS: if (Q0) state <= AddS;
                      else state <= Shifts;
                AddS: state <= ShiftS;
               Shifts: if (CO) state <= Halts;
                      else state <= TestS;
               HaltS: state <= HaltS;</pre>
            endcase
     endmodule
```

#### **MUX Controller Module**

```
module Controller
(
      input clk190, CLEAR, MODE,
     input [3:0] DO, D1, D2, D3, output logic [3:0] CAT, output logic [0:6] HEX
[);
                                            // Digit in-code
// Active Digit on Hex Display
      logic [1:0] RA;
logic [3:0] out;
     four2one decoder
                                        // Four to one module
.A(RA)
         .DO(DO),
          .D1(D1),
         .D2(D2),
         .D3(D3),
          .OUTPUT(out)
     );
                                        // Finite State Machine
// Actively updates HEX digit
     FSM digit
.CLK(clk190)
          .CLEAR(CLEAR),
          .SEL(RA)
         .CAT(CAT)
     );
     binary2seven Hex
                                        // Display Numbers
.BIN(out)
         .MODE (MODE),
         .SEV(HEX)
  endmodule
```

#### **Finite State Machine Module**

#### **MUX/ Four to One Decoder Module**

#### **Clock Ladder Module**

```
module clk_ladder #(parameter N = 32)
[
    input CLK,
    output logic clk190, clk1
);
    logic [N-1:0] ladder;
    always_ff @(negedge CLK)
        ladder <= ladder + 1;
    assign clk190 = ladder[17]; // 50MHz/2^n+1
endmodule</pre>
```

#### **Binary to Seven-Seg Display Decoder Module**

```
module binary2seven
input [3:0] BIN, MODE,
                                           output logic [0:6] SEV
                                           always_comb
                                                                                             (MODE == 1'b1) begin
case ({BIN[3:0]})
    4'b0000: {SEV[0:6]} = 7'b1111110;
    4'b0001: {SEV[0:6]} = 7'b0110000;
    4'b0010: {SEV[0:6]} = 7'b1101101;
    4'b0011: {SEV[0:6]} = 7'b1111001;
    4'b0100: {SEV[0:6]} = 7'b0110011;
    4'b0101: {SEV[0:6]} = 7'b1011011;
    4'b0110: {SEV[0:6]} = 7'b1011111;
    4'b0111: {SEV[0:6]} = 7'b11110000;
    4'b1000: {SEV[0:6]} = 7'b1111111;
    4'b1010: {SEV[0:6]} = 7'b1110011;
    4'b1011: {SEV[0:6]} = 7'b1110111;
    4'b1011: {SEV[0:6]} = 7'b0011111;
    4'b1101: {SEV[0:6]} = 7'b1001110;
    4'b1110: {SEV[0:6]} = 7'b1001111;
    4'b1111: {SEV[0:6]} = 7'b10001111;
    4'b1111: {SEV[0:6]} = 
                                                                       if(MODE == 1'b1) begin
Active-High
                                                                                                                                                                                                                                                                                                                                                                                                                                                                         //0
                                                                                                                                                                                                                                                                                                                                                                                                                                                                          //1
                                                                                                                                                                                                                                                                                                                                                                                                                                                                          //2
                                                                                                                                                                                                                                                                                                                                                                                                                                                                          //3
                                                                                                                                                                                                                                                                                                                                                                                                                                                                          //5
                                                                                                                                                                                                                                                                                                                                                                                                                                                                         //6
                                                                                                                                                                                                                                                                                                                                                                                                                                                                         //A
                                                                                                                                                                                                                                                                                                                                                                                                                                                                         //b
                                                                                                                                                                                                                                                                                                                                                                                                                                                                         //c
                                                                                                                                                                                                                                                                                                                                                                                                                                                                         //d
                                                                                                                                                                                                                                                                                                                                                                                                                                                                        //E
                                                                                                                                                                                                                                                                                                                                                                                                                                                                         //F
                                                                                                 endcase
                                                                                             else begin

case ({BIN[3:0]})

4'b0000: {SEV[0:6]} = 7'b0000001;

4'b0001: {SEV[0:6]} = 7'b1001111;

4'b0010: {SEV[0:6]} = 7'b0000010;

4'b0011: {SEV[0:6]} = 7'b0000110;

4'b0100: {SEV[0:6]} = 7'b1001100;

4'b0101: {SEV[0:6]} = 7'b0100100;

4'b0110: {SEV[0:6]} = 7'b0100100;

4'b0111: {SEV[0:6]} = 7'b0001111;

4'b1000: {SEV[0:6]} = 7'b0001101;

4'b1001: {SEV[0:6]} = 7'b0001100;

4'b1011: {SEV[0:6]} = 7'b0001000;

4'b1011: {SEV[0:6]} = 7'b0110000;

4'b1101: {SEV[0:6]} = 7'b0110001;

4'b1101: {SEV[0:6]} = 7'b0110000;

4'b1111: {SEV[0:6]} = 7'b0110000;

4'b1111: {SEV[0:6]} = 7'b0111000;

4'b1111: {SEV[0:6]} = 7'b0111000;
                                                                     end else begin
                                                                                                                                                                                                                                                                                                                                                                                                                                               //Active-Low
 ⊟
                                                                                                                                                                                                                                                                                                                                                                                                                                                                         //0
                                                                                                                                                                                                                                                                                                                                                                                                                                                                         //1
                                                                                                                                                                                                                                                                                                                                                                                                                                                                         //2
                                                                                                                                                                                                                                                                                                                                                                                                                                                                          //3
                                                                                                                                                                                                                                                                                                                                                                                                                                                                          //5
                                                                                                                                                                                                                                                                                                                                                                                                                                                                         //6
                                                                                                                                                                                                                                                                                                                                                                                                                                                                         //9
                                                                                                                                                                                                                                                                                                                                                                                                                                                                         //A
                                                                                                                                                                                                                                                                                                                                                                                                                                                                         //b
                                                                                                                                                                                                                                                                                                                                                                                                                                                                        //c
                                                                                                                                                                                                                                                                                                                                                                                                                                                                         //d
                                                                                                                                                                                                                                                                                                                                                                                                                                                                        //E
                                                                                                                                                                                                                                                                                                                                                                                                                                                                        //F
                                                                                                  endcase
                                                                       end
                endmodule
```

### SIMULATION RESULTS WAVEFORM





## **PIN ASSIGMENTS**

|    | tatu                                   | From | Ťo                                                   | Assignment Name | Value    | Enabled |
|----|----------------------------------------|------|------------------------------------------------------|-----------------|----------|---------|
| 1  | •                                      |      | <b>≅</b> CAT[0]                                      | Location        | PIN AB19 | Yes     |
| 2  | •                                      |      | ° CAT[1]                                             | Location        | PIN AA19 | Yes     |
| 3  | •                                      |      | <b>S</b> CAT[2]                                      | Location        | PIN Y19  | Yes     |
| 4  | •                                      |      | <b>S</b> CAT[3]                                      | Location        | PIN_AB20 | Yes     |
| 5  | •                                      |      | - CLEAR                                              | Location        | PIN_AB6  | Yes     |
| 6  | <b>~</b>                               |      | L- CLK                                               | Location        | PIN_P11  | Yes     |
| 7  | ······································ |      | <b>≝</b> HEX[0]                                      | Location        | PIN_AA12 | Yes     |
| 8  | <b>~</b>                               |      | <b>≅</b> HEX[1]                                      | Location        | PIN AA11 | Yes     |
| 9  | <b>~</b>                               |      | <b>≅</b> HEX[2]                                      | Location        | PIN Y10  | Yes     |
| 10 | <b>~</b>                               |      | <b>≅</b> HEX[3]                                      | Location        | PIN AB9  | Yes     |
| 11 | <b>~</b>                               |      | SHEX[4]                                              | Location        | PIN_AB8  | Yes     |
| 12 | <b>~</b>                               |      | <sup>™</sup> HEX[5]                                  | Location        | PIN_AB7  | Yes     |
| 13 | <b>~</b>                               |      | <b>≅</b> HEX[6]                                      | Location        | PIN_AB17 | Yes     |
| 14 | <b>~</b>                               |      | Mout[0]                                              | Location        | PIN_J20  | Yes     |
| 15 | <b>~</b>                               |      | <sup>cut</sup> Mout[1]                               | Location        | PIN_K20  | Yes     |
| 16 | •                                      |      | Mout[2]                                              | Location        | PIN_L18  | Yes     |
| 17 | •                                      |      | Mout[3]                                              | Location        | PIN_N18  | Yes     |
| 18 | <b>~</b>                               |      | <sup>cut</sup> Mout[4]                               | Location        | PIN_M20  | Yes     |
| 19 | <b>~</b>                               |      | Mout[5]                                              | Location        | PIN_N19  | Yes     |
| 20 | <b>~</b>                               |      | <sup>out</sup> Mout[6]                               | Location        | PIN_N20  | Yes     |
| 21 | <b>~</b>                               |      | Mout[7]                                              | Location        | PIN_F18  | Yes     |
| 22 | <b>~</b>                               |      | Mout[8]                                              | Location        | PIN_E20  | Yes     |
| 23 | <b>~</b>                               |      | Substant Mout[9]                                     | Location        | PIN_E19  | Yes     |
| 24 | <b>~</b>                               |      | <sup>34</sup> Mout[10]                               | Location        | PIN_J18  | Yes     |
| 25 | <b>~</b>                               |      | <sup>34</sup> Mout[11]                               | Location        | PIN_H19  | Yes     |
| 26 | <b>~</b>                               |      | <sup>™</sup> Mout[12]                                | Location        | PIN_F19  | Yes     |
| 27 | <b>~</b>                               |      | <b>≌</b> Mout[13]                                    | Location        | PIN_F20  | Yes     |
| 28 | <b>~</b>                               |      | <mark>- Out</mark>                                   | Location        | PIN_AB5  | Yes     |
| 29 | <b>*</b>                               |      | Substitution Quit Quit Quit Quit Quit Quit Quit Quit | Location        | PIN_F21  | Yes     |
| 30 | <b>*</b>                               |      | Superscript Qout[1]                                  | Location        | PIN_E22  | Yes     |
| 31 | <b>~</b>                               |      | Supervision Qual Qual Qual Qual Qual Qual Qual Qual  | Location        | PIN_E21  | Yes     |
| 32 | <b>~</b>                               |      | Superior Qout[3]                                     | Location        | PIN_C19  | Yes     |
| 33 | ✓                                      |      | Qout[4]                                              | Location        | PIN_C20  | Yes     |
| 34 | <b>*</b>                               |      | Superior Qout[5]                                     | Location        | PIN_D19  | Yes     |
| 35 | <b>~</b>                               |      | Substantial Qout[6]                                  | Location        | PIN_E17  | Yes     |
| 36 | <b>~</b>                               |      | Superscript Qout[7]                                  | Location        | PIN_B20  | Yes     |
| 37 |                                        |      | Squt[8]                                              | Location        | PIN_A20  | Yes     |
|    | <b>~</b>                               |      | Qout[9]                                              | Location        | PIN_B19  | Yes     |
| 39 |                                        |      | <sup>34</sup> Qout[10]                               | Location        | PIN_A21  | Yes     |
| 40 |                                        |      | Squt[11]                                             | Location        | PIN_B21  | Yes     |
| 41 |                                        |      | Qout[12]                                             | Location        | PIN_C22  | Yes     |
| 42 |                                        |      | Qout[13]                                             | Location        | PIN_B22  | Yes     |
| 43 |                                        |      | <u>⊩</u> X[0]                                        | Location        | PIN_C10  | Yes     |
| 44 |                                        |      | <u>⊩</u> X[1]                                        | Location        | PIN_C11  | Yes     |
| 45 |                                        |      | <u>□</u> X[2]                                        | Location        | PIN_D12  | Yes     |
| 46 |                                        |      | <u>□</u> X[3]                                        | Location        | PIN_C12  | Yes     |
| 47 |                                        |      | in_ X[4]                                             | Location        | PIN_A12  | Yes     |
| 48 |                                        |      | <u>in</u> _ X[5]                                     | Location        | PIN_B12  | Yes     |
| 49 |                                        |      | <u>⊩</u> X[6]                                        | Location        | PIN_A13  | Yes     |
| 50 |                                        |      | <u>□</u> X[7]                                        | Location        | PIN_A14  | Yes     |
| 51 |                                        |      | inM                                                  | Location        | PIN_B8   | Yes     |
| 52 | <b>~</b>                               |      | <mark>i⊸</mark> inQ                                  | Location        | PIN_A7   | Yes     |

## **RTL DIAGRAMS**

## **Top Module**



### Registers A & B



## Multiplier



## **Multiplier Control**



#### **Clock Ladder**



### **Product Register**



#### MUX/Controller



#### **Four to One Decoder**



### **Binary To Seven Segment Display Decoder (Product)**



### **Finite State Machine**



Binary To Seven Segment Display Decoder (Used 4 times to properly display  $M_{out}$  &  $Q_{out}$ )



### **Four to One Decoder**

### Flow Summary

<<Filter>>

Flow Status Successful - Fri Mar 15 22:50:24 2024

Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition

Revision Name Lab4\_part2
Top-level Entity Name Lab4\_part2
Family MAX 10

Device 10M50DAF484C7G

Timing Models Final

Total logic elements 165 / 49,760 ( < 1 % )

Total registers 92

Total pins 68 / 360 (19 %)

Total virtual pins 0

Total memory bits 0 / 1,677,312 ( 0 % )

Embedded Multiplier 9-bit elements 0 / 288 ( 0 % )

Total PLLs 0 / 4 ( 0 % )

UFM blocks 0 / 1 ( 0 % )

ADC blocks 0 / 2 ( 0 % )

# of ALMs = 165

# of REGISTERS = 92

# of PINS = 68

## TIMING ANALYSIS DIAGRAMS



**Max Operating Speed:**  $\sim 0.19 \text{ GHz}$ 

Fastest Clock Speed: 5.3 ns

## TEST RESULTS

# **Signed Tests**

| Test | M x Q (Binary)               | M x Q<br>(Hex) | Product<br>(Hex) | Clock Cycles |
|------|------------------------------|----------------|------------------|--------------|
| a)   | 0111 1111 x 0000 0001        | 7F <b>x</b> 01 | 007F             | 20           |
| b)   | 0001 0101 <b>x</b> 0010 1010 | 15 <b>x</b> 2A | 0372             | 22           |
| c)   | 0111 1111 x 1111 1111        | 7F <b>x</b> FF | FF81             | 27           |
| d)   | 1010 1010 x 0011 0011        | AA x 33        | EEDE             | 23           |
| e)   | 1010 1010 x 1111 1110        | AA x FE        | 00AC             | 26           |
| f)   | 1101 1101 x 1100 1101        | DD x CD        | 06F9             | 24           |

## PHOTOS OF TEST RESULTS

a) b)





c)





e)



