

Sensors



Edition 2007-05
Published by
Infineon Technologies AG
81726 München, Germany
© 2007 Infineon Technologies AG
All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

| Draft<br>Revisio | n History: | 2007-05                             | V 0.9 |
|------------------|------------|-------------------------------------|-------|
| Previous         | Version:   | -                                   |       |
| Page             | Subjects ( | (major changes since last revision) |       |
|                  |            |                                     |       |
|                  |            |                                     |       |
|                  |            |                                     |       |
|                  |            |                                     |       |
|                  |            |                                     |       |
|                  |            |                                     |       |
|                  |            |                                     |       |
|                  |            |                                     |       |
|                  |            |                                     |       |
|                  |            |                                     |       |
|                  |            |                                     |       |
|                  |            |                                     |       |
|                  |            |                                     | ·     |

### We Listen to Your Comments

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to:

sensors@infineon.com



| <b>1</b><br>1.1 | Overview                                     |
|-----------------|----------------------------------------------|
| 1.1             | Features                                     |
| 1.2             | Target Applications                          |
| 1.3<br>1.4      | Product Description                          |
|                 |                                              |
| 2               | General                                      |
| 2.1             | Functional Description                       |
| 2.2             | Block Diagram                                |
| 2.3             | Internal Power Supply                        |
|                 | GMR Voltage Regulator VRG (VDDG-Voltage)     |
|                 | Analog Voltage Regulator VRA (VDDA-Voltage)  |
|                 | Digital Voltage Regulator VRD (VDDD-Voltage) |
| 2.4             | GMR Functionality                            |
| 3               | Absolute Maximum Ratings 1                   |
| 4               | Operating Range 1                            |
| 5               | Electrical and Magnetic Parameters           |
| 5.1             | Electrical Parameters                        |
| 5.2             | ESD Protection                               |
| 5.3             | GMR Parameters                               |
|                 | Offset and Amplitude                         |
|                 | Amplitude Definition                         |
|                 | Offset Definition                            |
|                 | Temperature dependent behavior               |
|                 | Orthogonality Definition 1                   |
| 5.4             | Calibration                                  |
|                 | GMR Values 1                                 |
|                 | Temperature Measurement                      |
|                 | Calibration Conditions                       |
| 5.5             | Angle Calculation                            |
| 5.5.1           | Components of the Output Signals             |
| 5.5.2           | GMR Error Compensation                       |
|                 | Temperature dependent Offset Value           |
|                 | Offset Correction                            |
|                 | Amplitude Normalization                      |
|                 | Non-Orthogonality Correction                 |
| <b>5</b> 0      | Resulting Angle                              |
| 5.6             | Error Types                                  |
|                 | Anisotropy Error                             |
|                 | Hysteresis Error                             |
| <b>-</b> -      | Residual Angle Error                         |
| 5.7             | GMR Parameters after Calibration             |



| Draft                                     |                                                                                                                                                            |                            |
|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| 6                                         | Signal Processing                                                                                                                                          | 24                         |
| 7                                         | Clock Supply (CLK Timing Definition)                                                                                                                       | 25                         |
| <b>8</b><br>8.1                           | Synchronous Serial Communication Interface (SSC)                                                                                                           | 27                         |
| 8.2<br>8.3<br>8.3.1<br>8.3.2              | SSC Baud rate                                                                                                                                              | 30<br>30<br>30<br>31<br>31 |
| 8.4<br>8.5                                | SSC Data Transfer                                                                                                                                          |                            |
| 9                                         | Register Table  Bit Types  Reserved Registers (08 <sub>H</sub> to 0B <sub>H</sub> )                                                                        | 34                         |
| <b>10</b><br>10.1<br>10.2                 | Data Communication via SSC         CRC Generation                                                                                                          | 44<br>44                   |
| <b>11</b><br>11.1<br>11.2<br>11.3         | Test Structures Functional Angle Tests ADC Test Vectors Temperature Measurement Angle Test and Temperature Measurement Timing                              | 46<br>47<br>47             |
| <b>12</b><br>12.1<br>12.2<br>12.3<br>12.4 | Overvoltage Comparators Internal Supply Voltage Comparators  V <sub>DD</sub> Overvoltage Detection  GND - Off Comparator  V <sub>DD</sub> - Off Comparator | 49<br>49<br>50             |
| <b>13</b><br>13.1                         | Typical Application Circuit                                                                                                                                |                            |
| <b>14</b><br>14.1                         | Package Information Package Parameters Package Outline PG-DSO-8 Footprint PG-DSO-8 Packing Marking Processing                                              | 52<br>53<br>54<br>54<br>54 |



## **GMR Based Angular Sensor**

**TLE5010** 

## 1 Overview

#### 1.1 Features

- Giant MagnetoResistance based principle
- Integrated magnetic field sensing for angle measurement
- Full 0 360° angle measurement
- Highly accurate single bit SD-ADC
- 16 bit representation of sine / cosine values on the interface
- Bidirectional SSC interface up to 2 Mbit/s
- 3 pin SSC interface, SPI compatible with open drain
- ADCs and filters are synchronized with external commands via SSC
- · Test resistors for simulating angle values
- Core supply voltage 2.5 V
- 0.25 µm CMOS technology
- Automotive qualified: -40°C to +150°C (Junction Temperature)
- Latch up immunity according JEDEC standard
- ESD > 2 kV (HBM)
- Green package with lead-free plating



| Туре    | Marking | Ordering Code | Package  |
|---------|---------|---------------|----------|
| TLE5010 | 5010-2  | tbd.          | PG-DSO-8 |



**Draft** Overview

## 1.2 Target Applications

Angular position sensing in automotive applications like:

- Steering Angle
- Brushless DC Motor Commutation (e.g. EPS)
- Rotary Switch
- General Angular sensing in automotive applications

## 1.3 Product Description

The TLE5010 is a 360° angle sensor, which detects the orientation of a magnetic field. This is achieved by measuring sine and cosine angle components with monolithic integrated GMR elements (Giant Magnetic Resistance).

Data communication is done with a bi-directional SSC interface (SPI compatible).

The sine and cosine values can be read out. These signals can be digitally processed to calculate the angle orientation of the magnetic field (magnet). This calculation can be done by using a cordic algorithm.

It is possible to connect more than one TLE5010 to one SSC Interface of a  $\mu C$  for redundancy or any other reasons.

In this case the synchronization of the connected TLE5010 is done by a broadcast command.

Each connected TLE5010 can be addressed by a dedicated chip select  $\overline{\text{CS}}$  pin.

Online diagnostic functionalities are provided to ensure a reliable operation.

These are

- Angle Test (generated via test voltages feeding the ADC).
- Crossed signal paths (switchable for comparison)
- Inverted signs of bit streams
- Over and undervoltage detections



**Draft** Overview

# 1.4 Pin Configuration (top view)



Figure 1 Pin Configuration

Table 1 Pin Definitions and Functions

| Pin No. | Symbol          | In/Out | Function                             |
|---------|-----------------|--------|--------------------------------------|
| 1       | CLK             | I      | Chip Clock                           |
| 2       | SCK             | I      | SSC Clock                            |
| 3       | $\overline{CS}$ | I      | SSC Chip Select                      |
| 4       | DATA            | I/O    | SSC Data, open drain                 |
| 5       | TST1            | I/O    | Test Pin 1, must be connected to GND |
| 6       | $V_{DD}$        | -      | Supply voltage                       |
| 7       | GND             | -      | Ground                               |
| 8       | TST2            | I/O    | Test Pin 2, must be connected to GND |



## 2 General

## 2.1 Functional Description

The clock for the sensors will be provided by external. This ensures a synchronously operation in case of multiple system participants.

The sensor has its own PLL to generate the necessary clock frequency for the chip operation.

# 2.2 Block Diagram

The block diagram shows all switches in reset position.



Figure 2 Block Diagram



## 2.3 Internal Power Supply

The internal stages of the TLE5010 are supplied with different voltage regulators. Each voltage regulator has its own over- and undervoltage detection circuits.

#### **GMR Voltage Regulator VRG (VDDG-Voltage)**

The GMR voltage regulator supplies all GMR parts.

- GMR Bridges
- Test Voltages for Angle Test
- ADC Reference Voltage

The voltages are monitored in the VRG over- and undervoltage detectors.

#### **Analog Voltage Regulator VRA (VDDA-Voltage)**

The analog voltage regulator supplies the analog parts.

- ADCs
- PLL (analog)
- VDD-Off comparator
- GND-Off comparator
- V<sub>DD</sub> Overvoltage detection

The voltages are monitored in the VRA over- and undervoltage detectors.

## Digital Voltage Regulator VRD (VDDD-Voltage)

The digital voltage regulator supplies all digital parts.

- Comb filters, FIR filters and Low Pass filter
- PLL (digital)
- Control FSM with Bitmap
- SSC -Interface
- Counters (Reset, FSYNC, FCNT)

The voltages are monitored in the VRD over- and undervoltage detectors.



## 2.4 GMR Functionality

The GMR sensor is implemented in vertical integration. This means, that the GMR active areas are integrated above the logic part. GMR elements change their resistance depending on the direction of the magnetic field.

4 individual GMR elements are connected to one Wheatstone sensor bridge.

They sense either the

- X component, V<sub>X</sub> (cosine) or the
- Y component, V<sub>Y</sub> (sine)

of the applied magnetic field.

The advantage of a full-bridge structure is that the GMR signal amplitude is doubled.



Figure 3 Sensitive bridges of the GMR Sensor<sup>1)</sup>

<sup>1)</sup> The arrows in the resistor symbols show the direction of the reference layer



The output signal of each bridge is only unambiguous over 180° between two maxima. Therefore two bridges are orientated orthogonal to each other.

Using the ARCTAN function, the true 360° angle value can be calculated which is represented by the relation of the X and Y signals.

As only the relative values influence the result, the absolute size of the two signals is of minor importance. Therefore most influences to the amplitudes are compensated.



Figure 4 Ideal Output of the GMR Sensor



#### **Absolute Maximum Ratings**

# 3 Absolute Maximum Ratings

Table 2 Absolute Maximum Rating Parameters

| Parameter                                                      | Symbol   | Limit Values |      | Unit | Notes                                        |
|----------------------------------------------------------------|----------|--------------|------|------|----------------------------------------------|
|                                                                |          | min.         | max. |      |                                              |
| Voltage on $V_{\rm DD}$ pin respect to ground ( $V_{\rm SS}$ ) | $V_{DD}$ | -0.5         | 6.5  | V    | max 40 h / lifetime                          |
| Voltage on any pin respect to ground (V <sub>SS</sub> )        | $V_{IN}$ | -0.5         | 6.5  | V    | V <sub>DD</sub> + 0.35 V may not be exceeded |
| Junction Temperature                                           | $T_{J}$  | -40          | 150  | °C   |                                              |
| Magnetic Field Induction                                       | В        | -            | 125  | mT   | max 5 min. @<br>t <sub>A</sub> = 25°C        |
|                                                                |          | -            | [80] |      | max 5 h @<br>t <sub>A</sub> = 25°C           |

Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During absolute maximum rating overload conditions  $(V_{IN} > V_{DD})$  or  $V_{IN} < GND$  the voltage on  $V_{DD}$  pins with respect to ground (GND) must not exceed the values defined by the absolute maximum ratings.



Draft Operating Range

# 4 Operating Range

The following operating conditions must not be exceeded in order to ensure correct operation of the TLE5010.

All parameters specified in the following sections refer to these operating conditions, unless otherwise noticed.

Table 3 Operating Range ( -  $40^{\circ}$ C <  $T_{J}$  <  $150^{\circ}$ C )

| Parameter              | Symbol            | Limit Values |      |      | Unit  | Notes                                    |  |
|------------------------|-------------------|--------------|------|------|-------|------------------------------------------|--|
|                        |                   | min.         | typ. | max. |       |                                          |  |
| Supply Voltage         | $V_{DD}$          | 4.5          | -    | 5.5  | V     | 1)                                       |  |
| Output Current         | $I_{Q}$           | -            | -5   | -10  | mA    | 2) 3)                                    |  |
| Input Voltage          | $V_{IN}$          | -0.3         | -    | 5.5  | V     | $V_{\rm DD}$ + 0.5 V may not be exceeded |  |
| Magnetic Induction     | B <sub>XY</sub>   | 25           | 30   | 45   | mT    | In X / Y direction <sup>4)</sup>         |  |
| Angle Range            | Ang               | 0            | -    | 360  | 0     | sine / cosine                            |  |
| Storage<br>Temperature | $T_{ST}$          | -40          | -    | 50   | °C    |                                          |  |
| Overall Life Time      | t <sub>life</sub> | -            | -    | 15   | Years |                                          |  |

<sup>1)</sup> Directly blocked with 100 nF ceramic capacitor

Note: For a calculation of the corresponding ambient temperature the thermal resistances in **Table 20 "Package Parameters" on Page 51** have to be used.

<sup>2)</sup> Max current to GND over Open Drain Output

 $<sup>^{3)}</sup>$  The corresponding voltage levels are listed in Table 5 "Electrical Parameters for 4.5V <  $\rm V_{DD}$  < 5.5V" on Page 16

<sup>&</sup>lt;sup>4)</sup> Values refer to an homogenous magnetic field (Bxy) without vertical magnetic induction (Bz = 0 mT). By applying a vertical magnetic induction an additional error has to be considered



## **Electrical and Magnetic Parameters**

# **5** Electrical and Magnetic Parameters

#### **5.1** Electrical Parameters

These are all parameters over operating range, unless otherwise specified.

Unless individually specified, typical values correspond to a supply voltage  $V_{\rm DD}$  = 5.0 V and 25°C.

All other values correspond to -40°C <  $T_{\rm J}$  < 150°C

**Table 4** Electrical Parameters

| Parameter                   | Symbol                | Limit Values        |     |                          | Unit   | Notes                                                              |  |
|-----------------------------|-----------------------|---------------------|-----|--------------------------|--------|--------------------------------------------------------------------|--|
|                             |                       | min. typ. max.      |     |                          |        |                                                                    |  |
| Supply Current 1)           | $I_{DD}$              | -                   | 15  | 20                       | mA     | $V_{\rm DD}$ = 4.5 to 5.5V                                         |  |
|                             |                       | -                   | -   | 21                       |        | V <sub>DD</sub> = 6.5 V                                            |  |
| POR Level                   | $V_{POR}$             | 2.0                 | 2.3 | 2.9                      | V      | Power On Reset                                                     |  |
| POR Hysteresis              | $V_{\sf PORhy}$       | -                   | 30  | -                        | mV     |                                                                    |  |
| Power On Time               | t <sub>Pon</sub>      | 50                  | 100 | 200                      | μs     | $V_{\rm DD}$ > $V_{\rm DDmin}$ & after first edge on $f_{\rm CLK}$ |  |
| PLL Jitter                  | t <sub>PLLjit_S</sub> | -                   | 1.3 | 2.0 <sup>2)</sup>        | ns     | short term 3)                                                      |  |
|                             | t <sub>PLLjit_L</sub> |                     | 3.0 | 3.9                      |        | long term 4)                                                       |  |
| ADC Noise 5)                | $N_{ADC}$             | -                   | 1   | 2.2                      | digits | 1 σ @ FIR_BYP = 0                                                  |  |
|                             |                       | -                   | 2   | 4.4 <sup>2)</sup>        |        | 1 σ @ FIR_BYP = 1                                                  |  |
| Input Signal<br>Low Level   | $V_{L}$               | -0.35               | -   | 0.3 V <sub>DD</sub>      | V      | Tested only at DATA pin as structures of                           |  |
| Input Signal<br>High Level  | $V_{H}$               | 0.7 V <sub>DD</sub> | -   | V <sub>DD</sub><br>+0.35 | V      | all pins are identical                                             |  |
| Capacitance of SSC Data Pin | $C_{LDATA}$           | -                   | 4   | 6 <sup>2)</sup>          | pF     | Internal                                                           |  |

<sup>1)</sup> Without external pull-up resistor for SSC-Interface

<sup>2)</sup> Not tested

<sup>3)</sup> From pulse to pulse

<sup>4)</sup> Accumulated over 1 ms

<sup>5)</sup> ADC noise in respect to the peak ADC value specified in "Signal Processing" on Page 23. Noise tested using 1 σ of 100 sample values from Angle Test "000"



## **Electrical and Magnetic Parameters**

Table 5 Electrical Parameters for 4.5V <  $V_{\rm DD}$  < 5.5V

| Parameter         | Symbol   | Limit Values         |      |      | Unit | Notes                                                       |  |
|-------------------|----------|----------------------|------|------|------|-------------------------------------------------------------|--|
|                   |          | min.                 | typ. | max. |      |                                                             |  |
| Input Hysteresis  | $V_{HY}$ | 0.07 V <sub>DD</sub> | -    | -    | V    |                                                             |  |
| Pull-Up Current   | $I_{PU}$ | -10                  | -    | -150 | μΑ   | CS, DATA                                                    |  |
| Pull-Down Current | $I_{PD}$ | 15                   | -    | 225  | μΑ   | SCK, CLK                                                    |  |
|                   |          | 15                   | -    | 225  |      | TST1                                                        |  |
|                   |          | 10                   | -    | 150  |      | TST2                                                        |  |
| Output Signal     | $V_{OL}$ | -                    | -    | 0.7  | V    | $I_{\rm Q}$ = - 10 mA<br>$I_{\rm Q}$ = - 5 mA <sup>1)</sup> |  |
| Low Level         |          | -                    | -    | 0.4  |      | $I_{\rm Q}$ = - 5 mA <sup>1)</sup>                          |  |

<sup>1)</sup> The value -5 mA is not tested

#### 5.2 ESD Protection

Table 6 ESD Protection

| Parameter   | Symbol    | Limit Values |       | Unit | Notes             |
|-------------|-----------|--------------|-------|------|-------------------|
|             |           | min.         | max.  |      |                   |
| ESD Voltage | $V_{HBM}$ | -            | ±2    | kV   | HBM <sup>1)</sup> |
|             | $V_{CDM}$ | -            | ± 500 | V    | CDM <sup>2)</sup> |

<sup>&</sup>lt;sup>1)</sup> Human Body Model (HBM) according to: JEDEC EIA/JESD22-A114-B (R = 1.5 k $\Omega$ , C = 100 pF, T<sub>A</sub> = 25°C)

<sup>2)</sup> Charge Device Model (CDM) according to: ANSI ESD STM JEDEC JESD 22-C101-A Class III.



## **Electrical and Magnetic Parameters**

### 5.3 GMR Parameters

All parameters over operating range, unless otherwise specified.

**Table 7** Basic GMR Parameters

| Parameter                      | Symbol         | Limit Values |       | Unit   | Notes  |                              |
|--------------------------------|----------------|--------------|-------|--------|--------|------------------------------|
|                                |                | min.         | typ.  | max.   |        |                              |
| X, Y Output range              | $RG_{ADC}$     | -            | -     | ±23230 | digits |                              |
| X, Y Amplitude 1)              | $A_{X}, A_{Y}$ | 7402         | 12337 | 15781  | digits | @ Calib. Conditions          |
|                                |                | 3922         | -     | 20620  |        | Operating Range              |
| X, Y Synchronism <sup>2)</sup> | k              | 80           | 100   | 120    | %      | @ Calib. Conditions          |
| X; Y Offset 3)                 | $O_X$ , $O_Y$  | -3000        | 0     | 3000   | digits | @ Calib. Conditions          |
| X, Y Orthogonality<br>Error    | $\varphi$      | -10.0        | 0     | 10.0   | o      | @ Calib. Conditions          |
| X,Y without field              | $X_0, Y_0$     | -5000        | -     | 5000   | digits | without magnet <sup>4)</sup> |

<sup>1)</sup> See Figure 4, Page 12

## **Offset and Amplitude**



Figure 5 Offset and Amplitude Definition

<sup>2)</sup>  $k = 100 \text{ x} (A_X/A_Y)$ .

 $<sup>^{3)}</sup>$   $O_{\mbox{SIN}} = (\mbox{ Y}_{\mbox{MAX}} + \mbox{ Y}_{\mbox{MIN}}) \, / \, 2 \ ; O_{\mbox{COS}} = (\mbox{ X}_{\mbox{MAX}} + \mbox{ X}_{\mbox{MIN}}) \, / \, 2$ 

<sup>4)</sup> Not tested.



## **Electrical and Magnetic Parameters**

### **Amplitude Definition**

The amplitude is defined as half difference between the signed maximum and minimum values of the idealized (fitted) sine or cosine wave.

$$A_{X} = \frac{X_{\text{MAX}} - X_{\text{MIN}}}{2}$$
$$A_{Y} = \frac{Y_{\text{MAX}} - Y_{\text{MIN}}}{2}$$

#### **Offset Definition**

The offset of the X and Y signals is defined as the mean value between the signed maximum and minimum values of the idealized (fitted) sine or cosine wave.

$$O_{X} = \frac{X_{\text{MAX}} + X_{\text{MIN}}}{2}$$

$$O_{Y} = \frac{Y_{\text{MAX}} + Y_{\text{MIN}}}{2}$$

## Temperature dependent behavior

The temperature offset gradients for both channels depend on the value at 25°C. It can be calculated using following linear equations:

$$KT_{OX} = tco\_d\_x + (tco\_k\_x \times O_{X25})$$
  
$$KT_{OY} = tco\_d\_y + (tco\_k\_y \times O_{Y25})$$

O<sub>X25</sub>, O<sub>Y25</sub>: Offset values at 25°C in digits.

**Table 8 GMR Temperature Coefficients** 

| Parameter                              | Symbol  | Limit | Values     | Unit | Notes      |  |
|----------------------------------------|---------|-------|------------|------|------------|--|
|                                        |         | min.  | typ.       | max. |            |  |
| Offset Temperature<br>Coefficient base | tco_d_x | -     | +0.116296  | -    | digits_/_K |  |
|                                        | tco_d_y | -     | -0.079401  | -    |            |  |
| Offset Temperature<br>Coefficient gain | tco_k_x | -     | -0.0010147 | -    | 1_/_K      |  |
|                                        | tco_k_y | -     | -0.0010121 | -    |            |  |



## **Electrical and Magnetic Parameters**

### **Orthogonality Definition**

The corresponding maximum and zero crossing points of the SIN and COS signals are not exactly in a distance of 90°. The difference between X and Y phase is called 'Orthogonality Error'.

$$\varphi = \varphi_{\rm X} - \varphi_{\rm Y}$$

jideal = 0°

jX : Phase error of X (= cos) SignaljY : Phase error of Y (= sin) Signal

#### 5.4 Calibration

#### **GMR Values**

The end-of-line calibration can be done using following sequence.

The conditions are specified in Table 9.

- Turn magnetic field left and measure X and Y values
- Calculation of Amplitude, Offset, Phase correction values of left turn
- Turn further 90° left and 90° back right without measurement
- Turn magnetic field right and measure X and Y values
- Calculation of Amplitude, Offset, Phase correction values of right turn
- Calculation of mean values of Amplitude, Offset, Phase correction values

The above gained values have to be stored in a non-volatile memory. They are used for the correction of the read-out X and Y values before the angular calculation.

The resulting angular deviation is calculated using above determined parameters.

#### **Temperature Measurement**

The signal amplitude  $T_{25}$  of the temperature measurement path at calibration conditions has to be measured and stored.

#### **Calibration Conditions**

All errors are related to a calibration done using following conditions:

Table 9 GMR calibration conditions

| Parameter    | Symbol    | Limit Values |      |      | Unit | Notes                  |
|--------------|-----------|--------------|------|------|------|------------------------|
|              |           | min.         | typ. | max. |      |                        |
| Flux density | $B_{CAL}$ | -            | 30   | -    | mT   | $B_{Z} = 0 \text{ mT}$ |
| Temperature  | $T_{CAL}$ | -            | 25   | -    | °C   |                        |



#### **Electrical and Magnetic Parameters**

## 5.5 Angle Calculation

## 5.5.1 Components of the Output Signals

The X and Y signals at the output can be described with following equations:

$$X = A_{X} \times \cos(\alpha + \varphi_{X}) + O_{X}$$

$$Y = A_{\mathbf{Y}} \times \sin(\alpha + \varphi_{\mathbf{Y}}) + O_{\mathbf{Y}}$$

 $A_X$ : Amplitude of X (= cos) Signal  $A_Y$ : Amplitude of Y (= sin) Signal

 $O_X$ : Offset of X (= cos) Signal  $O_Y$ : Offset of Y (= sin) Signal

 $\phi_X$ : Phase error of X (= cos) Signal  $\phi_Y$ : Phase error of Y (= sin) Signal

### 5.5.2 GMR Error Compensation

### **Temperature dependent Offset Value**

To increase the accuracy, the temperature dependent offset drift can be compensated. The temperature of the chip has to be read out. The Offset values  $O_X$  and  $O_Y$  have to be multiplied with the Offset temperature coefficient and the temperature value.

$$O_{\rm X} = O_{\rm X25} + \frac{KT_{\rm OX}}{S_{\rm T}} \times (T - T_{25})$$

$$O_{\rm Y} = O_{\rm Y25} + \frac{KT_{\rm OY}}{S_{\rm T}} \times (T - T_{25})$$

 $O_{X25}$  ,  $O_{Y25}$  : Offset value at 25°C in digits

T<sub>25</sub>: Temperature value at 25°C in digits

T: Temperature value in digits

 $S_T$ : Sensitivity of the temperature measurement path, (see chapter "Temperature Measurement" on Page 46).



## **Electrical and Magnetic Parameters**

#### **Offset Correction**

After read-out of the X and Y value first the temperature corrected offset value has to be subtracted.

$$X_1 = X - O_X$$

$$Y_1 = Y - O_Y$$

### **Amplitude Normalization**

Then the X and Y values are normalized using the peak values determined in the calibration.

$$X_2 = \frac{X_1}{A_X}$$

$$Y_2 = \frac{Y_1}{A_Y}$$

## **Non-Orthogonality Correction**

The influence of the non-orthogonality can be compensated using following equation. Only the Y channel has to be corrected.

$$Y_3 = \frac{Y_2 - X_2 \times \sin(-\varphi)}{\cos(-\varphi)}$$

# **Resulting Angle**

After correction of all errors, the resulting angle can be calculated using the arctan function 1).

$$\alpha = \arctan\left(\frac{Y_3}{X_2}\right) - \phi_X$$

<sup>1)</sup> µC-function "arctan2(Y<sub>3</sub>,X<sub>2</sub>)" to resolve 360°



### **Electrical and Magnetic Parameters**

#### 5.6 GMR Parameters after Calibration

After calibration under the conditions specified in **Table 9 "GMR calibration conditions" on Page 19**, the sensor has following remaining error:

The error value refers to  $B_Z = 0 \text{ mT}$  and operating conditions given in **Table 3** "Operating Range ( -  $40^{\circ}\text{C} < T_J < 150^{\circ}\text{C}$  )" on Page 14.

Table 10 GMR parameter with temperature dependent offset compensation

| Parameter     | Symbol | Limit Values |      | Unit | Notes |       |
|---------------|--------|--------------|------|------|-------|-------|
|               |        | min.         | typ. | max. |       |       |
| Overall Error |        | -            | 0.7  | 2,0  | 0     | 2) 3) |

<sup>1)</sup> At 25°C, B=30mT

<sup>2)</sup> incl. hysteresis error

<sup>3)</sup> At 0h



# **Signal Processing**

# 6 Signal Processing

# Table 11 Signal Processing

| Parameter                                     | Symbol               | Limit V | /alues             |       | Unit   | Notes                                                   |
|-----------------------------------------------|----------------------|---------|--------------------|-------|--------|---------------------------------------------------------|
|                                               |                      | min.    | typ. <sup>1)</sup> | max.  |        |                                                         |
| Internal Cutoff                               | $f_{Cut\text{-}Off}$ | -       | 4.9                | -     | kHz    | FIR_BYP=0                                               |
| Frequency (-3dB) of sin or cos Value          |                      |         | 19.6               |       |        | FIR_BYP=1                                               |
| Update Time of sin or cos Value <sup>2)</sup> | t <sub>upd</sub>     | -       | 81,9               | -     | μs     | FIR_BYP=0                                               |
|                                               |                      | -       | 20,5               | -     |        | FIR_BYP=1                                               |
| Settle Time 3)                                | t <sub>settle</sub>  | _       | 163,8              | -     |        | FIR_BYP=0                                               |
|                                               |                      | -       | 41,0               | -     |        | FIR_BYP=1                                               |
| Peak ADC Output value                         | $ADC_{Pk}$           | -       | -                  | 23230 | digits | signed 16 bit<br>integer (2s<br>complement) 4) 5)<br>6) |

<sup>1)</sup> For 4 Mhz input frequency

<sup>&</sup>lt;sup>2)</sup>  $t_{upd} = 8192 / (25 \text{ x f}_{CLK}) \text{ for FIR\_BYP} = 0$  $t_{upd} = 8192 / (100 \text{ x f}_{CLK}) \text{ for FIR\_BYP} = 1$ 

 $<sup>^{3)}</sup>$   $t_{settle}$  = 2 x  $t_{upd}$ , after change of ADC input source

<sup>4)</sup> Output values are valid up to this limit. Above it, corrupted results may occur due to non-linearity of the ADC.

<sup>&</sup>lt;sup>5)</sup> The internal quantization is typically 5.166 μV per digit.

<sup>6)</sup> Correspond to max. GMR output value.



## **Clock Supply (CLK Timing Definition)**

# 7 Clock Supply (CLK Timing Definition)

The clock signal input "CLK" must fulfill certain requirements which are described in the following:

- The high or low pulse width must not exceed the specified values, because the PLL needs a minimum pulse width and must be spike filtered.
- The duty cycle factor should be 0.5 but can deviate to the values limited by  $t_{\text{CLKh(f\_min)}}$  and  $t_{\text{CLKl(f\_min)}}$ .
- The PLL is triggered at the positive edge of the clock. If more than 2 edges are missing, a chip reset is generated automatically.



Figure 6 CLK Timing Definition

Table 12 CLK Timing Specification

| Parameter             | Symbol            | Limit V | alues |      | Unit | Notes                        |
|-----------------------|-------------------|---------|-------|------|------|------------------------------|
|                       |                   | min.    | typ.  | max. |      |                              |
| Input Frequency       | $f_{\sf CLK}$     | 3.9     | 4.00  | 4.2  | MHz  |                              |
| CLK Duty Cycle 1)     | $CLK_{DUTY}$      | 30      | 50    | 70   | %    |                              |
| CLK rise time         | t <sub>CLKr</sub> | -       | -     | 20   | ns   | from $V_{L}$ to $V_{H}$      |
| CLK fall time         | t <sub>CLKf</sub> | -       | -     | 20   | ns   | from $V_{H}$ to $V_{L}$      |
| PLL Frequency         | $f_{PLL}$         | -       | 100   | -    | MHz  | f <sub>CLK</sub> * 25        |
| Digital Clock         | $f_{DIG}$         | -       | 25    | -    | MHz  | (25/4)* f <sub>CLK</sub>     |
| Digital Clock Periode | $t_{DIG}$         | -       | 40    | -    | ns   | 4 / (25 * f <sub>CLK</sub> ) |

Minimum duty cycle factor:  $t_{CLKh(f\_min)} / t_{CLK(f\_min)}$  with  $t_{CLK(f\_min)} = 1 / f_{CLK(f\_min)}$  Maximum duty cycle factor:  $t_{CLKh(f\_max)} / t_{CLK(f\_min)}$  with  $t_{CLKh(f\_max)} = t_{CLK(f\_min)} - t_{CLKl(min)}$ 



**Synchronous Serial Communication Interface (SSC)** 

# 8 Synchronous Serial Communication Interface (SSC)

The 3 pin synchronous serial interface (SSC) has a bidirectional data line (open drain), serial clock signal and chip select.

It is designed to communicate with a micro controller with bidirectional SSC interface supporting Open Drain. Other micro controllers may require an external NPN transistor. This allows communication with SPI compatible devices.



Figure 7 SSC Half-Duplex Configuration for µC with Open Drain support



Figure 8 SSC Half-Duplex Configuration for μC without Open Drain support



## **Synchronous Serial Communication Interface (SSC)**

## 8.1 SSC Timing Definition

### **SSC Timing Diagram**



Figure 9 SSC Timing Definition

# • SSC Inactive Time ( CS<sub>off</sub> )

The SSC inactive time defines the delay, before the TLE5010 can be selected again after a transfer. The TLE5010 reacts only to one command after SSC inactive time. Then the SSC Interface of the TLE5010 is disabled until the next SSC Inactive Time is performed.

## • DATA Write Time ( t<sub>DATW</sub> )

During this time the TLE5010 changes the data line, thus the data are invalid. The DATA Write Time values are defined without pull-up resistor.

# • Pull-up Time Value ( $t_{PU}$ )

The value in **Table 13 "SSC Timing Specification" on Page 27** is estimated with 60 ns.

• Chip Select Off time (  $t_{CSOFF}$  )



## **Synchronous Serial Communication Interface (SSC)**

Table 13 SSC Timing Specification 1)

| Parameter                            | Symbol             | Limit Valu                     | es   |                                                            | Unit   | Notes                      |
|--------------------------------------|--------------------|--------------------------------|------|------------------------------------------------------------|--------|----------------------------|
|                                      |                    | min.                           | typ. | max.                                                       |        |                            |
| SSC Baud Rate                        | $f_{SSC}$          | -                              | 2.0  | 2.1 <sup>2)</sup>                                          | MBit / |                            |
| CS Setup Time                        | $t_{\mathrm{CSs}}$ | 3* <i>t</i> <sub>DIG</sub> +10 | -    | -                                                          | ns     |                            |
| CS Hold Time                         | $t_{CSh}$          | 5* <i>t</i> <sub>DIG</sub> +10 | -    | -                                                          | ns     |                            |
| <del>CS</del> off                    | $t_{CSoff}$        | 10* <i>t</i> <sub>DIG</sub>    | -    | -                                                          | ns     | SSC inactive time          |
| SCK High                             | t <sub>SCKh</sub>  | 5* <i>t</i> <sub>DIG</sub>     | -    | -                                                          | ns     |                            |
| SCK Low                              | t <sub>SCKI</sub>  | 5* <i>t</i> <sub>DIG</sub>     | -    | -                                                          | ns     |                            |
| DATA Read Time                       | $t_{DATr}$         | 6* <i>t</i> <sub>DIG</sub> -10 | -    | 7* <i>t</i> <sub>DIG</sub> +10                             | ns     | SSC_FILT = 0               |
| (Data Valid Time)                    |                    | 5* <i>t</i> <sub>DIG</sub> -10 | -    | 7* <i>t</i> <sub>DIG</sub> +10                             |        | SSC_FILT = 1               |
| DATA Write Time<br>(Data Valid Time) | t <sub>DATw</sub>  | 6* <i>t</i> <sub>DIG</sub> +25 | -    | 7* <i>t</i> <sub>DIG</sub> +50<br>+ <i>t</i> <sub>PU</sub> | ns     |                            |
| DATA slope                           | $t_{DATs}$         | -                              | 20   | 30 <sup>4)</sup>                                           | ns     | Falling edge <sup>5)</sup> |

<sup>1)</sup> Timings have to be calculated acc. Table 12 "CLK Timing Specification" on Page 24.

<sup>&</sup>lt;sup>2)</sup>  $f_{CLK}/2$ , synchronized to  $f_{CLK}$  if  $fCLK = f_{CLK}(max)$ 

 $<sup>^{3)}</sup>$   $t_{PU}$  is the time generated by the pull-up resistor

<sup>4)</sup> Not tested.

<sup>&</sup>lt;sup>5)</sup> Internal slope control of falling edge for data bit transition from  $V_{\rm H}$  to  $V_{\rm L}$ .



## **Synchronous Serial Communication Interface (SSC)**



Figure 10 SSC Interface Timing Details with worst-case specified Timing

#### Note:

- The read window includes the sampling of the data bit.
- For SSC\_FILT = 1, the 2-of-3 selection is already regarded.
   Only the 2 last data values have to be equal.
- For SSC\_FILT = 0 only one sample point is selected.



### Synchronous Serial Communication Interface (SSC)

The margin time in following table is the time between write access to the SSC Data Line and the earliest possible sample read of the TLE5010 itself for read back.

It is useful to have a maximum distance between WRITE and subsequent READ. This ensures a reliable read back of the written data for the Slave-Active Byte generation.

Table 14 Maximum Pull-up Time Margin with worst-case specified Timing

| SSC_FILT | SSC_TIMING | Min. t <sub>PU</sub> Margin <sup>1)</sup> | Unit | Comment |
|----------|------------|-------------------------------------------|------|---------|
| 0        | don't care | 90                                        | ns   |         |
| 1        |            | 50                                        |      |         |

<sup>1)</sup> Calculation: Margin=t<sub>SCKI(min)</sub>+t<sub>DATwMAX</sub>-(t<sub>PU</sub>)-t<sub>DATrMIN</sub>. For Margin<50 ns no problems can occur.

#### 8.2 SSC Baud rate

The SSC Baud rate depends on the internal clock frequency.

12 internal digital clock cycles are necessary to ensure a reliable operation.

Therefore the maximum SSC Baud rate depends on the external CLK.

$$f_{\rm SSC} = \frac{f_{\rm CLK}}{2}$$

# 8.3 SSC Spike Filter

A SSC Spike Filter for all SSC lines can be selected via the SSC\_FILT bit.

# 8.3.1 SSC Spike Filter Off

When the spike filter is disabled, each slope of a rising voltage is used to define a bit.

This is independent of the length of the sampled pulse.

For example a positive spike generates therefore a rising and a falling edge.



## **Synchronous Serial Communication Interface (SSC)**

## 8.3.2 SSC Spike Filter On

A sliding window with four consecutive sample bits is analyzed.

The sample frequency is:

$$f_{\rm S} = \frac{1}{f_{\rm DIGIT}}$$

### **Rising Edge Detect for SCK**

- After a rising edge (LH combination), at least one of the 2 following samples has to be 'high'. *Valid bit combinations: 0111*, 0110, 0101.
- A falling condition has to be detected before.

### Falling Edge Detect for SCK

- After a falling edge (HL combination), at least one of the 2 following samples has to be 'low'. *Valid bit combinations: 1000*, 1001, 1010.
- A rising condition has to be detected before.



Figure 11 SSC Spike Filter

#### Filter for DATA and CS

- The DATA pin has a '2-of-3' filter.
- The CS input has a '2-of-3' filter, which suppresses only positive spikes.



## **Synchronous Serial Communication Interface (SSC)**

#### 8.4 SSC Data Transfer

The following transfer bytes are possible:

- Command byte (to access and change operating modes of the TLE5010)
- Data bytes (any data transferred in any direction)
- CRC byte (cyclic redundancy check)
- Slave Active byte (response of all selected slaves)



Figure 12 SSC Data Transfer (Data Read Example)

# 8.5 SSC Command Byte

The TLE5010 is controlled by a command byte. It is sent first at every data transmission.

Table 15 Structure of the Command Byte

| Name | Bits | Description                                             |
|------|------|---------------------------------------------------------|
| RW   | [7]  | Read - Write                                            |
|      |      | '0' = write, '1' = read                                 |
| ADDR | [63] | Address to be read / written                            |
|      |      | '015' - register start address (address auto increment) |
| ND   | [20] | Number of data bytes                                    |
|      |      | '07' - number of data bytes to be transferred           |



# 9 Register Table

This chapter defines the complete address range as well as all registers of the TLE5010. It also defines the read/write access rights of the specific registers. In the following table values through symbols are listed. Access to the registers is done via the SSC interface.

Table 16 Address Map

| Addr.           | Name          | Bits         |               |              |                  |              |             |             |              |  |  |
|-----------------|---------------|--------------|---------------|--------------|------------------|--------------|-------------|-------------|--------------|--|--|
|                 |               | 7            | 6             | 5            | 4                | 3            | 2           | 1           | 0            |  |  |
| 00 <sub>H</sub> | CTRL1         | -            | -             | -            | -                | SSC_<br>FILT | -           | AUTO        | UR           |  |  |
| 01 <sub>H</sub> | XL            |              |               | $X_{Low}$    |                  |              |             |             |              |  |  |
| 02 <sub>H</sub> | XH            |              |               |              | X <sub>Hig</sub> |              |             |             |              |  |  |
| 03 <sub>H</sub> | YL            |              |               |              | Y <sub>Lo</sub>  |              |             |             |              |  |  |
| 04 <sub>H</sub> | YH            |              |               |              | Y <sub>Hig</sub> | jh           |             |             |              |  |  |
| 05 <sub>H</sub> | FCNT_<br>STAT | -            | STAT_<br>VR   | GMR_<br>OFF  | UPDATE           |              |             |             |              |  |  |
| 06 <sub>H</sub> | FSYNC_<br>INV | FILT_<br>INV |               | FSYNC        |                  |              |             |             |              |  |  |
| 07 <sub>H</sub> | ANGT          | -            | ANGT_<br>EN   |              | ANGT_Y           |              |             | ANGT_X      |              |  |  |
| 08 <sub>H</sub> | -             |              |               |              | reserv           | /ed          |             |             |              |  |  |
| 09 <sub>H</sub> | -             |              |               |              | reserv           | /ed          |             |             |              |  |  |
| 0A <sub>H</sub> | -             |              |               |              | reserv           | /ed          |             |             |              |  |  |
| 0B <sub>H</sub> | -             |              |               |              | reserv           | /ed          |             |             |              |  |  |
| 0C <sub>H</sub> | TST           | TEMP_<br>EN  | ADCPY         | FILT_<br>PAR | FILT_<br>CRS     | FILT_<br>BYP | TST_<br>ADC | TST_<br>GMR | TST_<br>CHAN |  |  |
| 0D <sub>H</sub> | ID            |              | DEV_ID REV_ID |              |                  |              |             |             | 1            |  |  |
| 0E <sub>H</sub> | LOCK          |              | LOCK          |              |                  |              |             |             |              |  |  |
| 0F <sub>H</sub> | CRTL2         | VDD_<br>OV   | VDD_<br>OFF   | GND_<br>OFF  | VRG_<br>OV       | VRA_<br>OV   | VRD_<br>OV  | S_I         | S_NO         |  |  |



# **Bit Types**

| Abbreviation | Function | Description                                                                                                                                                                                                                                                           |
|--------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L            | Locked   | Locked register. These registers can only be written, when the unlock-value is written in the lock register ( <b>0E</b> <sub>H</sub> ). This ensures, that these bits cannot be modified unwanted during normal operation.                                            |
| U            | Update   | Update-Buffer is for this bit is present. In case of an Update Command and the Update-Mode bit (UR in CTRL1) is set, the immediate values are stored in this Update-Buffer simultaneous. This enables a snapshot of all necessary system parameters at the same time. |
| S            | Status   | Reset only after readout                                                                                                                                                                                                                                              |
| R            | Read     | Read-only registers                                                                                                                                                                                                                                                   |
| W            | Write    | Read and write registers                                                                                                                                                                                                                                              |



CTRL1 Addr: 00<sub>H</sub>

Reset Value: 01<sub>H</sub>

|   | 7       | 6        | 5        | 4        | 3        | 2        | 1    | 0  |
|---|---------|----------|----------|----------|----------|----------|------|----|
| r | eserved | reserved | reserved | reserved | SSC_FILT | reserved | AUTO | UR |
|   | -       | -        | -        | WL       | WL       | -        | WL   | WL |

| Field    | Bits | Туре | Description                                                                                                                                                                                                                                                                                                   |  |  |  |
|----------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| reserved | 7    | -    | reserved, has to be set to 0                                                                                                                                                                                                                                                                                  |  |  |  |
| reserved | 6    | _    | reserved, has to be set to 0                                                                                                                                                                                                                                                                                  |  |  |  |
| reserved | 5    | _    | reserved, has to be set to 0                                                                                                                                                                                                                                                                                  |  |  |  |
| reserved | 4    | _    | reserved, has to be set to 0                                                                                                                                                                                                                                                                                  |  |  |  |
| SSC_FILT | 3    | W L  | SSC Digital Spike Filter enable for all SSC lines ( CS, CLK and DATA ) 0: Digital SSC Spike filters off 1: Digital SSC Spike filters on (modified timing)                                                                                                                                                     |  |  |  |
| reserved | 2    | _    | reserved, has to be set to 0                                                                                                                                                                                                                                                                                  |  |  |  |
| AUTO     | 1    | WL   | Automatic update at angle tests  0: no automatic update in Angle Test Mode  1: automatic update-command after t <sub>settle</sub> , counters FSYNC and FCNT are reset to "0".  Then the Angle-Test (ANGT_EN) is automatically disabled and switches back to normal operation.  Also the UPDATE bit is toggled |  |  |  |
| UR 0 W L |      | WL   | Update / Run Mode 0: Run Mode (Buffer1 values are immediate values) 1: Update Mode (Buffer2 values are stored values)                                                                                                                                                                                         |  |  |  |



The values in Register 01H to 04H represent one byte of two's complement signed 16 bit integer values.

XL Reset Value: 00<sub>H</sub> Addr: 01<sub>H</sub> 6 5 X Low Byte RU  $X_H$ Reset Value: 00<sub>H</sub> Addr: 02<sub>H</sub> X High Byte RU ΥL Addr: 03<sub>H</sub> Reset Value: 00<sub>H</sub> 5 Y Low Byte R<sup>'</sup>U  $Y_H$ Reset Value: 00<sub>H</sub> Addr: 04<sub>H</sub>

5

Y High Byte

RU



# FCNT\_STAT Addr: 05<sub>H</sub>

Reset Value: 80<sub>H</sub>

| 7        | 6       | 5       | 4      | 3 | 2  | 1  | 0 |
|----------|---------|---------|--------|---|----|----|---|
| reserved | STAT_VR | GMR_OFF | UPDATE |   | FC | NT |   |
| -        | RS      | RU      | RS     |   | R  | U  |   |

| Field    | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| reserved | 7    | -    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| STAT_VR  | 6    | RS   | Voltage Regulator Status This bit is a logical OR combination of Digital, Analog, GMR and VDD <sub>OV</sub> Comparator and GND <sub>OFF</sub> , and VDD <sub>OFF</sub> Comparator outputs. 0: Voltage Supply ok 1: Voltage Supply not ok                                                                                                                                                                                                                                                                                                      |
| GMR_OFF  | 5    | RU   | ADC Values are no GMR values (e.g.: Temperature measurement is active) This bit indicates, whether GMR values or any other values are connected to the ADCs. This value is read back from the multiplexer control signals. 0: X,Y Values are GMR values 1: X,Y Values normally represent temp. measurement or angle test values. In case of non functional MUX this bit is set to "1"                                                                                                                                                         |
| UPDATE   | 4    | RU   | Update Toggle bit. This bit toggles after every update (update command or automatic update at angle test) The bit is independent of 'UR' bit in CTRL1                                                                                                                                                                                                                                                                                                                                                                                         |
| FCNT     | 3-0  | RU   | Frame Counter (4 bit unsigned integer value) This counter counts every new X,Y value pair coming out of the data path. (approx. 80µs) This counter is reset to 0 <sub>H</sub> after any write to FSYNC and after every change of the ANGT_EN bit. As t <sub>settle</sub> time has to be waited for valid X,Y data, this counter must be ≥ 2 <sub>H</sub> to indicate valid X,Y values. If it overflows, it resets to 3 <sub>H</sub> to show, that values are still valid.  Note: If FIR_BYP is activated, this counter counts 4 times faster! |



# FSYNC\_INV

Addr: 06<sub>H</sub> Reset Value: 00<sub>H</sub>



| Field    | Bits | Туре | Description                                                                                                                                                                                                                                                                         |
|----------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FILT_INV | 7 V  | WU   | Filter Input Inversion (to check the digital data path during operation)  0: Filter Inputs are not inverted  1: Filter Inputs are inverted                                                                                                                                          |
| FSYNC    | 6-0  | WU   | Frame Synchronization (7bit unsigned integer value) The Filter Update time of approx. 80 µs results from the filter decimation. The phase of this decimation can be set and checked by this counter. If FIR_BYP is activated, this counter overflows at the value 31 <sub>D</sub> . |

### **ANGT**

Addr: 07<sub>H</sub> Reset Value: 00<sub>H</sub>

| 7        | 6       | 5 | 4      | 3 | 2 | 1      | 0 |
|----------|---------|---|--------|---|---|--------|---|
| reserved | ANGT_EN |   | ANGT_Y |   |   | ANGT_X |   |
| -        | W       |   | W      |   |   | W      |   |

| Field    | Bits | Туре | Description                                                                                                                                                                          |
|----------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| reserved | 7    | -    | reserved, has to be set to 0                                                                                                                                                         |
| ANGT_EN  | 6    | W    | Angle Test Enable 0: Angle Test disable command 1: Angle Test enable command in this case X and Y values represent resistive test values, which can be used to simulate angle values |
| ANGT_Y   | 5-3  | W    | Angle Test X and Y value                                                                                                                                                             |
| ANGT_X   | 2-0  | W    | see : Table 17 "Functional Angle Test" on Page 45                                                                                                                                    |

V 0.9, 2007-05



Draft Register Table

## Reserved Registers (08<sub>H</sub> to 0B<sub>H</sub>)

The values in these registers are 8 bit unsigned integer values.

The values in addr.8 and addr.9 have to be in reset status.





#### Reserved

Addr: 09<sub>H</sub> - 0B<sub>H</sub> Reset Value: 00<sub>H</sub>

7 6 5 4 3 2 1 0



**TST** 

Addr: 0C<sub>H</sub> Reset Value: 00<sub>H</sub>

| 7       | 6     | 5        | 4        | 3       | 2       | 1       | 0            |
|---------|-------|----------|----------|---------|---------|---------|--------------|
| TEMP_EN | ADCPY | FILT_PAR | FILT_CRS | FIR_BYP | TST_ADC | TST_GMR | TST_<br>CHAN |
| WL      | WL    | WL       | WL       | WL      | WL      | WL      | WL           |

| Field                 | Bits | Туре | Description                                                                                                                                                                         |
|-----------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TEMP_EN               | 7    | WL   | Temperature Device Enable 0: Temperature Measurement disabled 1: Temperature Measurement enabled The X value represents the temperature. Automatic update mode enabled, if AUTO='1' |
| ADCPY                 | 6    | W L  | Y Polarity 0: No inversion of Y bit stream 1: Inversion of Y bit stream (rotating direct. changed)                                                                                  |
| FILT_PAR              | 5    | W L  | Filter switched parallel 0: Filters in normal mode 1: Filters parallel, input selected by TST_CHAN                                                                                  |
| FILT_CRS              | 4    | W L  | Filter switched across 0: Filters in normal mode 1: Filters crossed, X and Y outputs are exchanged                                                                                  |
| FIR_BYP               | 3    | W L  | FIR Filter Bypass 0: No FIR Bypass 1: FIR Bypass                                                                                                                                    |
| TST_ADC <sup>1)</sup> | 2    | WL   | ADC input switch to TST1and TST2 0: No ADC input switch, normal operation 1: ADC input switched to TST1,2, ADC selected by TST_CHAN <sup>2)</sup>                                   |
| TST_GMR 1)            | 1    | W L  | GMR switch to TST1and TST2 0: No GMR switch, normal operation 1: GMR switched to TST1,2 2)                                                                                          |
| TST_CHAN              | 0    | WL   | Test Channel select 0: X channel linked to TST1and TST2 1: Y channel linked to TST1and TST2                                                                                         |

<sup>1)</sup> Only for test purposes

<sup>&</sup>lt;sup>2)</sup> if TST\_ADC and TST\_GMR are set to '1' at the same time, TST\_GMR is forced to 0. TST\_ADC has the higher priority.



ID





| Field   | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                    |
|---------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DEV_ID  | 7-4  | R    | Device Identifier<br>001 <sub>H</sub> : TLE5010 productive chip                                                                                                                                                                                                                                                                                |
| DEV_REV | 3-0  | R    | Device Revision (current number)  00 <sub>H</sub> : TLE5010 productive chip, 1st revision (B11)  01 <sub>H</sub> : TLE5010 productive chip, 2nd revision (B21)  02 <sub>H</sub> : TLE5010 productive chip, 3rd revision (B31)  03 <sub>H</sub> : TLE5010 productive chip, 4th revision (B41)  (Referred to errata sheets for further versions) |

LOCK

Addr: 0E<sub>H</sub> Reset Value: 00<sub>H</sub>

| 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |  |
|------|---|---|---|---|---|---|---|--|--|--|--|--|
|      |   |   |   |   |   |   |   |  |  |  |  |  |
| LOCK |   |   |   |   |   |   |   |  |  |  |  |  |
|      | 1 | 1 | [ |   | 1 | I |   |  |  |  |  |  |
|      | Ŵ |   |   |   |   |   |   |  |  |  |  |  |

| Field | Bits | Туре | Description                                                                                           |
|-------|------|------|-------------------------------------------------------------------------------------------------------|
| LOCK  | 7-0  | W    | Lock Byte<br>≠ 5A <sub>H</sub> : Lock registers locked<br>= 5A <sub>H</sub> : Lock registers unlocked |

CTRL2

Addr: 0F<sub>H</sub> Reset Value: 00<sub>H</sub>

| 7      | 6       | 5       | 4      | 3      | 2      | 1          | 0  |
|--------|---------|---------|--------|--------|--------|------------|----|
| VDD_OV | VDD_OFF | GND_OFF | VRG_OV | VRA_OV | VRD_OV | <b>S</b> _ | NO |
| RS     | RS      | RS      | RS     | RS     | RS     | W          | L  |



| Field   | Bits | Туре | Description                                                                                                               |  |  |  |
|---------|------|------|---------------------------------------------------------------------------------------------------------------------------|--|--|--|
| VDD_OV  | 7    | RS   | V <sub>DD</sub> Overvoltage Comparator 0: No V <sub>DD</sub> Overvoltage occurred 1: V <sub>DD</sub> Overvoltage occurred |  |  |  |
| VDD_OFF | 6    | RS   | $V_{\mathrm{DD}}$ - Off Comparator 0: No $V_{\mathrm{DD}}$ - Off occurred 1: $V_{\mathrm{DD}}$ - Off occurred             |  |  |  |
| GND_OFF | 5    | RS   | GND - Off Comparator 0: No GND - Off occurred 1: GND - Off occurred                                                       |  |  |  |
| VRG_OV  | 4    | RS   | GMR Voltage Regulator Overvoltage Comparator 0: Voltage ok 1: VRG Overvoltage occurred                                    |  |  |  |
| VRA_OV  | 3    | RS   | Analog Voltage Regulator Overvoltage Comparator 0: Voltage ok 1: VRA Overvoltage occurred                                 |  |  |  |
| VRD_OV  | 2    | RS   | Digital Voltage Regulator Overvoltage Comparator 0: Voltage ok 1: VRD Overvoltage occurred                                |  |  |  |
| S_NO    | 1-0  | WL   | Slave Number<br>Used in the SSC protocol                                                                                  |  |  |  |



#### **Data Communication via SSC**

### 10 Data Communication via SSC

- The data transmission order is 'MSB first'.
- Data is put on the data line with the rising edge on SCK and read with the falling edge on SCK.
- The SSC interface is byte aligned. Functions are activated after each transmitted byte.
- A "high" condition on the negated chip select pin (CS) of the selected TLE5010 interrupts the transfer immediately. The CRC calculator is automatically resetted.
- Every access to the TLE5010 with ND (number of data) ≥ 1 is done with address auto increment.
- After an auto-increment overflow the addresses are beginning from 00<sub>H</sub> again.
- For every data transfer with ND ≥ 1 a 8 bit CRC byte will be appended by the selected TLE5010. No CRC byte is sent in a data transfer with ND = 0 (e.g. Update Command).
- After the CRC byte is sent, the bit represented by S\_NO is pulled low by the selected slave in the Slave-Active-Byte (bits [3..0], low nibble). In this way, also broadcastmessages produce an individual feedback of every selected slave. This is necessary to differentiate the individual TLE5010 slave response, because the CRC byte is written by both TLE5010 in parallel.
- If the CRC byte on the bus is the same as the internal generated CRC of each TLE5010, each slave pulls low the dedicated bit in the Slave-Active-Byte (bits [7..4], high nibble). If not, the bit in the high nibble remains '1'.
- A write command to address 00<sub>H</sub> with ND = 0 will update all values inside the TLE5010, and only in this case the transfer can proceed. Furthermore this command is add to the CRC-calculation of the following SSC Transfer.
- A command of "0000\_0000" is called 'Update Command'.
   This command transfers the present immediate values of each register to the update register. After an Update Command, the CS line need not set and reset again.
- After the CRC and Slave-Active byte have been sent the transfer ends.
   The TLE5010 always sends logical "1" and all following sent bits from the SSC Master are ignored (TLE5010 is in idle mode). To enable data transfers again the chip select pin (CS) of the TLE5010 has to be deselected for CS<sub>off</sub> (see Table 13) once.
- If the update mode is selected (CTRL register, UR = '1'), all accesses are done to update registers where update registers are present. Other registers are accessed directly.



#### **Data Communication via SSC**

#### 10.1 CRC Generation

- This CRC is according to the J1850 Bus-Specification of 15.Feb.1994 for Class B Data Communication.
- Every new transfer resets the CRC generation.
- Every byte of a transfer will be taken into account to generate the CRC (also the sent command(s)).
- Generator Polynom: X8+X4+X3+X2+1, for the CRC generation the fast CRC generation circuit is used. (See Figure 13)
- The remainder of the fast CRC circuit is initial set to '111111111<sub>R</sub>'.
- Remainder is bit inverted before transmission.

Figure 13 shows the fast CRC Polynom.

The zero extension for initial CRC calculation is included!



Figure 13 Fast CRC polynomial division circuit

### 10.2 Slave Active Byte Generation

The position of the '0' in a nibble corresponds to the given slave number.

The slave active byte (cccc\_nnnn) is made up of a

- low nibble (nnnn). One '0' is generated always according to the slave number.
- **high nibble** (cccc). The '0' is only generated, if the readback CRC is correct.

Slave1: S\_NO =  $0 \Rightarrow$  bit 0 is pulled low Slave Active Byte: 1110\_1110 Slave2: S\_NO =  $1 \Rightarrow$  bit 1 is pulled low Slave Active Byte: 1101\_1101 Slave3: S\_NO =  $2 \Rightarrow$  bit 2 is pulled low Slave Active Byte: 1011\_1011 Slace4: S\_NO =  $3 \Rightarrow$  bit 3 is pulled low Slave Active Byte: 0111\_0111

Example for a communication disturbed by other bus participants:

Slave1:  $S_NO = 0 \Rightarrow bit 0$  is pulled low, but the high nibble remains as '1111'.

> Slave Active Byte: 1111 1110



#### **Data Communication via SSC**

### **Example: Update X and Y and set ADC-Test Mode**

```
Command
             Data CRC (init all '0')
   00000001 00000101 00000000
   ______
xor 11111111
   _____
  =11111110.0
                           . A
xor 10001110.1
   ------
 = 01110000.10
                           .В
xor 1000111.01
    ----.--
  = 0110111.110
                           .C
 xor 100011.101
     -----
    = 10100.0110
                           .D
  xor 10001.1101
      -----
    = 00101.101101
                           .Е
    xor 100.011101
        ---.
      = 001.11000001.
                           .F
      xor 1.00011101.
        ---. .
          =.11011100.0
                           .G
        xor.10001110.1
          .-----
          = 1010010.10
                           . Н
         xor 1000111.01
            -----
            = 10101.1100
                           .I
          xor 10001.1101
               ----.
              = 100.000100
            xor 100.011101
                ---.
                   =01100100. Remainder
                    10011011 inverted Remainder
Transmitted Sequence:
Command Data
                CRC
00000001 00000101 10011011
```



Draft Test Structures

### 11 Test Structures

Two different test signal structures are implemented in the TLE5010. These are:

- Functional angle test. In this case, well-knows signals feed the ADCs.
- Temperature measurement. This is useful to read out the chip temperature for compensation purposes.

### 11.1 Functional Angle Tests

It is possible to feed the ADCs with appropriate values to simulate a certain magnetposition and other GMR effects.

The values are generated with resistors on the chip.

Following X / Y ADC values can be programmed:

- 4 points, circle amplitude = 70.7% (0°, 90°, 180°, 270°)
- 8 points, circle amplitude = 100.0% (0°, 45°, 90°, 135°,180°, 225°, 270°, 315°)
- 8 points, circle amplitude = 122.1%
   (35.3°, 54.7°, 125.3°, 144.7°, 215.3°, 234.7°, 305.3°, 324.7°)
- 4 points, circle amplitude = 141.4% (45°, 135°, 225°, 315°)

Note: The 100% values correspond to typically 21700 digits and a voltage of ~ 110 mV.

Table 17 Functional Angle Test

| Register Bits     | X / Y Values | X / Y Values (decimal) |        |  |  |  |  |  |  |
|-------------------|--------------|------------------------|--------|--|--|--|--|--|--|
|                   | min.         | typ.                   | max.   |  |  |  |  |  |  |
| 000               | -400         | 0                      | 400    |  |  |  |  |  |  |
| 001               | 14800        | 15500                  | 16200  |  |  |  |  |  |  |
| 010               | 20700        | 21700                  | 22700  |  |  |  |  |  |  |
| 011               |              | 3276                   | 7      |  |  |  |  |  |  |
| 100 <sup>1)</sup> | -400         | 0                      | 400    |  |  |  |  |  |  |
| 101               | -14800       | -15500                 | -16200 |  |  |  |  |  |  |
| 110               | -20700       | -21700                 | -22700 |  |  |  |  |  |  |
| 111               |              | -32768                 |        |  |  |  |  |  |  |

45

<sup>1)</sup> Not allowed to use.



Draft Test Structures

#### **ADC Test Vectors**



Figure 14 ADC Test Vectors

## 11.2 Temperature Measurement

An internal bandgap voltage can be used to measure the temperature on the chip. This may be used to compensate temperature dependent errors.

The temperature value is sent out instead of the X value.

**Table 18** Temperature Measurement

| Parameter               | Symbol           | Limit Values |         |        | Unit    | Notes |
|-------------------------|------------------|--------------|---------|--------|---------|-------|
|                         |                  | min.         | typ.    | max.   |         |       |
| Value at -40°C          | T <sub>-40</sub> | -            | -       | +22000 | digits  |       |
| Value at 25°C           | $T_{25}$         | +2550        | +5775   | +9000  | digits  |       |
| Value at 150°C          | T <sub>150</sub> | -22000       | -       | -      | digits  |       |
| Temperature Sensitivity | $S_{T}$          | -            | -188.75 | -      | dig / K | 1)    |

<sup>1)</sup> Should be used for temperature compensation of offset errors



Draft Test Structures

## 11.3 Angle Test and Temperature Measurement Timing

The angle test and the temperature readout is based on the same mechanism.

In the Normal Mode, the output path is linked to the angle test or temperature measurement unit until the mode is terminated.



Figure 15 Measurement in Normal Mode

In the Automatic Mode, the signal is automatically switched back to GMR measurement after the read-out of one value.



Figure 16 Measurement in Automatic Mode

### **Overvoltage Comparators**

## 12 Overvoltage Comparators

Various comparators monitor the voltage in order to ensure a error free operation. The overvoltages must be active for at least  $t_{\text{DEL}}$  to set the test comparator bits in the SSC Interface registers. This works as digital spike suppression.

**Table 19** Test Comparators

| Parameter                                | Symbol       | Limit Values |      |      | Unit | Notes                                                                                                      |  |
|------------------------------------------|--------------|--------------|------|------|------|------------------------------------------------------------------------------------------------------------|--|
|                                          |              | min.         | typ. | max. |      |                                                                                                            |  |
| Overvoltage<br>Detection                 | $V_{OVG}$    | -            | 2.80 | -    | V    |                                                                                                            |  |
|                                          | $V_{OVA}$    | -            | 2.80 | -    | V    |                                                                                                            |  |
|                                          | $V_{OVD}$    | -            | 2.80 | -    | V    |                                                                                                            |  |
| $\overline{V_{\mathrm{DD}}}$ Overvoltage | $V_{DDOV}$   | -            | 6.5  | -    | V    |                                                                                                            |  |
| GND - Off Voltage                        | $V_{GNDoff}$ | -            | 0.54 | -    | V    | $V_{\text{GND\_OFF}} = V_{\text{GND}} - V_{\text{TST1}}$                                                   |  |
| $V_{DD}$ - Off Voltage                   | $V_{VDDoff}$ | -            | 0.48 | -    | V    | $V_{\mathrm{VDD\_off}}$ = $V_{\mathrm{CLK}}$ - $V_{\mathrm{DD}}$ or $V_{\mathrm{SCK}}$ - $V_{\mathrm{DD}}$ |  |
| Spike filter Delay                       | $t_{DEL}$    | -            | 10   | -    | μs   | The error condition has to be longer than this value (min. 256 clocks of $f_{\rm DIG}$ )                   |  |

## 12.1 Internal Supply Voltage Comparators

Every voltage regulator has an overvoltage comparator to detect a malfunction. If the nominal output voltage of 2.5 V is larger than  $V_{\rm OVG}$ ,  $V_{\rm OVA}$  and  $V_{\rm OVD}$ , then this overvoltage comparator is activated. It sets the VRx OV bit.



Figure 17 OV Comparator

## 12.2 V<sub>DD</sub> Overvoltage Detection

This comparator (see Figure 17) monitors the external supply voltage at the  $V_{\rm DD}$  pin. It activates the  $STAT_{-}VR$  bit.

### **Overvoltage Comparators**

### 12.3 GND - Off Comparator

This comparator is used to detect a voltage difference between the GND pin and TST1 (which must be soldered to GND in the application). It activates the *STAT\_VR* bit.

This circuit can detect a disconnection of the Supply GND Pin.



Figure 18 GND - Off Comparator

### 12.4 V<sub>DD</sub> - Off Comparator

This comparator detects a disconnection of the  $V_{DD}$  pin supply voltage. In this case the TLE5010 is supplied by the SCK, CLK and  $\overline{CS}$  input pins via the ESD structures. It activates the  $STAT_{-}VR$  bit.

The retriggerable analog monoflop is necessary because of the not static signal of the CLK and SCK signals.

This comparator is also activated, if spikes on CLK or SCK achieve the condition:

$$(V_{CLK} - V_{DD}) > V_{VDDoff}$$
 or  $(V_{SCK} - V_{DD}) > V_{VDDoff}$ 



Figure 19 V<sub>DD</sub> - Off Comparator

**Typical Application Circuit** 

### Draft

# 13 Typical Application Circuit

The application circuit shows the  $\mu$ C version with open drain capabilities.



Figure 20 Application Circuit

## 13.1 Angle Sensor System

A complete system may consist out of one TLE5010 and a micro controller. The second TLE5010 can be redundand in order to increase the system reliability. The  $\mu$ C should contain a CORDIC coprocessor for fast angle calculations and a flash memory for the calibration data storage.



# Draft Package Information

# 14 Package Information

## 14.1 Package Parameters

 Table 20
 Package Parameters

| Parameter                   | Symbol     | Limit \ | Values                                             |      | Unit         | Notes              |
|-----------------------------|------------|---------|----------------------------------------------------|------|--------------|--------------------|
|                             |            | min.    | typ.                                               | max. |              |                    |
| Thermal Resistance          | $R_{thJA}$ | -       | 150                                                | 200  | K/W          | Junction to Air 1) |
|                             | $R_{thJC}$ | -       | -                                                  | 75   | K/W          | Junction to Case   |
|                             | $R_{thJL}$ | -       | -                                                  | 85   | K/W          | Junction to Lead   |
| Soldering Moisture<br>Level |            |         | 260°C                                              |      |              |                    |
| Lead frame                  |            | Cu1     | Fe 2.35%, P 0.03%,<br>Cu 97.5%, Zn0.12%<br>stamped |      |              |                    |
| Plating                     |            | S       | > 7 µm                                             |      |              |                    |
| Molding Compound            |            | E۱      | /IE-G700                                           |      | Halogen Free |                    |

<sup>1)</sup> according to Jedec JESD51-7



### **Package Information**

## Package Outline PG-DSO-8



Figure 21 Package Outline PG-DSO-8



## **Package Information**

### **Footprint PG-DSO-8**



Figure 22 Footprint PG-DSO-8

## **Packing**



Figure 23 Tape and Reel



### **Package Information**

### **Marking**



Figure 24 Marking

### **Processing**

For processing recommendations please refer Infineon's "Notes on Processing"



**Package Information** 

www.infineon.com

Published by Infineon Technologies AG