## DEO-Nano

## **User Manual**

World Leading FPGA Based Products and Design Services





ter asIC ATTERA





Figure 3-5 Connections between the LEDs and Cyclone IV FPGA

## ■ DIP Switch

The DE0-Nano board contains a 4 dip switches. A DIP switch provides, to the FPGA, a high logic level when it is in the DOWN position, and a low logic level when in the UPPER position.

**Table 3-1 Pin Assignments for Push-buttons** 

| Signal Name | FPGA Pin No. | Description    | I/O Standard |
|-------------|--------------|----------------|--------------|
| KEY[0]      | PIN_J15      | Push-button[0] | 3.3V         |
| KEY[1]      | PIN_E1       | Push-button[1] | 3.3V         |

**Table 3-2 Pin Assignments for LEDs** 

| Signal Name | FPGA Pin No. | Description  | I/O Standard |
|-------------|--------------|--------------|--------------|
| LED[0]      | PIN_A15      | LED Green[0] | 3.3V         |
| LED[1]      | PIN_A13      | LED Green[1] | 3.3V         |
| LED[2]      | PIN_B13      | LED Green[2] | 3.3V         |
| LED[3]      | PIN_A11      | LED Green[3] | 3.3V         |
| LED[4]      | PIN_D1       | LED Green[4] | 3.3V         |
| LED[5]      | PIN_F3       | LED Green[5] | 3.3V         |
| LED[6]      | PIN_B1       | LED Green[6] | 3.3V         |
| LED[7]      | PIN_L3       | LED Green[7] | 3.3V         |

www.terasic.com



**Table 3-3 Pin Assignments for DIP Switches** 

| Signal Name   | FPGA Pin No. | Description   | I/O Standard |
|---------------|--------------|---------------|--------------|
| DIP Switch[0] | PIN_M1       | DIP Switch[0] | 3.3V         |
| DIP Switch[1] | PIN_T8       | DIP Switch[1] | 3.3V         |
| DIP Switch[2] | PIN_B9       | DIP Switch[2] | 3.3V         |
| DIP Switch[3] | PIN_M15      | DIP Switch[3] | 3.3V         |

## 3.8 Clock Circuitry

The DE0-Nano board includes a 50 MHz oscillator. The oscillator is connected directly to a dedicated clock input pin of the Cyclone IV E FPGA. The 50MHz clock input can be used as a source clock to drive the phase lock loops (PLL) circuit. The clock distribution on the DE0-Nano board is shown in Figure 3-14.

