### EE 330 Lecture 10

#### IC Fabrication Technology

- Oxidation
- Epitaxy
- Polysilicon
- Planarization
- Contacts, Interconnect, and Metallization

### IC Fabrication Technology

- Crystal Preparation
- Masking
- Photolithographic Process
- Deposition
- Ion Implantation
- Etching
- Diffusion
- Oxidation
  - Epitaxy
  - Polysilicon
  - Contacts, Interconnect and Metalization
  - Planarization

- SiO<sub>2</sub> is widely used as an insulator
  - Excellent insulator properties
- Used for gate dielectric
  - Gate oxide layers very thin
- Used to separate devices by raising threshold voltage
  - termed field oxide
  - field oxide layers very thick
- Methods of Oxidation
  - Thermal Growth (LOCOS)
    - Consumes host silicon
    - x units of SiO<sub>2</sub> consumes .47x units of Si
    - Undercutting of photoresist
    - Compromises planar surface for thick layers
    - Excellent quality
  - Chemical Vapor Deposition
    - Needed to put SiO<sub>2</sub> on materials other than Si



Thermally Grown SiO<sub>2</sub> - desired growth



Thermally Grown SiO<sub>2</sub> - actual growth



Thermally Grown SiO<sub>2</sub> - actual growth









After Planarization



p<sup>-</sup> Silicon

### IC Fabrication Technology

- Crystal Preparation
- Masking
- Photolithographic Process
- Deposition
- Etching
- Diffusion
- Ion Implantation
- Oxidation
- Epitaxy
  - Polysilicon
  - Planarization
  - Contacts, Interconnect and Metalization

## **Epitaxy**

- Single Crystaline Extension of Substrate Crystal
  - Commonly used in bipolar processes
  - CVD techniques
  - Impurities often added during growth
  - Grows slowly to allow alignmnt with substrate

# **Epitaxy**



Question: Why can't a diffusion be used to create the same effect as an epi layer?

### IC Fabrication Technology

- Crystal Preparation
- Masking
- Photolithographic Process
- Deposition
- Etching
- Diffusion
- Ion Implantation
- Oxidation
- Epitaxy
- Polysilicon
  - Planarization
  - Contacts, Interconnect and Metalization

### Polysilicon

- Elemental contents identical to that of single crystaline silicon
  - Electrical properties much different
  - If doped heavily makes good conductor
  - If doped moderately makes good resistor
  - Widely used for gates of MOS devices
  - Widely used to form resistors
  - Grows fast over non-crystaline surface
  - Patterned with Photoresist/Etch process
  - Silicide often used in regions where resistance must be small
    - Refractory metal used to form silicide
    - Designer must indicate where silicide is applied (or blocked)

## Polysilicon



Polysilicon

Single-Crystaline Silicon

### IC Fabrication Technology

- Crystal Preparation
- Masking
- Photolithographic Process
- Deposition
- Etching
- Diffusion
- Ion Implantation
- Oxidation
- Epitaxy
- Polysilicon
- Planarization
  - Contacts, Interconnect and Metalization

#### Planarization

 Planarization used to keep surface planar during subsequent processing steps

Important for creating good quality layers in

subsequent processing steps

- Mechanically planarized





### IC Fabrication Technology

- Crystal Preparation
- Masking
- Photolithographic Process
- Deposition
- Etching
- Diffusion
- Ion Implantation
- Oxidation
- Epitaxy
- Polysilicon
- Planarization
- Contacts, Interconnect and Metalization

#### Contacts, Interconnect and Metalization

- Contacts usually of a fixed size
  - All etches reach bottom at about the same time
  - Multiple contacts widely used
  - Contacts not allowed to Poly on thin oxide in most processes
  - Dog-bone often needed for minimum-length devices





**Acceptable Contact** 



**Design Rule Violation** 



Common Circuit Connection



Standard Interconnection



**Buried Contact** 

Can save area but not allowed in many processes

#### Metalization

- Aluminum widely used for interconnect
- Copper often replacing aluminum in recent processes
- Must not exceed maximum current density
  - around 1ma/u for aluminum and copper
- Ohmic Drop must be managed
- Parasitic Capacitances must be managed
- Interconnects from high to low level metals require connections to each level of metal
- Stacked vias permissible in some processes

### Metalization

#### **Aluminum**

- Aluminum is usually deposited uniformly over entire surface and etched to remove unwanted aluminum
- Mask is used to define area in photoresist where aluminum is to be removed

#### Copper

- Plasma etches not effective at removing copper because of absence of volatile copper compounds
- Barrier metal layers needed to isolate silicon from migration of copper atoms
- Damascene or Dual-Damascene processes used to pattern copper







Metal Applied to Entire Surface







# Copper Interconnects

#### Limitations of Aluminum Interconnects

- Electromigration
- Conductivity not real high

#### Relevant Key Properties of Copper

- Reduced electromigration problems at given current level
- Better conductivity

#### Challenges of Copper Interconnects

- Absence of volatile copper compounds (does not etch)
- Copper diffuses into surrounding materials (barrier metal required)

|                                     |                         |                        | ıemperat                                       |  |
|-------------------------------------|-------------------------|------------------------|------------------------------------------------|--|
| Material <b>≑</b>                   | ρ (Ω·m) at 20 °C        | σ (S/m) at 20 °C       | coefficient <sup>[</sup><br>(K <sup>-1</sup> ) |  |
| Carbon (graphene)                   | 1.00 × 10 <sup>-8</sup> | 1.00 × 10 <sup>8</sup> | -0.0002                                        |  |
| Silver                              | 1.59 × 10 <sup>-8</sup> | 6.30 × 10 <sup>7</sup> | 0.0038                                         |  |
| Copper                              | 1.68 × 10 <sup>-8</sup> | 5.96 × 10 <sup>7</sup> | 0.003862                                       |  |
| Annealed copper <sup>[note 2]</sup> | 1.72 × 10 <sup>-8</sup> | 5.80 × 10 <sup>7</sup> | 0.00393                                        |  |
| Gold <sup>[note 3]</sup>            | 2.44 × 10 <sup>-8</sup> | 4.10 × 10 <sup>7</sup> | 0.0034                                         |  |
| Aluminium <sup>[note 4]</sup>       | 2.82 × 10 <sup>-8</sup> | 3.50 × 10 <sup>7</sup> | 0.0039                                         |  |
| Calcium                             | 3.36 × 10 <sup>-8</sup> | 2.98 × 10 <sup>7</sup> | 0.0041                                         |  |
| Tungsten                            | 5.60 × 10 <sup>-8</sup> | 1.79 × 10 <sup>7</sup> | 0.0045                                         |  |
| Zinc                                | 5.90 × 10 <sup>-8</sup> | 1.69 × 10 <sup>7</sup> | 0.0037                                         |  |
| Nickel                              | 6.99 × 10 <sup>-8</sup> | 1.43 × 10 <sup>7</sup> | 0.006                                          |  |
| Lithium                             | 9.28 × 10 <sup>-8</sup> | 1.08 × 10 <sup>7</sup> | 0.006                                          |  |
| Iron                                | 9.71 × 10 <sup>-8</sup> | 1.00 × 10 <sup>7</sup> | 0.005                                          |  |
| Platinum                            | 1.06 × 10 <sup>-7</sup> | 9.43 × 10 <sup>6</sup> | 0.00392                                        |  |
| Tin                                 | 1.09 × 10 <sup>-7</sup> | 9.17 × 10 <sup>6</sup> | 0.0045                                         |  |
| Carbon steel (1010)                 | 1.43 × 10 <sup>-7</sup> | 6.99 × 10 <sup>6</sup> |                                                |  |

Source: Sept 13, 2017



| Lead                                        | 2.20 × 10 <sup>-7</sup>                                                                            | 4.55 × 10 <sup>6</sup>                                                                         | 0.0039   |
|---------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------|
| Titanium                                    | 4.20 × 10 <sup>-7</sup>                                                                            | 2.38 × 10 <sup>6</sup>                                                                         | 0.0038   |
| Grain oriented electrical steel             | 4.60 × 10 <sup>-7</sup>                                                                            | 2.17 × 10 <sup>6</sup>                                                                         |          |
| Manganin                                    | 4.82 × 10 <sup>-7</sup>                                                                            | 2.07 × 10 <sup>6</sup>                                                                         | 0.000002 |
| Constantan                                  | 4.90 × 10 <sup>-7</sup>                                                                            | 2.04 × 10 <sup>6</sup>                                                                         | 0.000008 |
| Stainless steel <sup>[note 5]</sup>         | 6.90 × 10 <sup>-7</sup>                                                                            | 1.45 × 10 <sup>6</sup>                                                                         | 0.00094  |
| Mercury                                     | 9.80 × 10 <sup>-7</sup>                                                                            | 1.02 × 10 <sup>6</sup>                                                                         | 0.0009   |
| Nichrome <sup>[note 6]</sup>                | 1.10 × 10 <sup>-6</sup>                                                                            | 6.7 × 10 <sup>5</sup>                                                                          | 0.0004   |
| GaAs                                        | $1.00 \times 10^{-3}$ to $1.00 \times 10^{8}$                                                      | $1.00 \times 10^{-8}$ to $10^3$                                                                |          |
| Carbon (amorphous)                          | $5.00 \times 10^{-4}$ to $8.00 \times 10^{-4}$                                                     | $1.25 \times 10^3$ to $2 \times 10^3$                                                          | -0.0005  |
| Carbon<br>(graphite) <sup>[note 7]</sup>    | $2.50 \times 10^{-6}$ to $5.00 \times 10^{-6}$   basal plane   $3.00 \times 10^{-3}$   basal plane | $2.00 \times 10^5$ to $3.00 \times 10^5$   basal plane $3.30 \times 10^2$ \text{ _basal plane} |          |
| PEDOT:PSS                                   | $2 \times 10^{-6}$ to $1 \times 10^{-1}$                                                           | 1 × 10 <sup>1</sup> to 4.6 × 10 <sup>5</sup>                                                   | ?        |
| Germanium <sup>[note 8]</sup>               | 4.60 × 10 <sup>-1</sup>                                                                            | 2.17                                                                                           | -0.048   |
| Sea water <sup>[note 9]</sup>               | 2.00 × 10 <sup>-1</sup>                                                                            | 4.80                                                                                           |          |
| Swimming pool<br>water <sup>[note 10]</sup> | $3.33 \times 10^{-1}$ to $4.00 \times 10^{-1}$                                                     | 0.25 to 0.30                                                                                   |          |

| Silicon <sup>[note 8]</sup>             | 6.40 × 10 <sup>2</sup>                         | 1.56 × 10 <sup>-3</sup>                    | -0.075 |
|-----------------------------------------|------------------------------------------------|--------------------------------------------|--------|
| Wood (damp)                             | $1.00 \times 10^3$ to $1.00 \times 10^4$       | 10 <sup>-4</sup> to 10 <sup>-3</sup>       |        |
| Deionized<br>water <sup>[note 12]</sup> | 1.80 × 10 <sup>5</sup>                         | 5.50 × 10 <sup>-6</sup>                    |        |
| Glass                                   | $1.00 \times 10^{11}$ to $1.00 \times 10^{15}$ | 10 <sup>-15</sup> to 10 <sup>-11</sup>     | ?      |
| Hard rubber                             | 1.00 × 10 <sup>13</sup>                        | 10 <sup>-14</sup>                          | ?      |
| Wood (oven dry)                         | $1.00 \times 10^{14}$ to $1.00 \times 10^{16}$ | 10 <sup>-16</sup> to 10 <sup>-14</sup>     |        |
| Sulfur                                  | 1.00 × 10 <sup>15</sup>                        | 10 <sup>-16</sup>                          | ?      |
| Air                                     | $1.30 \times 10^{14}$ to $3.30 \times 10^{14}$ | $3 \times 10^{-15}$ to $8 \times 10^{-15}$ |        |
| Carbon (diamond)                        | 1.00 × 10 <sup>12</sup>                        | ~10 <sup>-13</sup>                         |        |
| Fused quartz                            | 7.50 × 10 <sup>17</sup>                        | 1.30 × 10 <sup>-18</sup>                   | ?      |
| PET                                     | 1.00 × 10 <sup>21</sup>                        | 10 <sup>-21</sup>                          | ?      |
| Teflon                                  | $1.00 \times 10^{23}$ to $1.00 \times 10^{25}$ | 10 <sup>-25</sup> to 10 <sup>-23</sup>     | ?      |

# Copper Interconnects

Practical methods of realizing copper interconnects took many years to develop

Copper interconnects widely used in some processes today

**Damascene Process** 



Damascene Process



W has excellent conformality when formed from WF<sub>6</sub>

Applied with CVD  $WF_6+3H_2 \rightarrow W+6HF$ 

#### Chemical-Mechanical Planarization (CMP)

- Polishing Pad and Wafer Rotate in non-concentric pattern to thin, polish, and planarize surface
- Abrasive/Chemical polishing
- Depth and planarity are critical





Acknowledgement:

http://en.wikipedia.org/wiki/Chemical-mechanical\_planarization

**Damascene Process** 

After first CMP Step



**Damascene Process** 

After first CMP Step

#### Oxidation



Damascene Process

Photoresist Patterned with Metal Mask Defines Trench



Damascene Process



#### Damascene Process



(Barrier metal added before copper to contain the copper atoms)

Damascene Process



Damascene Process



Copper is deposited or electroplated (Barrier Metal Used for Electroplating Seed)

**Damascene Process** 









**Dual-Damascene Process** 



(Barrier Metal added before copper but not shown)

**Dual-Damascene Process** 



Copper is deposited or electroplated (Barrier Metal Used for Electroplating Seed)







#### Both Damascene Processes Realize Same Structure

#### Damascene Process

Two Dielectric Deposition Steps

Two CMP Steps

Two Metal Deposition Steps

Two Dielectric Etches

W-Plug

#### **Dual-Damascene Process**

One Dielectric Deposition Steps

One CMP Steps

One Metal Deposition Steps

Two Dielectric Etches

Via formed with metal step

#### Multiple Level Interconnects



3-rd level metal connection to n-active without stacked vias

#### Multiple Level Interconnects



3-rd level metal connection to n-active with stacked vias

#### Interconnect Layers May Vary in Thickness or Be Mostly Uniform



| Layer | t (nm) | <b>w</b> (nm) | s(nm) | AR  |                                        |          |
|-------|--------|---------------|-------|-----|----------------------------------------|----------|
| 6     | 1720   | 860           | 860   | 2.0 |                                        | <b>†</b> |
|       | 1000   |               |       |     |                                        |          |
| 5     | 1600   | 800           | 800   | 2.0 |                                        |          |
|       | 1000   |               |       |     | LAG E 500                              |          |
| 4     | 1080   | 540           | 540   | 2.0 |                                        | 12 511   |
|       | 700    |               |       |     |                                        | 12.5µ    |
| 3     | 700    | 320           | 320   | 2.2 | ПП                                     |          |
|       | 700    |               |       |     |                                        |          |
| 2     | 700    | 320           | 320   | 2.2 |                                        |          |
|       | 700    |               |       |     |                                        |          |
| 1     | 480    | 250           | 250   | 1.9 | 88                                     |          |
|       | 800    |               |       |     | ************************************** | <b>\</b> |
|       | 1      |               |       |     | Substrate                              |          |

Fig 4.31 Layer stack for 6-metal Intel 180 nm process

#### Interconnects

- Metal is preferred interconnect
  - Because conductivity is high
- Parasitic capacitances and resistances of concern in all interconnects
- Polysilicon used for short interconnects
  - Silicided to reduce resistance
  - Unsilicided when used as resistors
- Diffusion used for short interconnects
  - Parasitic capacitances are high

#### Interconnects

- Metal is preferred interconnect
  - Because conductivity is high
- Parasitic capacitances and resistances of concern in all interconnects
  - Polysilicon used for short interconnects
    - Silicided to reduce resistance
    - Unsilicided when used as resistors
  - Diffusion used for short interconnects
    - Parasitic capacitances are high







H << W and H << L in most processes Interconnect behaves as a "thin" film Sheet resistance often used instead of conductivity to characterize film

$$R_{\Box} = \rho/H$$

$$R=R_{\square}[L/W]$$



$$R=R_{\square}[L/W]$$

The "Number of Squares" approach to resistance determination in thin films





The "squares" approach is not exact but is good enough for calculating resistance in almost all applications

In this example:

$$N_S$$
=12+.55+.7=13.25

#### Example:

The layout of a film resistor with electrodes A and B is shown. If the sheet resistance of the film is  $40 \ \Omega/\Box$ , determine the resistance between nodes A and B.



#### Solution



$$N_S = 9 + 9 + 3 + 2(.55) = 22.1$$

$$R_{AB} = R_{\Box} N_{S} = 40x22.1 = 884\Omega$$

# Resistance in Interconnects (can be used to build resistors!)



- Serpentine often used when large resistance required
- Polysilicon or diffusion often used for resistor creation
- Effective at managing the aspect ratio of large resistors
- May include hundreds or even thousands of squares

# Resistance in Interconnects (can be used to build resistors!)



#### End of Lecture 10