aasmaanyadav1@gmail.com 909 729 6282

# Shaan (Aasmaan) Yadav

github & website: github.com/shaan106 shaan 106. github.io

Education

**Duke University** Expected May 2026

BSE: Double major in Electrical and Computer Engineering & Computer Science

Durham, NC, USA

**4.0** GPA | Dean's List with Distinction

Eton College September 2017 – June 2022

4.0 GPA (all A\* grades) | Oppidan (Academic) Scholar | House Captain | President of Scientific Society

Windsor, Berkshire, UK

Experience

**GPU Intern** May 2025 - Present Apple

Austin, TX, USA

• GPU Power and Performance Validation Team

- Developed automations using post-silicon characteristics to identify exact architectural and software bottlenecks in GPUs
- Technical stack inleuded Low-level GPU programming, Real-time high-fidelity scopes, Python, Shell, Development boards, Physical silicon SoCs, Microelectronics and signals theory

## Computer Architecture Researcher

August 2024 - Present

Hilton Lab

- Duke University, NC, USA
- Research under Prof. Andrew Hilton on a novel leading-trailing checker chip architecture to enable aggressive microarchitecture designs without compromising chip accuracy or reliability
- Microarchitecture modelling done using gem5, extending OOO CPU components in C++ and creating novel components (ie custom cache hierarchies, validation schemes and instruction commit paths) for TSV-based checker chip
- Won the Duke ECE Department "Best Undergraduate Research" award for 2024

### **Teaching Assistant**

December 2023 - Present

Duke Electrical & Computer Engineering

Duke University, NC, USA

- Teaching Assistant for CS/ECE 350: Digital Systems, previously for Computer Architecture and Fundamentals of ECE
- Guiding students in FPGA and gtkwave demos, providing breadboard and circuitry training, solving and analyzing boolean theory, and mentoring final FPGA-based projects
- Leading office hours sessions for  $\sim 300$  students every week, help create and grade quizzes & exams, assist with lectures

#### **Brain Interface Researcher**

Yale Computer Systems Lab

May 2024 - May 2025 Yale University, CT, USA

Research under Prof. Abhishek Bhattacharjee, designing Brain Computer Interface chips

- Led a research team to create a design tool that allows neurosurgeons to create hardware-level BCI accelerators
- Implemented a custom Python-based RTL simulation framework using OpenSTA to enable verification and evaluation of BCI hardware accelerators in a 130nm Skywater based process
- Full paper accepted into IEEE EMBC 2025 (first author): cs.yale.edu/homes/abhishek/syadav-embc25.pdf

#### Relevant Courses & Skills

Graduate Level Courses - Compilers [A], Advanced Comp. Arch. [A], Parallel Comp. Arch. [A], Fault Tolerant Sys. [A] Undergrad Courses – Digital Systems [A+], Computer Architecture [A+], Signals & Systems [A], Microelectronic Devices [A] Languages - Python, Verilog, C/C++, Java, HTML/CSS, Matlab, Swift, Lua, Assembly

Tools - Gem5, OpenSTA, CUDA, Skywater-PDK, Linux, Unix, TCL, Shell, Fusion, FPGAs, PyTorch, Git, HPCs

Relevant Projects more projects: shaan 106.github.io

## **FPGA Boids**

https://shaan106.github.io/projects.html#boids fpga

- A highly efficient FPGA implementation of the boids algorithm (modelling flocking behaviour in multi-agent environments)
- Designed and implemented parallel "BPU" computation units, and a custom C to assembly compiler, and a double-buffered VGA display wrapper to maximize refresh rate
- Full, in depth documentation: github.com/Shaan106/Boids\_FPGA/

## Other Experiences

Palantir (Data Science Intern, '22), Jaipur Foot (Field Volunteer, '21), TeensInAI (ML Theory Teacher, '20-'21), BBC (Intern, '19), Rock Climbing (since '22), Fencing (since '18)