

# Faculty Of Engineering And Technology Electrical and Computer Engineering Department

# Computer Architecture ENCS4370

Project.No.2-Report.No.1

# Title:

Design and Verification of a Simple Pipelined RISC Processor in Verilog

**Instructor: Dr. Ayman Hroub.** 

Date of submission: 9/1/2025

Prepared by:

Member : Donia Alshiakh Member : Shahd Yahya

ID : 1210517 ID : 1210249

2024-2025

# 1.Design and Implementation:

In this project, we aim to design and implement a multi-cycle processor capable of executing a variety of instruction types efficiently. The processor is based on a modular design that separates functionality into distinct stages, including Instruction Fetch (IF), Instruction Decode (ID), Execution (EX), Memory Access (MEM), and Write Back (WB). Each stage is carefully designed to ensure proper handling of instructions while maximizing the reuse of components such as the ALU and memory.

Our approach ensures that the processor can handle a range of R-Type, I-Type, and J-Type instructions, as well as control instructions like branches and jumps. By employing a multi-cycle architecture, we minimize hardware redundancy while maintaining the correctness and flexibility needed to execute instructions accurately.

This section details the design and implementation of the Datapath and control unit, including the components, control signals, state diagrams, and truth tables. We outline the decisions made during the design process, justify our choices, and provide a comprehensive analysis of the overall functionality and correctness of the processor. Finally, we highlight the importance of proper integration and testing to ensure the successful operation of the entire system.

# 1.1 Datapath Component:

### 1. Instruction Memory:

The **Instruction Memory** is a 16-bit wide, word-addressable memory module responsible for storing and providing program instructions to the processor. Being word-addressable means that each memory cell stores **2 bytes** or **16 bits** of data. It operates during the **Instruction Fetch** (**IF**) stage to retrieve the current instruction based on the value of the **Program Counter** (**PC**).

- **Size:** Each memory cell stores 16 bits (2 bytes) per instruction.
- **Input:** The 16-bit address from the **Program Counter (PC)**.
- **Output:** A 16-bit instruction fetched from the memory.
- **Purpose:** To supply the current instruction for decoding and execution in subsequent stages.
- Connection: The output of the Instruction Memory is forwarded to the Instruction Decode (ID) stage, where the instruction is split into opcode, register addresses, and immediate values.



Figure 1: Instruction Memory Block Diagram

### 2. Register File:

The **Register File** is a crucial part of our processor's Datapath, designed to store and provide operand values during instruction execution. It consists of ten 16-bit registers: eight general-purpose registers and two special-purpose registers. We structured the Register File to support simultaneous read and write operations, ensuring efficient execution of instructions and minimizing delays.

We designed the Register File to include several inputs and outputs. For inputs, it accepts two 3-bit register addresses ((Rs or RR) and (Rt or SR)) for reading, a 3-bit destination register address (Rd, Rt, SR, RR) for writing, a 16-bit write data input (RegDest), and a control signal (RegWrite) to enable writing. The outputs consist of two 16-bit values (ReadData1 and ReadData2), which correspond to the data stored in the registers addressed by Rs and Rt. To enhance functionality, we included two special-purpose registers. **Register[8]** is dedicated to the **FOR instruction**, storing the loop counter (Rt - 1) after each iteration. This design simplifies loop control without the need for additional computations. **Register[9]**, known as the **Return Register (RR)**, is used during function calls and returns. It stores the return address when executing a **CALL instruction** and restores the program counter (PC) during a **RET instruction**, ensuring seamless function execution.

During the **Instruction Decode** (**ID**) stage, the Register File reads data from the registers addressed by Rs and Rt. In the **Write Back** (**WB**) stage, it updates the destination register (Rd, Rt, or a special-purpose register) based on the RegWrite control signal. The data written back may come from the ALU, memory, or the program counter, depending on the instruction type. The ReadData1 and ReadData2 outputs are forwarded to the ALU or other units for further processing, while the RegDest a input is sourced from the relevant component based on the

instruction requirements. By integrating these features, we ensured that the Register File efficiently supports general-purpose execution while enabling advanced functionality like loops and function calls. These additions significantly enhance the processor's ability to handle more complex operations seamlessly.



Figure 2: Register File Block Diagram

### 3. Arithmetic Logic Unit (ALU):

The Arithmetic Logic Unit (ALU) is one of the most critical components in our processor's Datapath, as it handles all arithmetic and logical operations. It processes two 16-bit input operands and produces a 16-bit output result, ensuring compatibility with the overall architecture. Additionally, the ALU generates a Zero flag to indicate if the result of the operation is zero, and the ALU generates a for flag to indicate if the result of the second input is zero ,which is essential for branch instructions like BEQ (branch if equal). We designed the ALU to perform various operations, including addition, subtraction, bitwise AND, bitwise OR, and logical shifting, enabling the processor to handle all supported instructions efficiently. In our implementation, the ALU operates during the Execution (EX) stage. It receives inputs either from the Register File or extended immediate values, depending on the control signals. The specific operation is determined by the ALUOp control signal and, for R-type instructions, refined further by the Funct field. The output is then forwarded to subsequent stages for memory access or write-back, while the Zero flag helps decide if a branch should occur. By carefully designing the ALU, we ensured that it provides the necessary functionality to support the processor's instruction set while maintaining consistent performance across all operations.



Figure 3: ALU Block Diagram.

### 4. Data Memory:

We designed the **Data Memory** to handle the storage and retrieval of data during program execution efficiently. It operates as a 16-bit word-addressable memory, enabling seamless read and write operations required by various instructions. The memory takes a 16-bit address as input, which specifies the location for either reading or writing data.

For write operations, the 16-bit data input (Data\_in) is stored at the address provided, controlled by the MemWrite signal. For read operations, the memory outputs a 16-bit value (Data\_out) from the specified address, enabled by the MemRead signal. By incorporating these control signals, we ensured that the memory interacts smoothly with other datapath components, such as the ALU and Register File, during instruction execution. This design supports a wide range of instructions, including load and store operations, contributing to the processor's overall functionality and efficiency.



Figure 4: Data Memory Block Diagram

### 5. Sign Extender:

We designed the **Sign Extender** to play a critical role in handling immediate values in our processor. It takes a 6-bit immediate input (Imm 6) and extends it to a 16-bit value by adding 10 additional bits. This extension ensures compatibility with the processor's 16-bit architecture and allows the immediate values to be used seamlessly in operations like arithmetic, logical, and memory instructions.

To handle both signed and unsigned values, the **Sign Extender** uses the **ExtOp** control signal to determine how the extension is performed:

- 1. **Signed Extension**: (when ExtOp = 1) If the immediate value is signed, the Sign Extender replicates the most significant bit (MSB) of the 6-bit input across the 10 additional bits. This preserves the sign of the number, ensuring that negative values remain negative and positive values remain positive when extended. For example, an input of 111010 (a negative value in 6-bit representation) would be extended to 111111111111010 in 16-bit format.
- 2. **Unsigned Extension**: (when ExtOp = 0) If the immediate value is unsigned, the Sign Extender pads the 10 most significant bits with zeros. This ensures that the value remains non-negative after extension. For instance, an input of 001010 (a positive value in 6-bit representation) would be extended to 00000000001010 in 16-bit format.

By allowing the processor to handle both signed and unsigned values effectively, the Sign Extender ensures accurate and flexible execution of immediate instructions. It enables our design to accommodate a wide range of use cases, from basic arithmetic operations to more complex control-flow instructions.



Figure 5: Extender Block Diagram.

### 6. Program Counter (PC):

We designed the **Program Counter (PC)** as an essential component of our processor,

responsible for keeping track of the address of the next instruction to be executed. The PC is a 16-bit register that plays a critical role in ensuring the proper flow of instruction execution. When updating the PC, we have two possible approaches to determine the **Next PC**. In most cases, we calculate it as Next PC = PC + 2, which ensures that the processor fetches the next instruction in sequence, as each instruction in our word-addressable memory is 2 bytes wide. Alternatively, we implemented an optimized design where we fix the least significant bit (LSB) of the PC to  $\bf 0$ . In this case, the PC entering the adder is treated as a 15-bit value, excluding the LSB. We then calculate Next PC = PC(15-bit) + 1, and the output from the adder is a 15-bit value. Afterward, we append a  $\bf 0$  as the LSB to form a valid 16-bit address.

By supporting these two approaches, we ensure that the PC efficiently handles both sequential instruction execution and non-sequential control flows, such as branches and jumps. This design allows us to maintain accuracy and reliability while optimizing the overall performance of the processor.



Figure 6: PC Block Diagram.

### 7. Adder:

We implemented the Adder as a crucial component for computing the next address in the instruction flow. The Adder takes two 16-bit inputs and outputs their sum as a 16-bit result. It plays a pivotal role in updating the Program Counter (PC), ensuring smooth sequential execution or calculating target addresses for branch and jump instructions. By adding the offset or increment value to the current PC, the Adder facilitates both linear and non-linear instruction execution, enhancing the processor's control flow capabilities.



#### 8. Mux 8x1:

We designed the 8x1 Multiplexer (Mux) near the Program Counter (PC) to manage the selection of the next PC address efficiently. This Mux takes eight 16-bit inputs and outputs a single 16-bit value, determined by the 3-bit PCSrc control signal. The control signal specifies the source of the next PC value, allowing flexibility in branching, jumping, or continuing sequential execution. For instance, the Mux selects between the sequential PC increment (PC + 2), a jump target (PC[15:9] || 9-bit offset), a branch target address, or BusA (value of Rs ). This design ensures proper navigation through the instruction flow.



Figure 8: Mux 8x1 Block Diagram.

### 9. Mux 4x1:

### • Mux 4x1 near RW in the Register File:

We use this **4x1 Mux** to determine the destination register (RW) for writing data into the register file. The Mux takes four possible 3-bit inputs (e.g., instruction fields Rd, Rt, SR, or RR) and outputs a single 3-bit register identifier. The selection is controlled by the RecSrc2 signal, ensuring that the correct register is updated during the write-back stage based on the operation being performed (e.g., R-type, I-type,).

### • Mux 4x1 near Memory in Write Back :

This **4x1 Mux** is used to select the source of the data to be written back to the register file. The inputs include data from memory (Data\_out), the ALU result, or Next PC address.

The WriteBack control signal determines which source is selected for the 16-bit output. This allows flexibility in updating the register file depending on the instruction type (e.g., load, arithmetic, or control instructions).



Figure 9: Mux 4x1 Block Diagram.

### 10) Mux 2x1:

### • Mux 2x1 near RA in the Register File:

The **2x1 Mux** near RA controls which register address is used for reading data. It selects between two possible inputs based on the RecSrc1 signal. The inputs may include fields like Rs or RR, depending on the instruction type. The 3-bit output from the Mux is fed into the register file, determining which register's value is read as the first operand.

### • Mux 2x1 near RB in the Register File:

Similarly, the **2x1 Mux** near RB determines the source of the second register address for reading. The Mux's inputs include Rt or SR. The selection signal **RegSrc2** guides this Mux, and the 3-bit output specifies the second register whose data will be read for use in the ALU or elsewhere.

### Mux 2x1 near the First Operand in the ALU

The **2x1 Mux** near the first ALU operand allows us to select the source of the first input to the ALU. The inputs include a value directly from the register file (BusA) or value of Rt ). The selection signal AluSrc0 decides which input is passed as the first 16-bit operand to the ALU.

### • Mux 2x1 near the Second Operand in the ALU:

The **2x1 Mux** near the second ALU operand determines the source of the second input. The inputs include the second register value (BusB) or an extended immediate value from the extender. The control signal AluSrc1 determines which of these 16-bit inputs is passed to the ALU, enabling arithmetic operations with immediate values or register data.



Figure 10: Mux 2x1 Block Diagram.

### 1.2 :Datapath Assembly:

### 1. Instruction Fetch (IF)

We begin the instruction fetch stage by using the Program Counter (PC) to provide the address as input to the instruction memory. The instruction memory retrieves the corresponding instruction from memory and outputs it to the instruction decode stage. As shown in the figure, we use a **4x1 Mux** near the PC to select the next PC value. For sequential instructions without branching or jumping, we increment the PC by one. However, for jump and branch instructions, the control unit selects alternative values for the PC using the PCSrc signal, which determines the next address to fetch based on the instruction type.

### 2. Instruction Decode (ID)

We decode the instruction in this stage using the instruction register (IR) and the control unit. The control unit generates control signals based on the opcode in the instruction. The instruction fields are divided depending on the opcode type. For example, in R-type instructions (opcode "000000"), fields include destination (Rd) and two source registers (Rs and Rt).

The **register file** includes two special registers:

- **RR** (**Return Register**): Used for Call and Return instructions.
- **SR** (**Special Register**): Used for For loop control.

The RR connects with Rs and feeds into the **2x1 Mux** near RA, allowing the selection of either RR or Rs based on control signals. Similarly, the SR connects with Rt and feeds into the **2x1 Mux** near RB, selecting either SR or Rt as the second operand. Both RR and SR also connect to the **4x1 Mux** near RW, enabling selection of the appropriate register destination for writing back results.

Additionally, a sign extender is used in this stage for specific instructions that require immediate values or offsets. The branch target address is computed here by adding the offset to the PC for branch instructions.

### 3. Execution (EX)

We perform arithmetic or logical operations in the execution stage using the ALU. The ALU takes two operands, with the first operand selected by a **2x1 Mux** near the ALU (choosing between BusA and another source like the PC). The second operand is selected by another **2x1 Mux** near the ALU (choosing between BusB and an extended immediate value). The ALU performs operations such as ADD, SUB, and AND based on control signals generated in the decode stage. Some instructions, such as Jump, bypass the execution stage entirely and proceed directly to the next stage.

### 4. Memory Access (MEM)

We access data memory in this stage for load (LW) and store (SW) instructions, as well as stack-related operations like Push and Pop. For store instructions, we use a **2x1 Mux** to select the value written to the memory. The Mux selects between BusB for regular store instructions and PC + 1 for specific instructions. Note that Call and Return instructions do not interact with the Data Memory directly; instead, they update the PC through other paths. Many instructions, such as R-type and certain I-type instructions, bypass this stage entirely as they do not involve memory access.

### 5. Write Back (WB)

We write the results back to the register file in the final stage. For load instructions, we use a **4x1 Mux** to select the value to write back to the destination register. This Mux chooses between the memory output (data\_out) or the ALU result based on the control signal (WriteBack). For instructions like LW.POI, the value of Rs1 is also updated simultaneously with the destination register. We utilize multiple buses to ensure that the required data is written back efficiently to the appropriate register.

# 1.3 Control Signals:

## 1. Main Control Signals:

| Signal    | Effect when '0'        | Effect when '1'       | Effect when '2'    | Effect when '3' |
|-----------|------------------------|-----------------------|--------------------|-----------------|
| RegWrite  | Disables writing to    | Enables writing to    | -                  | -               |
|           | the register file      | the register file     |                    |                 |
| MemRead   | Data memory is not     | Data is read from the | -                  | -               |
|           | accessed               | memory                |                    |                 |
| MemWrite  | Data is not written to | Data is written to    | -                  | -               |
|           | memory                 | memory                |                    |                 |
| ALUSrc0   | ALU operand comes      | ALU operand comes     | -                  | -               |
|           | from BusA              | from value of Rt      |                    |                 |
|           |                        | (BusB)                |                    |                 |
| ALUSrc1   | ALU operand comes      | ALU operand comes     | -                  | -               |
|           | from BusB              | from extended         |                    |                 |
|           |                        | immediate             |                    |                 |
| ExtOp     | Immediate values are   | Immediate values are  | -                  | -               |
|           | not sign-extended      | sign-extended         |                    |                 |
| WriteBack | Selects ALU result     | Selects memory        | Selects PC + 1 for | -               |
| (2-bits)  | for write-back         | output for write-back | write-back (Call)  |                 |
| (= 8200)  | Tot with out           | ostpar for write buck | Such (Cull)        |                 |
| RecSrc1   | Selects Rs as an input | Selects RR as an      | -                  | -               |
|           | to Mux near RA         | input to Mux near     |                    |                 |
|           |                        | RA                    |                    |                 |

| RecSrc2     | Selects Rt as an input | Selects SR as an       | -                  | -                  |
|-------------|------------------------|------------------------|--------------------|--------------------|
|             | to Mux near RB         | input to Mux near      |                    |                    |
|             |                        | RB                     |                    |                    |
| RecDest (2- | Selects destination    | Selects destination    | Selects SR         | Selects RR (Return |
| bits)       | register Rd for R-type | register Rt for I-type | (Special Register) | Register) for      |
|             | instructions           | instructions           | for loop control   | Call/Return        |
|             |                        |                        |                    | instructions       |

Table 1: Main Control Signals.

# **2.ALU Control Signals (3-bit):**

| ALU<br>Control<br>Signal | Effect<br>when<br>'000' | Effect<br>when<br>'001' | Effect<br>when<br>'010' | Effect<br>when<br>'011' | Effect<br>when<br>'100'     | Effect<br>when<br>'101' | Effect<br>when<br>'110'     | Effect<br>when<br>'111' |
|--------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-----------------------------|-------------------------|-----------------------------|-------------------------|
| ALU<br>Operation         | Add                     | Subtract                | AND                     | OR                      | Set on less than            | XOR                     | Shift left                  | Shift<br>right          |
| Example<br>Operation     | A + B                   | A - B                   | A AND<br>B              | A OR B                  | A < B<br>(set to 1<br>or 0) | A XOR<br>B              | Shift A<br>left by 1<br>bit | Shift A right by 1 bit  |

Table 2: ALU Control Signals.

# **3. PC Control Signals**:

| Signal       | Effect   | Effect when '1'     | Effect when '2' | Effect when  | Effect when '4'   |
|--------------|----------|---------------------|-----------------|--------------|-------------------|
|              | when '0' |                     |                 | <b>'3'</b>   |                   |
| <b>PCSrc</b> | PC = PC  | $PC = \{PC[15:9],$  | PC = Branch     | PC = Return  | PC = Next Address |
|              | + 2      | offset_9bit} (Jump) | Target Address  | Address (RA) | for For-Loop      |
|              |          |                     | (BTA)           |              | Instruction       |
|              |          |                     |                 |              |                   |

Table 3: PC Control Signals.

# 1.4: Main Control Signals - Truth Table:

# **1.Main Control Signals - Truth Table:**

| Opera  | Reg | Reg | Reg    | Reg    | Alu_S | Alu_S | Mem | Mem | Ext    | ForSig | WB_dat |
|--------|-----|-----|--------|--------|-------|-------|-----|-----|--------|--------|--------|
| nd     | Dst | Wr  | Src1   | Src2   | rc0   | rc1   | Rd  | Wr  | Op     | nal    | a      |
| R-type | 00= | 1   | 0 = Rs | 0 = Rt | 0=Bus | 0=Bus | 0   | 0   | X      | X      | 0=Alu  |
|        | Rd  |     |        |        | A     | В     |     |     |        |        |        |
| ANDI   | 01= | 1   | 0 = Rs | 0 = Rt | 0=Bus | 1=Im  | 0   | 0   | 0=zer  | X      | 00=Alu |
|        | Rt  |     |        |        | A     | m     |     |     | 0      |        |        |
| ADDI   | 01= | 1   | 0 = Rs | 0 = Rt | 0=Bus | 1=Im  | 0   | 0   | 1=sign | X      | 00=Alu |
|        | Rt  |     |        |        | A     | m     |     |     |        |        |        |
| LW     | 01= | 1   | 0 = Rs | 0 = Rt | 0=Bus | 1=Im  | 1   | 0   | 1=sign | X      | 01=Me  |
|        | Rt  |     |        |        | A     | m     |     |     |        |        | m      |
| SW     | X   | 0   | 0 = Rs | 0 = Rt | 0=Bus | 1=Im  | 0   | 1   | 1=sign | X      | X      |
|        |     |     |        |        | A     | m     |     |     |        |        |        |
| BEQ    | X   | 0   | 0 = Rs | 0 = Rt | 0=Bus | 0=Bus | 0   | 0   | 1=sign | x      | X      |
|        |     |     |        |        | A     | В     |     |     |        |        |        |
| BNE    | X   | 0   | 0 = Rs | 0 = Rt | 0=Bus | 0=Bus | 0   | 0   | 1=sign | X      | X      |
|        |     |     |        |        | A     | В     |     |     |        |        |        |
| for    | 10= | 1   | 0 = Rs | 0 = Rt | 1=Bus | 1=Im  | 0   | 0   | 1=sign | 0      | 00=Alu |
|        | SR  |     |        |        | В     | m     |     |     |        |        |        |
| for    | 10= | 1   | 0 = Rs | 1 = SR | 1=Bus | 1=Im  | 0   | 0   | 1=sign | 1      | 00=Alu |
|        | SR  |     |        |        | В     | m     |     |     |        |        |        |
| Jump   | X   | 0   | X      | X      | X     | X     | 0   | 0   | X      | 0      | Х      |
| Call   | 11= | 1   | X      | X      | X     | X     | 0   | 0   | X      | 0      | 10=Nex |
|        | RR  |     |        |        |       |       |     |     |        |        | tPC    |
| RET    | X   | 0   | 1=RR   | X      | X     | X     | 0   | 0   | X      | 0      | Х      |

Table 4: Main Control Signals - Truth Table.

# **2.ALU Control Signals - Truth Table:**

| Op     | Funct | ALUOp | 3-bit code |
|--------|-------|-------|------------|
| R-type | AND   | AND   | 000        |
| R-type | ADD   | ADD   | 001        |
| R-type | SUB   | SUB   | 010        |
| R-type | SLL   | SLL   | 011        |
| R-type | SLR   | SLR   | 100        |
| ANDI   | X     | AND   | 000        |
| ADDI   | X     | ADD   | 001        |
| LW     | X     | ADD   | 001        |
| SW     | X     | ADD   | 001        |
| BEQ    | X     | SUB   | 010        |
| BNQ    | X     | SUB   | 010        |
| For    | X     | SUB   | 010        |
| J-type | JUMP  | X     | Х          |
| J-type | CALL  | X     | Х          |
| J-type | RET   | X     | Х          |

Table 5 :ALU Control Signals - Truth Table.

# **3.PC Control Signals - Truth Table:**

| Op     | Funct | Zero Flag | BusB  | PCSrc       |
|--------|-------|-----------|-------|-------------|
|        |       |           |       |             |
| R-type | AND   | X         | X     | 000=Next PC |
| R-type | ADD   | X         | X     | 000=Next PC |
| R-type | SUB   | X         | X     | 000=Next PC |
| R-type | SLL   | Х         | X     | 000=Next PC |
| R-type | SLR   | X         | X     | 000=Next PC |
| ANDI   | X     | X         | X     | 000=Next PC |
| ADDI   | X     | X         | X     | 000=Next PC |
| LW     | X     | X         | X     | 000=Next PC |
| SW     | X     | X         | X     | 000=Next PC |
| BEQ    | х     | 0         | X     | 000=Next PC |
| BEQ    | х     | 1         | X     | 010=BTA     |
| BNE    | X     | 0         | X     | 010=BTA     |
| BNE    | X     | 1         | X     | 000=Next PC |
| For    | X     | X         | 16b'0 | 000=Next PC |
| For    | X     | X         | 16b'1 | 011=RS      |
| J-type | JUMP  | X         | X     | 001=JTA     |
| J-type | CALL  | X         | X     | 001=JTA     |
| J-type | RET   | X         | X     | 100=Rs      |

Table 6:PC Control Signals - Truth Table.

# 1.5: Boolean Equations:

### 1. RegDst

- Based on the table:
  - > 00 for R-Type.
  - > 01 for ANDI, ADDI, LW.
  - $\triangleright$  10 for for.
  - ➤ 11 for Call.
- Equation:

$$RegDst[0] = \sim (R-Type + ANDI + ADDI + LW)$$
  
 $RegDst[] = \sim (R-Type + for)$ 

## 3. RegSrc1

- Always 1 when op = call
- Equation:

# 4. RegSrc2

- Equal 1 when execute for instruction and for Signal = 1.
- Equation:

### 5. AluSrc0

- Equal 1 when execute for instruction
  - Equation:

## AluSrc0=for

### 6. AluSrc1

- Based on the table:
  - ➤ 1 for ANDI, ADDI, LW, SW, BEQ, BNE, and for.
  - > 0 for R-Type, BEQ, BNE, .
- Equation:

$$AluSrc1 = \sim (R-Type + BEQ + BNE)$$

### 7. MemRd

- Based on the table:
  - ➤ 1 for LW.
  - > 0 for all other instructions.
- Equation:

MemRd=(LW)

### 8. MemWr

- Based on the table:
  - ➤ 1 for SW.
  - > 0 for all other instructions.
- Equation:

MemWr=(SW)

## 9. ExtOp

- Based on the table:
  - > zero for ANDI.
  - ➤ sign for ADDI, LW, SW, BEQ, BNE, and for.
- Equation:

 $ExtOp = \sim (ANDI)$ 

### 10. WBData

- Based on the table:
  - > 00 for R-Type, ANDI, ADDI, and for.
  - > 01 for LW.
  - ➤ 10 for Call.
- Equation:

WBData[1] = (LW)

*WBData[0]= (Call)* 

### 1. PCSrc

• Observations:

- > 000 for R-type, ANDI, ADDI, LW, SW, BEQ (Zero=0), BNE (Zero=1), and For (16b'0).
- ➤ 010 for BEQ (Zero=1) and BNE (Zero=0).
- > 001 for JUMP and CALL.
- > 011 for For (16b'1).
- ➤ 100 for RET.
- Equations:

$$PCSrc[2] = (JUMP + CALL + (for . BusB)$$
 
$$PCSrc[1] = (BEQ . Zero) + (BNE . !Zero) + (for . BusB)$$
 
$$PCSrc[0] = RET$$

# 1.6: Multi-Cycle DataPath and Control:



Figure 11: DataPath and control Block Diagram.

# 2.Instruction Sequence and WaveForms:

```
initial begin
          DataMemory[7] = 16'h0009;
            DataMemory[8] = 16'h0004;
            DataMemory[12] = 16'h0007;
DataMemory[14] = 16'h0006;
            DataMemory[15] = 16'h0006;
            DataMemory[16] = 16 h000A;
            DataMemory[17] = 16'h0006;
            DataMemory[27] = 16'h000f;
            DataMemory[33] = 16'h0006;
            DataMemory[35] = 16'h0007;
            DataMemory[36] = 16'h0004;
                                   end
initial begin
          //Program 1
                  Imemory[0] = 16'b000000101111000; // AND -> reg(1) = reg(2)& reg(7) -> reg(1) = 3 & 9 -> reg(1) = 1
                  Imemory[1] = 16'b00000100011010011; // ADD -> reg(2) = reg(1) + reg(5) -> reg(2) = 1+7 -> reg(2) = 8
               Imemory[2] = 16'b0000111010011010; //SUB -> reg(7) = reg(2) - reg(3) -> reg(7) = 8-4 -> reg(7) = 4
Imemory[3] = 16'b0000011110001011; //SLL -> (reg(3) = reg(6) << reg(1)) -> (reg(3) = 8 << 1) -> reg(3) = 16 (10 in
Imemory[4] = 16'b0000101111001100; // SRL -> reg(5) = reg(7) >> reg(1) -> reg(5) = 4 >> 1 -> reg(5) = 2
               Imemory[5] = 16 'b1000000101000000; // for reg(0), reg(5) Rs is 0 and Rt is 2 so loop twice
                          //the values after the next iteration
                         //reg(1) = reg(2)& reg(7) -> reg(1) = 8 & 4 = 0
//reg(2) = reg(1) + reg(5) -> reg(2) = 0 + 2 = 2
//reg(7) = reg(2) - reg(3) -> reg(7) = 2 - 16 = -14 (fffe in hexa)
                          //reg(3) = reg(6) << reg(1) -> reg(3) = 8 << 0 = 8
                         //reg(5) = reg(7) >> reg(1) -> reg(5) = -14 >> 0 = -14 (fffe in hexa)
               Imemory[7] = 16.600110101111001001; // ADDI -> reg(7) = reg(2) + 9 -> reg(7) = 2 + 9 = 11 (b in hexa) (if the brai
               Imemory[8] = 16 \cdot b0100011100001000; // LW -> reg(4) = mem(reg(3)+8) -> reg(4) = mem(8+8) = mem(16) = 10 (A in hexa)
                \begin{tabular}{ll} \textbf{Imemory} [9] = 16'b0101001101000111; //SW -> mem(reg(1)+7) = reg(5) -> mem(0+7) = mem(7) -> mem(7) ->
                  Imemory[11] = 16 b0111000001000011; // BNE if(reg(0) != reg(1)) nextPC = BTA else : nextPC=PC+1 (note:imm=3)
                        Imemory[12] = 16'b0000001010111000; // AND -> reg(1) = reg(2)& reg(7) -> reg(1) = 2 & fff2 -> reg(1) = 2 (the bran
                        Imemory[13] = 16'b0000010001101001; // ADD -> reg(2) = reg(1) + reg(5) -> reg(2) = 2+2 -> reg(2) = 4 (the brane)
                       Imemory[15] = 16'b0011010111001001; // ADDI (skipped because of jump instruction)
                       Imemory[16] = 16'b0000011110001011; //SLL (skipped because of jump instruction)
                        Imemory[17]= 16'b0001000010101001; // CALL offset nextPC = jumptarget ,PC + 1 stored on the RR (offset = 20), n
                        \begin{aligned} & \text{Imemory[18]} = 16 \text{'b0000001010111000;} \text{ // AND } & -> & \text{reg(1)} = \text{reg(2)\& reg(7)} & -> & \text{reg(1)} = 4 \text{ & } d & -> & \text{reg(1)} = 4 \text{ Imemory[19]} & = 16 \text{'b0000011001010101001;} \text{ // ADD } & -> & \text{reg(3)} = & \text{reg(1)} + & \text{reg(5)} & -> & \text{reg(3)} = & 4+2 & -> & \text{reg(3)
                                                                                                                                                                                                                                                           -> reg(3) = 6 (consider
                        Imemory[20] = 16'bll11111111111111; // exit the program
                        Imemory[21] = 16'b0011010111001001; // ADDI -> reg(7) = reg(2) + 9 -> reg(7) = 4 + 9 = 13 (d in hexa)
```

Figure 12: Instructions

As shown in the figure above, we have a sequence of various instructions stored in memory. These instructions include R-type, I-type, and J-type. To begin, we initialize the Program

Counter (PC) to point to the first instruction. During the fetch stage, we retrieve the first instruction from memory, which is an "AND" operation. This instruction is identified by its opcode "0000" and function code "000."



Figure 13: Fetch and Decode of first Instruction(R-Type Instruction).

As seen in the figure above, the opcode is "00000" and funct "000" which is the "and" instruction. In the decode stage, the fields are assigned based on the opcode. The destination address is "0001", thus the result of the add instruction should be stored in R1. The two operands are in the registers R2 "010" and R7 "111" respectively, having the following content: 0x3 and 0x9 respectively.



Figure 14: The values of Register before start program.



Figure 15: Execution and Writeback of first Instruction.

In the execution stage, as shown in the figure above, we perform the AND operation between the two operands. Specifically, the values 0x3 and 0x9 are ANDed, and the result, 0x1, is displayed in the "ALUResult" (as seen in Figure 15). Referring to Figure 14, we notice that the value in R1 changes from 0x2 to 0x1. The "AND" instruction skips the memory stage and proceeds directly to the write-back stage, where the result, 0x1, is written back into the register file. The "Muxout" selects the value from the ALU result, which is then displayed on the screen uction is Al

### **Performance Registers Explanation:**

The AND instruction is an ALU operation. During the Execution stage (refer to Figure 15, highlighted in red), the **numOfAluInst** register is incremented by 1, indicating that an ALU instruction has been executed. Meanwhile, during the Fetch stage (refer to Figure 14, highlighted in red), the **numOfInst** register is incremented by 1 for every instruction that is fetched. This mechanism ensures that **numOfInst** tracks the total number of instructions fetched, while **numOfAluInst** counts the number of ALU-specific instructions executed, and **numOfClkCycle** become 3 because we pass through 3 stages (Fetch, Decode and Execution) and increment by 1 when trigged positive edge in Clock. These registers are particularly useful for performance analysis, such as calculating the total number of stall cycles in the multicycle.



Figure 16: Waveform of first Instruction.

This waveform illustrates how the "AND" instruction operates, along with key signals that demonstrate its functionality. Each stage is executed on the positive edge of the clock (clk). We observe that the **ALUResult** is accurate, and the **RegWrite** signal is activated to allow the result to be written back to the register file. Since memory is not involved in this operation, both **MemRead** and **MemWrite** signals remain at 0. Additionally, we assign **WriteBack1** and **WriteBack2** the value 0 because the output is generated by the ALU rather than being fetched from memory.



Figure 17: Other instruction in R-Type.

In Figure 17, we demonstrate how we execute other R-type instructions stored in **Imemory[1]** to **Imemory[4]** (ADD, SUB, SLL, SLR) using the same method applied for the AND instruction. We use the same values for the control signals to ensure consistent operation. For each instruction, we increment the **PC** by one unit, advancing sequentially until it reaches **Imemory[5]**. This systematic approach allows us to process each R-type instruction efficiently.



Figure 18: for instruction in I-Type

The **FOR** instruction is an I-type instruction with a specific format: FOR Rs, Rt. For this instruction, we set **ExtOp** to 1, indicating that the second operand to the ALU is the extended immediate value. The **Rs** register stores the loop target address, which is the address of the first instruction in the loop block. For example, as shown in the figure,  $\mathbf{Rs} = 0\mathbf{x}0000$ , meaning the program counter (**PC**) includes the address **Imemory[0]**, where the first instruction in our program resides (in this case, an AND logic operation).

The Rt register holds the initial number of loop iterations, serving as the initial value of the loop counter. At the end of each iteration, we decrement the value in Rt. The loop exits when the content of Rt becomes zero. In the figure, we see that Rt = 2, meaning there are two iterations in this loop. During each iteration, we decrement Rt by 1 and store the ALUResult in SR (Register[8]). The MuxOut directs the result to BusW, and it is stored in SR using RegDst = 01, which selects SR as the destination.

We then check the **ALUResult**. If **ALUResult** =  $\mathbf{0}$ , we set **ForSignal** =  $\mathbf{0}$ , and the loop terminates, moving to the next instruction (**Next PC** = the instruction after the loop). However, if **ALUResult**  $\neq \mathbf{0}$ , we set **ForSignal** =  $\mathbf{1}$ , causing the program to jump back to the loop's starting address (**Next PC** =  $\mathbf{Rs}$ , the first instruction in the program).

The **ForSignal** is critical as it controls **RegSrc2**, determining the source for the second operand in the register file. When **ForSignal** = 1, we set **RegSrc2** = 1, selecting **SR** as the second operand. When **ForSignal** = 0, we set **RegSrc2** = 0, selecting **Rt** as the second operand. In the first iteration of the **FOR** loop, we use **Rt** as the second operand in the register file. In subsequent iterations, we always use **SR** as the second operand. For each iteration, we continue this process until **Rt** - 1 = 0, at which point the loop terminates, and we proceed to the next instruction outside the loop. The **ALUResult** is always stored in **SR** during the loop, ensuring consistency in the loop's operation. The **numOfForInst** increment by 1 in each iteration .

```
• # KERNEL:
                                      • # KERNEL:
• # KERNEL: Register File Contents:
                                      • # KERNEL: Register File Contents:
• # KERNEL: Registers[0] : 0000

« # KERNEL: Registers[0] : 0000
• # KERNEL: Registers[1] : 0001

« # KERNEL: Registers[1] : 0000
• # KERNEL: Registers[2] : 0008
                                      • # KERNEL: Registers[2]:
• # KERNEL: Registers[3] : 0010

« # KERNEL: Registers[3] : 0010

« # KERNEL: Registers[4]: 0005

                                      • # KERNEL: Registers[4] : 0005
• # KERNEL: Registers[5] : 0002
                                      • # KERNEL: Registers[5] : 0002
                                      • # KERNEL: Registers[6] : 0008
• # KERNEL: Registers[6] : 0008

• # KERNEL: Registers[7] : 0004

• # KERNEL: Registers[7] : 0004
• # KERNEL: Registers[8] : 0000
                                      • # KERNEL: Registers[8] : 0001
• # KERNEL: Registers[9] : 0000

« # KERNEL: Registers[9] : 0000

• # KERNEL:
                                      • # KERNEL:
           a)Before one iteration
                                                  b)After one iteration
```

Figure 19: Register [8] afterand before one iteration loop

After one iteration loop the SR Register [8] will be change from 0x0000 to 0x0001 (The Aluresult).

• Second iteration : (Register[8] = RT = 1) && (PC = Rs) :



Figure 20: First Instruction in Seconed iteration from for Instruction.

After excute all instruction in secound iteration and reach the for instruction in second time.



Figure 21: Reach to the for instrucion in second time.

When executing the **FOR** instruction, we observe that  $\mathbf{Rt} = \mathbf{SR} = \mathbf{1}$ . After the ALU operation,  $\mathbf{Rt} - \mathbf{1} = \mathbf{Rt}$ , indicating that the loop has reached its termination condition. As a result, the loop ends, and the program counter (**PC**) moves to the next instruction at **Imemory**[6], exiting the loop and continuing with the program execution. And for signal become 0.

#### \* Wafeforme of for instruction in one iteration:



Figure 22: Wafeforme of for instruction in one iteration.

### \* Wafeforme of for instruction in two iteration:



Figure 23: Wafeforme of for instruction in two iteration.

Now, next instruction after for loop:



Figure 24: Fetch and Decode for BEQ (I-type instruction).

We analyzed the fetch and decode stages for the BEQ (Branch if Equal) instruction, as illustrated in the figure. The Program Counter (PC) fetches the next instruction with opcode "01110," identifying it as a BEQ instruction. During the decode stage, the register destination (Rt) holds the value 0x0008, and the first operand (Rs) also holds 0x0008. The extended immediate value is 0x0002, derived from the 6-bit immediate field. Since the ALUResult equals zero (indicating equality between Rs and Rt), the branch target address (BTA) is calculated as 0x0008, redirecting the PC accordingly. This confirms the correct execution of the BEQ instruction, which completes within three pipeline stages.



Figure 24: Fetch and Decode for BEQ (I-type instruction).

The Alu Result is 0 so it go to PC is BTA = 0x0008, and BEQ has onle 3 stages.



Figure 25: Waveform of BRQ.

We analyzed the waveform of the BRQ (Branch Register Queue) from the simulation. The figure captures the sequential behavior of the control and data signals within our multi-cycle RISC processor. At 206.485 ps, the signals demonstrate proper synchronization across various components such as the Program Counter (PC), ALUResult, and Register Write (RegWrite). The ALU accurately generates results based on the extended immediate values and operands, while the control signals like RegWrite and extension\_signal facilitate correct execution of instructions. This confirms the correct operation of the pipeline stages, ensuring precise branching and data forwarding mechanisms.

### **\Delta** LW instruction:



Figure 26: Fetch and Decode LW instruction.

```
· # KERNEL:
                                                           ----->We are in Execution Stage.<-----
 *# KERNEL: PC: 08009090000001000

*# KERNEL: output0fBTA: 0000000000001000

*# KERNEL: zero flag: 1

*# KERNEL: zero flag: 1

*# KERNEL: zero flag: 1

*# KERNEL: Time=218090; Rd=0000, Rs=008, Rt=005, ALUResult=0010, extended immediate=0008, offset_9bit =xxx, numOfInst = 14(in decimal), numOfInst = 14(in decim
        # KERNEL:
    # KERNEL:
# KERNEL:
# KERNEL:
                                                           ----->We are in Memory Stage.<-----
  # # KERNEL:
    # KERNEL:
     # KERNEL:

# KERNEL:

-The Address: 0010

# KERNEL:
# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

# KERNEL:

    # # KERNEL:
      = l(in decimal), numOfStoreInst = 0(in decimal), numOf/
decimal),numOf_BranchInst = 1(in decimal),numOf_JumpInst =
# KERNEL:
# KERNEL:
      # KERNEL: ----->We are in Write Back Stage.<-----
  * # KERNEL:

* # KERNEL:

* # KERNEL:

* # KERNEL: :MuxOut: 000a
    # KERNEL:
  * # KERNEL: Register File Contents:
 Console
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           ^ 6 ENG ♠ ♠ 1:04 AM 1/13/2025 ■
                                                                                                                                                     🔡 Q 🖺 🥬 😂 📜 🕲 🕬 😘 👊 🚳 😘 👺 🔼 🚨
```

Figure 27: Exection, Memory and Writeback LW instruction.

We analyzed the execution of the LW (Load Word) instruction through all stages . In the **Fetch Stage**, the instruction is fetched with the IR value 0100011100001000 and PC set to 0x0008. In the **Decode Stage**, the source registers Rs and Rt are identified with values 0x0008 and 0x0005, respectively, and the extended immediate value is 0x0008. During the **Execution Stage**, the ALU calculates the effective memory address (0x0010) using the base address in Rs and the extended immediate value, with the zero flag set to 1. In the **Memory Stage**, the memory at address 0x0010 is accessed, and the data output (0x000a) is retrieved. Finally, in the **Write-Back Stage**, the retrieved data (0x000a) is written back to the destination register, completing the LW instruction execution efficiently within the pipeline stages.

### ❖ Waveforme LW instruction :



Figure 28: Waveforme LW instruction.

#### **SW** Instruction :



Figure 29: Fetch and Decode SW instruction.

We analyzed the execution of the SW (Store Word) instruction across four stages. In the **Fetch Stage**, the instruction is fetched with an IR value of 0101001101000111 and a PC value of 0x00009. During the **Decode Stage**, the source registers Rs and Rt are identified with values 0x0000 and 0xFFF2, respectively, and the extended immediate is 0x0007. In the **Execution Stage**, the ALU computes the effective memory address as 0x0007 by adding the base address in Rs to the extended immediate, and the zero flag is set to 0. In the **Memory Stage**, the data from register Rt (0xFFF2) is written to memory at address 0x0007. Additionally, other memory values, such as 0x0004 at address 0x0008 and 0x000F at address 0x001B, remain intact. This SW instruction demonstrates proper data storage in memory, contributing to efficient pipeline execution.

```
2. Console
  # # KERNEL:
  *# KERNEL: PC: 0000000000001001

*# KERNEL: DC: 00000000000001000

*# KERNEL: outputOfBTA: 0000000000001000

*# KERNEL: zero flag: 0

*# KERNEL: zero flag: 0

*# KERNEL: Time=230000:, Rd=000a, Rs=0000, Rt/fff2, ALUResult=0007.extended immediate=0007, offset_9bit =xxx, numOfInst = 15(in decimal), numOfLoadInst = 1(in decimal), numOfStoreInst = 1/2 (in decimal), numOfLoadInst = 1/2 (in decimal), numOfLoadInst = 0/2 (in decimal), numOfLoadInst = 0
      # KERNEL:
   # KERNEL:
  * # KERNEL:
                                                  ----->We are in Memory Stage.<-----
   # # KERNEL:
  * # KERNEL:
    # # KERNEL: --The Address: 0007
  * # KERNEL:
* # KERNEL:
* # KERNEL:
   * # KERNEL: -- The Memoryin (Datain): fff2
  * # KERNEL:
   # KERNEL:
  • # KERNEL: --: DataMemory[7] fff2
• # KERNEL:
• # KERNEL:
   # KERNEL:
   # KERNEL: --: DataMemory[8] 0004
# KERNEL:
   # KERNEL:
    # KERNEL
  * # KERNEL: --: DataMemory[12] 0007
  🔼 Console
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         NUM INS
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     ^ G ENG ♠ ♠ 1:18 AM 1/13/2025 ♣
                                                                                                                                          Q 🕍 🧔 🧁 📜 🕲 🐲 🥞 🚇 👊 🗿 🖫 🧬
  # # KERNEL:
  • # KERNEL: --: DataMemory[15] 0006
  · # KERNEL:
  # KERNEL:
 * # KERNEL;
  # KERNEL: --: DataMemory[27] 000f
  ** KERNEL: Time=242000:, Rd=000a, Rs=0000, Rt=fff2, ALUResult=0007,extended_immediate=0007, offset_9bit =xxx, numOfInst = 15(in decimal), numOf_loreInst = 16(in decimal), numOf_forInst = 2(in decimal), numOf_loreInst = 2(in decimal), numOf_loreInst = 0(in decimal), numOf_loreInst = 0(i
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          15(in decimal), numOfLoadInst
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                2(in decimal),numOf_CallInst =
     decimal),numOf_BranchInst =
# KERNEL:
                                                                                                                                          1(in decimal),numOf_JumpInst =
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    60(in decimal)
  · # KERNEL:
                                                      ----->We are in FETCH Stage.<-----
* # KERNEL:
```

Figure 30: Exection, Memory and Writeback SW instruction.



Figure 32: Waveforme SW instruction.

### **ADDI** instruction (I-Type instruction) :



Figure 31: ADDI instruction (I-Type instruction).

We analyzed the execution of the **ANDI** instruction (Imemory[10]) in the given simulation. The operation performed was reg(5) = reg(2) & 6, where the immediate value 6 was bitwise AND-ed with the contents of register 2, which initially held the value 2. As a result, reg(5) was updated to 2, consistent with the binary AND operation (2 & 6 = 2). The pipeline stages executed sequentially, with the instruction being fetched, decoded, executed, and written back successfully. During the Write Back stage, the value 0002 was stored in reg(5). The clock cycle count increased to 63, reflecting the progress of the instruction through the pipeline. The overall process confirms the correctness of the instruction and its implementation in the system.

### Jump-Instruction (J-Type) :



Figure 32: Jump-Instruction (J-Type).

We analyzed the execution of the **JMP** (**Jump**) instruction with an offset of 17. In the **Fetch Stage**, the instruction is fetched with an IR value of 0001000010001000 and a PC value of 0x000E. During the **Decode Stage**, the offset is extracted as 0x011 (decimal 17), and the next PC is calculated as {PC[15:9], offset}, effectively modifying the program counter to the target address. This jump instruction redirects the control flow by setting the next PC value, bypassing the sequential flow. By efficiently updating the PC, the instruction ensures smooth execution of unconditional jumps, crucial for implementing loops and non-linear program control.

### **Skip Any next instruction follow the Jump instruction :**



Figure 33: Skip next instruction follow the Jump instruction.



- **\*** Execution Analysis and Instruction Explanation
  - Instruction Execution Flow
- 1. Execution of the CALL Instruction (Imemory[17] = 16'b000100010101001):
  - Instruction Details:
    - ✓ CALL is executed at PC = 17.
    - $\checkmark$  The offset is **21**.
    - $\checkmark$  nextPC is calculated using the formula: nextPC={PC[15:9],offset} = 21
  - o The current PC + 1 (value 18) is stored in the return register (RR).
  - Control Flow:

After storing the return address, the execution jumps to **Imemory**[21] (nextPC = 21).

- 2. Execution at Imemory[21] = 16'b0011010111001001 (ADDI Instruction):
  - Instruction Details:
    - $\checkmark$  ADDI: reg(7) = reg(2) + 9.
    - ✓ Substituting values:
      - reg(2) contains 4.
      - Immediate value: 9.
      - Result: reg(7)=4+9=13
  - Control Flow:

Execution proceeds to the next instruction, **Imemory**[22].

- 3. Execution at Imemory[22] = 16'b00010000000010 (RET Instruction):
  - Instruction Details:
    - ✓ RET uses the value in the **return register** (**RR**) to set the next program counter (PC).
    - ✓ The offset is ignored for this instruction.
    - ✓ The value in **RR** (**PC** = **18**) is used to set the next PC.
  - Control Flow:

Execution returns to **Imemory**[18].

- 4. Execution at Imemory[18] = 16'b0000001010111000 (AND Instruction):
  - Instruction Details:
    - ✓ AND: reg(1) = reg(2) & reg(7).
    - ✓ Substituting values:

- reg(2) contains 4.
- reg(7) contains 13 (d in hexadecimal).
- Result: reg(1)=4 AND 13=4
- Control Flow:

Execution proceeds to **Imemory**[19].

- 5. Execution at Imemory[19] = 16'b0000011001101001 (ADD Instruction):
  - Instruction Details:
    - $\checkmark$  ADD: reg(3) = reg(1) + reg(5).
    - ✓ Substituting values:
      - reg(1) contains 4.
      - reg(5) contains 2.
      - Result: reg(3)=4+2=6
  - Control Flow:

Execution reaches the end instruction.

- 6. Execution at Imemory[20] = 16'b111111111111111 (Exit Program):
  - Instruction Details:
    - The program halts upon reaching this instruction.
    - **Summary of Execution**
    - Initial Control Flow:

Execution begins at **Imemory**[17] (CALL) and jumps to **Imemory**[21] to execute the ADDI instruction.

• Subsequent Control Flow:

After executing **Imemory[21]** (ADDI) and **Imemory[22]** (RET), execution returns to **Imemory[18]**, the instruction immediately following the CALL.

• Completion:

After executing instructions in sequential order from **Imemory**[18] to **Imemory**[20], the program exits.

### **❖** Instruction Explanations

- 1. **CALL:** Saves the next instruction address in the return register (RR) and jumps to a calculated target address.
- 2. **ADDI:** Adds an immediate value to a register and stores the result in a target register.
- 3. **RET:** Returns to the instruction address stored in the RR.
- 4. **AND:** Performs a bitwise AND operation between two registers and stores the result in a target register.
- 5. **ADD:** Adds the values of two registers and stores the result in a target register.
- 6. **Exit Instruction:** Stops program execution.

This analysis aligns with the given instruction set and the program's behavior during execution.

### **CALL Instruction (J-Type):**



```
*# KERNEL: ---->We are in Write Back Stage.<-----
# KERNEL:
* # KERNEL:
• # KERNEL: :MuxOut : 0012
" # KERNEL:
* KERNEL: Register File Contents:
*# KERNEL: Registers[0] : 0000
*# KERNEL: Registers[1] : 0002
*# KERNEL: Registers[2] : 0004
* # KERNEL: Registers[3]
* # KERNEL: Registers[4]
                              9998
                              000a
• # KERNEL: Registers[5]
• # KERNEL: Registers[6]
                              0002
• # KERNEL: Registers[7]
• # KERNEL: Registers[8]
* # KERNEL: Registers[9]
                              0012
. # KFRNFI :
# KERNEL:
# KERNEL:
E Console
                                                                                                                                                                            NUM INS
  ₫ 51°
                                                                                                                                                                      2:32 AM
1/13/2025
                                📕 Q 🖿 🧐 🖨 📜 G 💌 🧃 🗯 👊 🚱 🔓 🤡
                                                                                                                                            ^ 🧲 ENG 🧇 🐠 🖢
```

Figure 35 : CALL Instruction (J-Type).

We analyzed the execution of the **CALL** instruction (Imemory[17]) in the given simulation. This instruction is used to jump to a target address and store the return address in the return register (RR). The offset value provided was 21, and the next program counter (PC) was computed as {PC[15:9], offset}. During the Write Back stage, the return address (PC + 1) was stored in Registers[9] (value 0012 in hexadecimal). The clock cycle count increased to 79, reflecting the successful execution of the instruction through the pipeline. The CALL instruction correctly redirected program flow while preserving the return address, demonstrating the functionality of subroutine handling in the system.

❖ Execution Instruction after CALL instruction executed, we go to the ADDI in Imemory[21] this address calculate using Jump target address:



Figure 36: Excution Instruction after executed CALL instruction.

### **RET Instruction (J-Type) :**



Figure 37: RET Instruction (J-Type).

We analyzed the execution of the **RET** instruction (Imemory[22]) in the simulation. This instruction is designed to return program control to the address stored in the return register (RR). In this case, the value in Registers[9] (hexadecimal 0012, decimal 18) was correctly loaded as the next program counter (PC). The 9-bit offset field in the instruction was ignored as expected, since it is not relevant for the RET operation. During the Decode stage, the value of Registers[9] was fetched, and in the subsequent stages, the program flow was redirected to the return address. The clock cycle count reached 86, reflecting the seamless execution of the instruction. This demonstrates the system's capability to handle subroutine returns efficiently.

### **\*** Exit from Program:



Figure 38: Exit from Program.

At the end of the simulation, the finish command was invoked at time 400 ns, indicating that the program concluded its execution without errors. This reflects the correct implementation and handling of the RET instruction, which is essential for managing program control during subroutine returns. The overall simulation, with its various instruction cycles and transitions, completed with 94 clock cycles.



Figure 39: The waveform of end program.

### **Performance Registers:**



Figure 40: The Result of the Performance Registers for program 1.

The Performance Registers of for program 1 in **Figure 12**.



Figure 41: The waveform of the Performance Registers for program 1.

The Performance Registers of for program 1 in **Figure 12.**