# SYNOPSYS®

GF 22nm Memory Compilers
TEST\_RNM, TESTRWM, and TEST1
modes

**APNT-0358** 

**GF 22nm Memory Compilers** 

## **Copyright Notice and Proprietary Information**

© 2021 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at <a href="http://www.synopsys.com/Company/Pages/Trademarks.aspx">http://www.synopsys.com/Company/Pages/Trademarks.aspx</a>.

All other product or company names may be trademarks of their respective owners.

### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com

# GF 22nm Memory Compilers TEST\_RNM, TEST\_RWM and TEST1 modes

# **Table of Contents**

| Re  | evision History                                                                                      | 4  |
|-----|------------------------------------------------------------------------------------------------------|----|
| 1   | Introduction                                                                                         | 5  |
| 2   | TEST_RNM, TESTRWM and Related Parameters and Pins                                                    | 6  |
| 3   | Model Support                                                                                        | 6  |
| 4   | Test TEST_RNM with SMS                                                                               | 6  |
| 5   | Timing diagram                                                                                       | 7  |
| 6   | Truth table for Test modes                                                                           | 11 |
| Fig | gure 1: READ Operation (TEST_RNM)<br>gure 2: Write Operation (TEST_RNM)<br>gure 3: TESTRWM Operation | 7  |
| Fig | gure 2: write Operation (TEST_KNW)                                                                   | 89 |
| Fic | rure 4: Test1 Mode Timing Diagram                                                                    | 10 |

# GF 22nm Memory Compilers TEST\_RNM, TESTRWM and TEST1 modes

# **Revision History**

| Version | Date     | Note          |
|---------|----------|---------------|
| 1.0     | May 2021 | First release |

## 1 Introduction

This application note describes the three test modes (TEST1, TESTRWM, TEST\_RNM) of the following Synopsys SiWare™ Memory Compilers on GF 22nm.

- Automotive Grade 1 Memory Compilers
  - √ ROM (gf22nsd41p10s1dvl01ms)
  - ✓ HD SP SRAM (gf22nsd41p11s1dcl02ms)
  - ✓ UHD 2P RF (gf22nsd42p11s1cul256s)
  - √ HD 1P RF (gf22nsd41p11s1crl256s)
  - √ HD 2P RF (gf22nsd42p11s1drl128s)
  - ✓ HS 1P RF (gf22nsd41p11s1srl256s)
- Consumer-Only Grade Memory Compilers
  - ✓ UHD 1P SRAM (gf22nsd81p11sadul02ms)
  - ✓ UHD 1P RF (gf22nsd81p11sadul256s)

**TEST\_RNM** is a test pin, and it is enabled by setting test\_rnm\_enable=TRUE. The expectation of this mode is to stress bit cells but not corrupt data. TEST\_RNM can be used for screening weak bit cells.

When it is enabled, it puts the memory bitcell in stress mode for the address applied by turning ON the word line and at same time keeping the bitlines pre-charged. Read and Write operations are disabled in this mode.

RM settings are taken into account during TEST\_RNM. The RM setting will change the word line pulse width and so in case of slow RM setting, the stress on the bit cell will last longer.

\*Note: TEST RNM is not supported in ROM memory compiler.

**TESTRWM** can be used to extend the read to write operation delay to debug any read to write operation margins. Read cycle starts with positive edge of clock and terminates self timed. Write starts on the negative edge of clock and terminates self timed. Please refer to diagram TESTRWM operation. TESTRWM pin is enable by test rwm enable=TRUE.

\*Note: TESTRWM is only supported in UHD2PRF memory compiler.

**In TEST1** mode, the self-timed circuit is bypassed so that the external clock can control the Read and Write control signals. TEST1 mode is available on all Synopsys memories. TEST1 pin comes by default as an input pin.

The memory enters TEST1 mode when a High is applied to the input pin, TEST1. In TEST1 mode, the signal on the CLK input will override the internal "self-timed" clock. The internal cycle is activated on the rising edge and terminated on the falling edge of the CLK signal.

The timing diagram is shown in Figure 4. The external clock, CLK, controls activities like asserting and negating wordlinesas well as firing of sense-amps and output latches.

TEST1 Mode Usage: Whenever the TEST1 pin is asserted, the internal self-timed circuit is disabled allowing the user to debug the self-timed circuitry.

## 2 TEST RNM, TESTRWM, and Related Parameters and Pins

- read\_assist=FALSE (default setting) and write\_assist=FALSE (not default setting)
  - o read\_assist=FALSE is required, so that the test is done without Read sasist. read\_assist ON may not detect a weak bit as it will improve the bitcell SNM (Static Noise Margin).
  - write assist can be FALSE or TRUE since it is disabled by TEST RNM mode.
- DFTMASK needs to set to 0
  - If DFTMASK is set to 1, TEST\_RNM model will not work properly because the word lines are turned off.
- LS, DS, and SD need to be set to 0
  - Both TEST RNM, TESTRWM modes do not work in LS, DS, and SD modes.

# 3 Model Support

- TEST\_RNM, TESTRWM, and TEST1 functionality is not supported for ATPG netlist.
- Setup and hold requirements are in timing model.
- Data is retained in the Verilog model.

## 4 Test TEST\_RNM with SMS

TEST\_RNM is not an at speed memory pin, hence the following test sequence can be applied with SMS. Assign TEST\_RNM to SMS SMPR/PMPR register which will allow to control it through Jtag through SMPR\_SEL/PMPR\_SEL instruction.

- With disabled TEST\_RNM write data background into the memory, using SMS algorithm programmability, run (W(D); R(D)).
- Next, enable TEST\_RNM and run (RI) where RI is Read Ignore operation available in SMS.
- Next, turn off TEST RNM and run R(D); if fail then RNM issue has been found.
- Do the same for ~D since marginal bits have dependency on the written data.

Note: HD2PRF compiler (gf22nsd42p11s1drl128s) uses single-end bitcell, which needs to use write operation to activate the WL when enable TEST\_RNMA. The following test sequence can be applied with SMS.

- With disabled TEST\_RNMA write data background into the memory, using SMS algorithm programmability, run (W(D); R(D)).
- Next, enable TEST\_RNMA and run W(D) operation in SMS.
- Next, turn off TEST\_RNMA and run R(D), if fail then RNM issue has been found.
- Do the same for ~D since marginal bits have dependency on the written data.

To simplify the test pattern applied in chip level, it is okay to use Write operation (instead of RI) for all type of memories.

# 5 Timing diagram

Regular Cycle TEST\_RNM assertion

CLK

ME

ADR

ADR

ADR

ADR ADR remains same

WL

TEST\_RNM setup

TEST\_RNM hold

Figure 1: READ Operation (TEST\_RNM)

BB/BT

Q

Qn

← BB/BT remain

← Q remains same,

pre-charged

Sense Amp inactive



Figure 2: Write Operation (TEST\_RNM)



Figure 3: TESTRWM Operation

Figure 4: Test1 Mode Timing Diagram



## 6 Truth table for Test modes

| TEST_RNM | TEST1 | TESTRWM | Memory Array<br>Contents | Memory Output      | Comments                                                                              |
|----------|-------|---------|--------------------------|--------------------|---------------------------------------------------------------------------------------|
| 1        | 0     | 0       | Unchanged                | Unchanged<br>(Q-1) | No RD / WR operation                                                                  |
| 1        | 1     | 0       | Current location => X    | x                  | In case of RD,<br>Q goes to X.<br>For write,<br>accessed<br>location<br>contents => X |
| 1        | 0     | 1       | Unchanged                | Unchanged<br>(Q-1) | No RD / WR operation                                                                  |
| 1        | 1     | 1       | x                        | x                  | Non Recommended. Q goes to X, memory contents => X                                    |
| 0        | 0     | 1       |                          |                    | Normal<br>TESTRWM<br>operation                                                        |
| 0        | 1     | 0       |                          |                    | Normal TEST1 operation                                                                |
| 0        | 1     | 1       | х                        | x                  | Non Recommended. Q goes to X, memory contents => X                                    |
| 0        | 0     | 0       |                          |                    | No test mode selected                                                                 |

## Notes:

<sup>\*</sup>X means unknown/corrupted\*TESTRWM is only supported in UHD2PRF memory compiler. \*For all three test modes (TEST1, TESTRWM, and TEST\_RNM) there are setup and hold time requirements. For details, refer instance datasheets.