# SYNOPSYS®

# **Synopsys Memory Compilers Verilog User Guide (APNT-25)**

**Memory Compilers** 

#### **Copyright Notice and Proprietary Information**

Copyright © 2011 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### Disclaimer

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### Registered Trademarks (®)

Synopsys, AEON, AMPS, Astro, Behavior Extracting Synthesis Technology, Cadabra, CATS, CRITIC, Certify, CHIPit, Confirma, CODE V, Design Compiler, DesignWare, EMBED-IT!, Formality, Global Synthesis, HDL Analyst, HSIM, HSPICE, Identify, Leda, LightTools, MAST, ModelTools, NanoSim, NOVeA, OpenVera, ORA, PathMill, Physical Compiler, PrimeTime, SCOPE, Simply Better Results, SiVL, SNUG, SolvNet, Sonic Focus, STAR Memory System, Syndicated, Synplicity, the Synplicity Logo, Synplify Pro, Synthesis Constraints Optimization Environment, TetraMAX, UMRBus, VCS, Vera, and YIELDirector are registered trademarks of Synopsys, Inc.

#### Trademarks (™)

AFGen, Apollo, ARC, ASAP, Astro, Astro-Rail, Astro-Xtalk, Aurora, AvanWaves, BEST, Columbia, Columbia-CE, Cosmos, CosmosLE, CosmosScope, CRITIC, CustomExplorer, CustomSim, DC Expert, DC Professional, DC Ultra, Design Analyzer, Design Vision, DesignerHDL, DesignPower, DFTMAX, Direct Silicon Access, Discovery, Eclypse, Encore, EPIC, Galaxy, Galaxy Custom Designer, HANEX, HAPS, HapsTrak, HDL Compiler, Hercules, Hierarchical Optimization Technology, High-performance ASIC Prototyping System, HSIMPlus, i-Virtual Stepper, IICE, in-Sync, iN-Tandem, Intelli, Jupiter, Jupiter-DP, JupiterXT, JupiterXT-ASIC, Liberty, Libra-Passport, Library Compiler, Macro-PLUS, Magellan, Mars, Mars-Rail, Mars-Xtalk, Milkyway, ModelSource, Module Compiler, MultiPoint, ORAengineering, Physical Analyst, Planet, Planet-PL, Polaris, Power Compiler, Raphael, RippledMixer, Saturn, Scirocco, Scirocco-i, SiWare, Star-RCXT, Star-SimXT, StarRC, Taurus, TotalRecall, TSUPREM-4, VCSi, VHDL Compiler, VMC, and Worksheet Buffer are trademarks of Synopsys, Inc.

#### Service Marks (SM)

MAP-in, SVP Café, and TAP-in are service marks of Synopsys, Inc.

SystemC is a trademark of the Open SystemC Initiative and is used under license.

ARM and AMBA are registered trademarks of ARM Limited.

Saber is a registered trademark of SabreMark Limited Partnership and is used under license.

PCI Express is a trademark of PCI-SIG.

All other product or company names may be trademarks of their respective owners.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043 http://www.synopsys.com

# **Revision History**

| Version | Date           | Note                                                                                                                                                      |  |
|---------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|         |                |                                                                                                                                                           |  |
| 1.0     | May 2005       | Initial release                                                                                                                                           |  |
| 2.0     | May 2005       | Revision release                                                                                                                                          |  |
| 3.0     | September 2011 | Major revision                                                                                                                                            |  |
| 4.0     | March 2012     | Added simulation with ikos model option                                                                                                                   |  |
| 5.0     | August 2012    | Updated MEMFAULTINJ and verifault                                                                                                                         |  |
| 6.0     | October 2012   | Update VIRAGE_IGNORE_RESET. Added Recovery check between read/write clock on 2PRF                                                                         |  |
| 7.0     | June 2014      | Minor updates                                                                                                                                             |  |
| 8.0     | October 2015   | Added ROM hex files related description                                                                                                                   |  |
| 8.1     | January 2017   | Added functionality of enable_xfeature_ff flag in section 4 Added how to inject fault at a particular address and bit in section 6                        |  |
| 8.2     | September 2017 | Added SNPS_FAST_SIM_FFV, SNPS_SIM_SPEEDUP, and SNPS_PON_RECONFIG_RESET to section Verilog Simulator Directives                                            |  |
| 8.3     | March 2019     | Added supported Synopsys emulator for IKOS model in section 2                                                                                             |  |
| 8.4     | February 2020  | Modified IKOS note to remove reference of FPGA.  Added note regarding TCSEP when running with timescale other than "1ns/1ps"                              |  |
| 8.5     | October 2020   | Addition of message control options Re-ordered 'Memory initialization' section, added sub-headings and added table to initialize memory without init file |  |
| 8.6     | October 2020   | Added missing flt_type argument to task fault_inject argument list                                                                                        |  |

### **Table of Contents**

| 1  | Introduction                                                             | 5  |  |  |  |
|----|--------------------------------------------------------------------------|----|--|--|--|
| 2  | EDA Model Generation                                                     |    |  |  |  |
| 3  | Differences between fast_func.v and behavioral models                    |    |  |  |  |
| 4  | Limitations of fast_func.v model                                         | 6  |  |  |  |
| 5  | 5 Additional functionality which can be included in fast_func.v model    |    |  |  |  |
| 6  | Features common in fast_func.v and behavioral (.v) model                 | 7  |  |  |  |
| 7  | Verilog Simulator Directives                                             | 8  |  |  |  |
| 8  | Design Cycle Stages                                                      | 12 |  |  |  |
| 9  | Procedures for Initializing memories                                     | 13 |  |  |  |
|    | 9.1 Memory Initialization in LT & IT memories:                           | 13 |  |  |  |
|    | 9.2 Memory Initialization Capability in LR & ST memories:                | 13 |  |  |  |
|    | 9.2.1 Initialize Memory using an external file                           | 13 |  |  |  |
|    | 9.2.2 Initialize memory without using any external file                  | 14 |  |  |  |
| 10 |                                                                          |    |  |  |  |
| 11 | Running a Co-simulation between Verilog Behavioral and Functional Models | 16 |  |  |  |
| 12 |                                                                          | 16 |  |  |  |
| 13 |                                                                          |    |  |  |  |

#### 1 Introduction

This Application Note describes the various Verilog models and Verilog simulator directives supported by Synopsys Memory Compilers. Different design stages require different Verilog models and **+define+** simulation arguments. The details of design stages and usage of these arguments is also described. The application note also describes the file setup for running Verilog simulations.

#### 2 EDA Model Generation

Each Synopsys memory compiler library contains a template for each EDA view to be generated by the compiler. The Embed-It! Integrator software uses these templates to generate the corresponding Front-End or Back-End models. A number of Verilog models are thus generated. There are different stages in the chip design cycle and the generated models are of specific use at each stage when combined with +define+ simulation arguments.

Synopsys' memory compilers generate following Verilog models:

<instance\_name>\_func.v
A switch-level Verilog netlist file. The same switch-level or

transistor-level netlist that the compiler generates in SPICE format can also be generated in Verilog. The difference is that the Verilog netlist can be used for logic simulation and not for LVS. Please note one should not be using this model for chip level simulations.

The simulation speed is also slowest with this model.

<instance\_name> fast\_func.v
Verilog model with limited functionality to speed up

the simulation time. This model supports only basic read/write

operations

LS, DS, SD and PIPEME functionality.

<instance\_name>.v
Verilog model that can be used for behavioral, RTL and gate-

netlist simulations.

<instance\_name>.vhd
VHDL model that can be used for behavioral, RTL and gate-netlist

simulations. For 90nm and below nodes Synopsys supports only

VHDL RTL model;, behavioral model is not supported.

<instance\_name>\_stim.v
Verilog Test bench (Functional)

<instance name> verilog vhd stim.v
Verilog behavioral model and VHDL behavioral model Test bench. It is

used for functional and hazard checks.

<instance\_name>\_ bus\_wrapper.v
Verilog file used to test the basic functionality of the memory

without consideration for BIST or ATPG. Test pins are tied off.

std\_cells.v Verilog model for the dummy standard cells used in Verilog netlist

for ATPG.

<instance\_name>\_ikos.v Synthesizable models used by Emulators. Synopsys Zebu,

Mentor Velocity and Cadence Palladium use this view. This view models read/write functionality, BIST muxes, scan chain and power management pins. It does not model 'X' handling and timing. Redundancy can be also supported in this model by making "repair\_in\_ikos" to true in \*.cfg or \*custom.glb file. This is

for 28nm and below nodes only.

this data. For successful BIST simulation \*\_ase.hex and \*.hex files should be associated to each other which means taken for the

This file is used by Synthesizable RTL Model for IKOS. Memory <instance\_name>\_core.v core in the IKOS model will be a synchronous memory core if synch\_mem\_core=true. Setting synch\_mem\_core=false will result in asynchronous memory core and is the default behavior. This view has memory array and read/write operation defined. Available for ROM memories only. Contains anti-signature data <instance\_name>\_ase.hex for BIST verification. Calculated based on ROM content. ROM content is stored in <instance name>.hex file. During simulation the user must ensure the proper <instance\_name>\_ase.hex and <instance name>.hex are sourced into the simulator. The common mistake is to provide hex files from different ROM generated with different memories or content. <instance name>.hex and <instance name> ase.hex should be generated from the same source, so these are associated to each other. Represents ROM content. Anti-signature is generated based on <instance\_name>.hex

# 3 Differences between fast\_func.v and behavioral models

same memory instance.

| BEHAVIORAL MODEL(*.v)                                                                                                                                     | FASTFUNC MODEL(*_fast_func.v)                                                                                                                                         |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| This is the model with full functionality including scan chains and timing information                                                                    | Verilog model with limited functionality to speed up the simulation time. This model supports only basic read/write operations, LS, DS, SD, and PIPEME functionality. |  |
| Initialize memory from a pre-loaded file (load_mem) and store memory contents into an array when redundancy option is used. Available for 28nm compilers. |                                                                                                                                                                       |  |

<sup>\*</sup> For memories without redundancy, one can use \$readmemh task to initialize using both behavioral or FASTFUNC model.

## 4 Limitations of fast\_func.v model

- 1. Zero hold is not supported in FastFunc model. Input signals may not be properly captured when toggling at posedge of clock.
- 2. The fast\_func.v (FFV) model by default supports timescale of "1ns/1ps", which means that the precision value is in "ps". In this model, "TCSEP" is used to decide the simultaneous CLK handling, and this value is defaulted to 0.001 (=1ns/1ps).

If simulations are required to be run with timescale other than "1ns/1ps", please follow the below example.

If timescale is defined as "1ns/1fs", it would mean a precision of "fs" or "0.000001ns". User would need to pass the same information to the simulation tool to apply for the FastFunc model.

This can be done by passing the following argument in the vcs simulation run command.

"-pvalue+TCSEP=0.000001".

# 5 Additional functionality which can be included in fast func.v model

(This can be selectively disabled/ brought-in by suitably defining bus wrapper and/or ifdef compile time options).

- 1. When bist\_enable is set to TRUE, BIST MUXES automatically come in 45nm/40nm/28nm in fast func model. If user needs to use the test pins, then bus wrapper <instance\_name>\_bus\_wrapper.v has to be generated by enabling "enable\_define\_wrapper" flag as TRUE in custom.glb.
  - a. Additionally, for these pins to be functional -- `ifdef VIRAGE\_SUPPORT\_TESTPINS\_FFV compile option has to be enabled.
- 2. Reconfig register pins for only load-shift-reset operation without repair -- (all ST instances).
  - a. These pins are functional with a Verilog bus wrapper generated using flag defined in custom.glb **enable\_define\_wrapper** = true else tied to 0 (disabled) during run time.
  - b. Additionally, for these pins to be functional -- `ifdef VIRAGE\_SUPPORT\_RED\_FFV compile option has to be enabled.
  - For all ST instances except 8M/16M additionally, `ifdef VIRAGE\_SUPPORT\_TESTPINS\_FFV –
    compile option has to be enabled.
- 3. When verilog bus wrapper is generated with flag enable\_define\_wrapper = false, all redundancy pins and test pins are tied to 0 (disabled) in ST/IT instances.
- 4. When enable\_xfeature\_ff flag is set to TRUE, power management pins and PIPEME modeling are included in fast\_func models. If this flag is set to FALSE, power management pins and PIPEME modeling are excluded in fast\_func models.

# 6 Features common in fast\_func.v and behavioral (.v) model

 Basic read/write operation, X-handling of input pins & exceptional handling & corruption due to invalid sequencing of BS pins (8M) b. Power management pins functionality and SO\* clamping in Deep Sleep/Shut Down mode (28nm only)

# **Verilog Simulator Directives**

The following simulator directives are supported by Verilog models. These directives provide flexibility and extra features to the customers and can be called by the simulator command line argument +define+ or define.

- **-define** is used with NC Sim tools from Cadence Design systems.
- **+define+** is with used with Mentor Graphics and Synopsys simulation tools.
- Message control options
  - MEM CHECK OFF This flag turns off most display messages generated by the Verilog model. These display messages are mostly warnings about hazardous conditions.

Command line argument: +define+MEM\_CHECK\_OFF

#### **Delay based Message Control:**

Using this method, messages can be suppressed during a specified time.

Time limits are defined using MES CNTRL DEL BEGIN and MES CNTRL DEL END define directives. Default values of these are "0". If these directives are not defined then it takes them as "0". For example, if messages are not required during initial 100ns, then only MES CNTRL DEL END needs to be defined as MES CNTRL DEL BEGIN would be set to "0" by default.

Define directives should be defined in topmost level in hierarchy of design as shown below.

```
timescale 1 ns / 1 ps
                                         MES CNTRL DEL BEGIN and
define MES_CNTRL_DEL_END 1149226; MES_CNTRL_DEL_END specifies start
define MES CNTRL DEL BEGIN 1119040; and end time of interval for which
                                         messages has to be suppressed.
module test;
```

Messages are suppressed whenever simulation time lies in interval specified by "MES\_CNTRL\_DEL\_BEGIN" and "MES\_CNTRL\_DEL\_END".

b. Time limits can be specified using parameters "MesCntrl\_Begin" and "MesCntrl End". Default values of these are "0". Implementation would be similar to that described above (a). Parameter can be passed through command line as shown below:

"-pvalue+test.top behav.MesCntrl End=1149226"

#### Pin/Value based Message Control:

Using this method, messages can be suppressed based on a value on a particular Input/Output pin. Please note that this method will be applicable only when both MES\_CNTRL\_DEL\_BEGIN and MES\_CNTRL\_DEL\_END, are either not defined or defined "0" and both "MesCntrl\_Begin" & "MesCntrl\_End" are "0". Pin and its value are defined using "MES\_CNTRL\_PIN" and "MES\_CNTRL\_PIN\_VAL" define directives.

Define directives should be defined in topmost level in hierarchy of design.

```
`timescale 1 ns / 1 ps

`define MES_CNTRL_DEL_END 1149226;

MES_CNTRL_DEL_END specifies start

define MES_CNTRL_DEL_BEGIN 1119040;

module test;

MES_CNTRL_DEL_BEGIN and

MES_CNTRL_DEL_END specifies start

and end time of interval for which

messages has to be suppressed.
```

**Note:** User has to take care while defining these directives that Pin name should exactly match the name present in model at that level, and should be appended by suffix "\_buf". Also, pin value should be defined with pin dimension in absolute format as shown in example; otherwise will not serve the desired purpose. Set of values supported for MES\_CNTRL\_PIN\_VAL are "0/1/X".

Available to: behavioral and fast func.v models

#### Other options

 VIRAGE\_FAST\_VERILOG - Usage of this flag will make the model run in RTL mode and no timing information will be present.

Command line argument: +define+VIRAGE\_FAST\_VERILOG

Available to: behavioral model

 MEMFAULTINJ - This macro enables the fault injection mechanism if this is available in memory model with the corresponding run-time simulation arguments.

Command line argument should be used: +define+MEMFAULTINJ +argument

The following arguments are available:

- o star\_error\_fail this option comes with in STAR memory. If this option is used, faults will be more than repair capability of the memory, i.e. injects non-repairable faults into memory.
- o **star\_error** this option comes with in STAR memory. The fault injected with this option are repairable with existing redundant columns and or rows, i.e. injects repairable faults into memory.
- o **asap\_error** to inject faults in ASAP (non-STAR) memory and test it, this argument injects a single fault into memory.

Available to: behavioral model

- To inject fault on a particular address, you can follow the instructions below. Below task would enable user to inject fault at given address and bit:
  - Logical address
  - Logical bit
  - Type of fault (0 or1)

Support Fault Injection through a Task:

The task defined in the Verilog Behavioral model can be accessed hierarchically from the testbench or from any higher level module. This task can be used only when "MEMFAULTINJ" is not defined. With the help of it, user can inject fault in a specific memory. At the time of task call, user will pass the address and bit location at which the user wants to inject the fault.

Please note that for injecting faults into multiple locations, task needs to be called multiple times.

```
`ifndef MEMFAULTINJ
task fault_inject;
                       // User will access this task hierarchically to inject fault at
                            location of their choice
      input [5:0] address;
                             // Logical Address (decimal/binary/hex) at which user
                                    wants to inject the fault
      input [3:0] bit_pos;
                              // Bit in the word at above location which user wants to
                                    define faulty
      input flt_type;
                             // Type of stuck-at fault - 0 or 1
      begin
      /**** Task Body, it will enable fault injection at user defined location ****/
endtask
`endif
```

This task can be called in the top level module/testbench as shown below: <memory instantiation name>.fault inject(10,4,1);

**VIRAGE IGNORE RESET** - This flag ignores the initialization on RSCRST required by the memory verilog model when bist enable = true and redundancy enable = true.

Command line argument: +define+ VIRAGE IGNORE RESET

Available to: behavioral model

VIRAGE IGNORE SAME ADDR MSG - this flag turns off the warning on concurrent read and write operation on the memory same address. The violation looks:

<<Simultaneous access to the same address on B-port(READ) and A-port(WRITE)>>

Command line argument: +define+VIRAGE\_IGNORE\_SAME\_ADDR\_MSG

Available to: behavioral model

virage\_ignore\_read\_addx - This flag, if used, will make sure that the memory is not corrupted during an unknown address read cycle. Usually when the address is unknown during a read or a write cycle, memory gets corrupted. If your design is such that you are 100% confident that setup and hold time is not

violated - i.e., even though Address is X, this only means that it is either 0 or 1 but you

do not know which, and due to the latching within your design, the address is stable near the clock edge and meets setup and hold times – then you may take a less-pessimistic approach to modeling the memory.

Command line argument: +define+virage ignore read addx

Available to: behavioral model

Verifault - This switch is used to control the fault injection on memory model for
ports. Memory models are modeled in behavioral description, so it is not possible to
inject faults on lot of logic portion. This option allows user to inject faults only for ports.

Command line argument: +define+verifault

Available to: behavioral model

- VIRAGE\_IGNORE\_SD\_HAZARD This define argument controls the corruption of outputs when SD transitions during DS mode in Verilog model and FFV. This argument will also control the tests in the testbench. Default behavior is the new behavior wherein outputs are corrupted when SD transitions during DS mode. If DS goes back to '0' while SD is still '1', outputs continue to be 'X'. If SD transitions back to '0' when DS=0, outputs will be '0'(only Q;QP, SO\* & RSCOUT continue to be 'X'). If define argument is provided, then models will have old behavior. However following models/sections will not be affected by this define argument and will continue to have new behavior only.
  - Verilog model Recovery between negedge of DS and posedge SD(Tfdsc); notifier block corrupting outputs in case of violation.
  - Liberty Model Recovery Tfdsc(same as above);
  - Liberty Model Leakage condition changes (conditions modified as per new requirement);
  - Datasheet Model Truth table changes for SD mode hazard;
  - Datasheet Model Recovery time Tfdsc for the recovery arc between negedge of DS and posedge SD.
  - VHDL RTL model will have only new behavior.

Note: VIRAGE IGNORE SD HAZARD is only applicable for 45/40nm compilers.

Available to: Verilog behavioral and FastFunc model

- To use <instance\_name>.ikos.v and <instance\_name>\_core.v for simulation using <instance\_name>\_stim.v with <instance\_name>.v as reference model, user needs to include command line option +define+synthrtlmodel".
- SNPS\_FAST\_SIM\_FFV in fast func model: On defining, it will increase simulation performance by masking Hazards & power down assertion messages.
- **SNPS\_SIM\_SPEEDUP** is meant for parameterised std\_cells and scan chains in Verilog model. This define macro should not be used for parallel ATPG simulation. It it is defined, parallel ATPG simulation will not run.
- SNPS\_PON\_RECONFIG\_RESET with define macro VIRAGE\_IGNORE\_RESET is to reset the reconfig register when reconfig register supply set VDDF=1.

NOTE: VIRAGE\_FAST\_VERILOG, VIRAGE\_IGNORE\_RESET, virage\_ignore\_read\_addx are not recommended for final simulation.

### 8 Design Cycle Stages

The stages of the design cycle can be categorized as follows:

- a) **Memory and surrounding design rough estimation** –In this mode basic read/write operations, X-handling and exceptional handling, pipe-flop functionality for output with one clock latency can be checked. This model is mainly used to help customers speed up their simulations during initial phase of design. **<instance\_name>\_fast\_func.v** is used in this flow steps.
  - +define+ arguments, which can be relevant under this mode are:
    - +define+MEM CHECK OFF
    - +define+VIRAGE SUPPORT TESTPINS FFV
    - +define+virage\_ignore\_read\_addx
- b) Functional mode only In this model, the SoC designer is concerned about exact behavior of the memory with all the diagnostic warning messages and hazard conditions. The memory behavioral model (<instance\_name>.v) can be also used for timing simulations with SDF back annotated after synthesis.
  - <instance\_name>\_bus\_wrapper.v should be used during this mode. The bus\_wrapper is used in this case as during the functional simulations there is no need to handle test pins and that is why the memory behavioral model is easier to use with bus wrapper which wrapping the memory ties all test signals to safe values and propagates all functional signals to the top for user control.

User has to use **+define+VIRAGE\_IGNORE\_RESET**. Other **+define+** arguments, which can be relevant under this mode are:

- +define+MEM CHECK OFF
- +define+VIRAGE FAST VERILOG
- +define+virage\_ignore\_read\_addx
- c) SMS/BIST mode In this mode, the memory is used in test mode and is supposed to be controlled by BIST logic, like Synopsys SMS BIST solution. It is important to have memory exact behavioral model to be able to simulate the memory taking into account hazard conditions, timing and all available display messages from the memory, The memory behavioral model <instance\_name>.v should be used.

The +define+ arguments relevant in this mode are:

- +define+MEM\_CHECK\_OFF
- +define+VIRAGE FAST VERILOG
- +define+MEMFAULTINJ
- +define+virage\_ignore\_read\_addx
- d) ATPG mode It is assumed that the BIST and/or functional RTL verification was already performed and SoC designer is dealing with the scan inserted gate-netlist to perform ATPG tool test-bench simulations. This will also require memory full modeling which includes timing, hazard conditions and display messages. The model to be used is (<instance name>.v).

The +define+ arguments relevant in this mode are:

```
+define+MEM_CHECK_OFF
+define+virage_ignore_read_addx
+define+MEMFAULTINJ
```

To summarize the above four points, user needs to note that for the b, c, and d modes the memory behavioral model **<instance** name>.v is used.

# 9 Procedures for Initializing memories

#### 9.1 Memory Initialization in LT & IT memories:

For the memory instances configured with *redundancy\_enable=*0, user can directly read in a file into memory array by loading directly from the testbench or the behavioral model by using predefined "\$readmemh" Verilog system task and using memory array through hierarchy. The syntax of the "\$readmemh" Verilog system task is described below:

```
$readmemh("File_name_to_load", inst0.u0.mem_core_array);
```

Where, *inst0* is the instance name of the memory in customer's netlist and *File\_name\_to\_load* is the name of the file to initialize memory.

For Verilog behavioral model, modifications can be done through the following process by adding the INITIALIZE\_MEM define argument to the model (this argument may be present for some memory compilers' generated behavioral models).

#### 9.2 Memory Initialization Capability in LR & ST memories:

For the memory instances configured with *redundancy\_enable=1*, the memory cannot be loaded directly from a data hex file using the predefined "\$readmemh" Verilog system task. (This is because of the additional rows and columns, owing to redundancy.)

#### 9.2.1 Initialize Memory using an external file

User may use the "load\_mem" task defined in the behavioral model. The task "load\_mem" loads the file defined by 'parameter PreloadFilename = "init.file", into the memory array. Use "+define+INITIALIZE MEM" to enable this feature.

#### 9.2.2 Initialize memory without using any external file

Use define argument "INITIALIZE\_MEM" and \$plusarg option "init\_mem\_data" to enable this feature.

Initialize entire memory with all '0', all '1' or with a specific data. If user does not specify any value, then memory will be initialized with data = address. Table below shows the different possibilities.

| Initialize entire | \$plusargs option                | Remark                                      |
|-------------------|----------------------------------|---------------------------------------------|
| memory with       |                                  |                                             |
| All 0             | %simv +init_mem_data=0           | Initialize all memory locations with "0".   |
| All 1             | %simv +init_mem_data=1           | Initialize all the bits in memory with "1". |
|                   |                                  | E.g. if there are 8 bits in a word, then    |
|                   |                                  | content of each word in memory will be      |
|                   |                                  | initialized with data "FF".                 |
| User specified    | %simv+init_mem_data= <num></num> | Each memory location will have data         |
| data              | e.g. +init_mem_data=12           | "12".                                       |
|                   | Note: 12 is a decimal number.    |                                             |
| No option chosen  | %simv +init_mem_data             | Each memory location will have data =       |
| by user           |                                  | address; mem_array[adr] = "adr"             |

# 10 Running Verilog Simulations

For successfully running Verilog simulations the end user must be familiar with the location of the Verilog files, for example:

The location of the Functional Verilog model for the particular memory instance. The naming convention for this file is <instance\_name>\_func.v, where <instance\_name> is the name of the instance generated.

An example path to this file is:

../<work>/compout/views/<instance\_name>/<instance name>\_func.v

Where **<work>** is the directory in which the compiler instance generation was run.

 The location of the Behavioral Verilog model for the particular memory instance. The naming convention for this file is <instance\_name>.v.

An example path to this file is:

../<work>/compout/views/<instance\_name>/<pvtcorner>/<instance\_name>.v

Where **pvtcorner>** is the PVT corner of interest (for example, Best, Typical, Worst).

• The location of the Verilog Test Bench model for the particular memory instance. The naming convention for this file is <instance\_name>\_stim.v.

An example path to this file is:

../<work>/compout/views/<instance\_name>/<pvtcorner>/<instance\_name>\_stim\_v

 The location of the standard cells for the particular compiler. Std\_cells.v is located under the compiler directory. Std\_cells.v is also generated under the instance generation directory, i.e., under the "

../<work>/compout/views/<instance\_name>/std\_cells.v

The location of the Verilog primitives for the particular compiler you are using. The naming convention for this file is <compiler\_name>.v where <compiler\_name> is the compiler name without the version numerals. For example, the Verilog primitive for the ts40npk42p22sadsl512sa05 compiler is ts40npk42p22sadsl512sa.v (note the missing 05 suffix). An example path to this file is:

../<complib>/<compiler>/<compiler\_name>.v

Where **<complib>** is the directory, typically under system administrator control, where the compilers are installed, and **<compiler>** is the compiler name including the numeric suffix.

#### Setting up Files for Simulation

To run a Verilog simulation, the user will need to make the following edits to the Test Bench model (<**instance\_name>\_stim.v** file) as generated by the compiler:

i. Remove the suffix \_behav from the instance name only. Do not remove the suffix \_behav from the top\_behav instantiated name. Listed below is a typical example that shows what to change.

sadslspk42p128x64m4b1w0c1p0d0r1\_behav top\_behav ( .QA(QA\_BEHAV), .QB(QB\_BEHAV), .VDD( VDD), .VSS( VSS), .ADRA( ADRA), .DA( DA), .WEA( WEA), .MEA( MEA), .CLKA( CLKA), .TEST1A( TEST1A), .RMEA( RMEA), .RMA( RMA), .LS( LS), .ADRB( ADRB), .DB( DB), .WEB( WEB), .MEB( MEB), .CLKB( CLKB), .TEST1B( TEST1B), .RMEB( RMEB), .RMB( RMB) );

Change it to:

sadslspk42p128x64m4b1w0c1p0d0r1 top\_behav ( .QA( QA\_BEHAV), .QB( QB\_BEHAV), .VDD( VDD), .VSS( VSS), .ADRA( ADRA), .DA( DA), .WEA( WEA), .MEA( MEA), .CLKA( CLKA), .TEST1A( TEST1A), .RMEA( RMEA), .RMA( RMA), .LS( LS), .ADRB( ADRB), .DB( DB), .WEB( WEB), .MEB( MEB), .CLKB( CLKB), .TEST1B( TEST1B), .RMEB( RMEB), .RMB( RMB) );

The instance name in the example above is sadslspk42p128x64m4b1w0c1p0d0r1.

ii. Remove the comment character on the lines that contain *dumpfile* and *dumpvars*. The comment character is a set of double forward slash //.

#### **Running the Simulation**

The following command can be used to run VCS simulations. Please note that hard coded paths are shown in this example. Relative paths may also be used.

vcs -debug all +v2k-R \

<directory path to Verilog Test Bench Model>/<instance\_name>\_stim.v \

<directory path to Behavioral Verilog model>/<instance\_name>.v

# 11 Running a Co-simulation between Verilog Behavioral and Functional Models

Use the following procedure to run a sanity check between the Verilog Behavioral and Functional models. Please note that this may take more time when compared to running simulations on standalone behavioral model.

#### **Setting up Files for Simulation**

The user will need to make the following edits to the Behavioral (**<instance\_name>.v** file) and Test Bench (**<instance\_name> stim.v** file) models as generated by the compiler:

- a) Edit the Behavioral Verilog module file by adding the suffix \_behav to the module name. The module name can be found on the line that starts with module. The name following the construct module is the instance name, which is followed by a list of inputs, outputs, and bi-directional pins.
- b) Edit the Verilog stimulus file by removing the comment characters on the lines that contain *dumpfile* and *dumpvars*. The comment character is a double forward slash //.

**NOTE:** Do not make the changes to the stimulus file described in Step i) of the previous section.

#### **Running the Simulation**

VCS command line:

vcs -debug all +v2k -R \

/<directory path to Verilog Test Bench Model>/<instance\_name>\_stim.v \

/<directory path to Functional Verilog Model>/<instance\_name>\_func.v \

/<directory path to Behavioral Verilog Model>/<instance\_name>.v \

/< path to the project directory>/std\_cells.v \ /<path to the memory compiler directory>/<compiler\_name>.v

# 12 Viewing Simulation Waveforms

Running the Verilog simulation generates a **waves.vcd** signal waveforms directory which can be viewed with **nWave/Simvision** and other compatible waveform viewers.

Following is a sample **nWave** screenshot showing signal waveforms.



# 13 Recovery check on Two Port Register File

The delay requirement between the write clock and the read clock is modeled as recovery check. If read and write clocks of the 2-port Register File memory are from the same source at the chip level, the following set\_multicycle\_path should be used. In this example, CKA is read clock and CKB is write clock.

set\_multicycle\_path -setup 0 -from [get\_clocks CKA] -to [get\_clocks CKB]