# Experiment 4 - Accelerator and Wrappers

Student Name: Shahzad Momayez, Mohammad Amanluo Student ID: 810100272, 810100084

Abstract — This document is a student report to experiment #4 of Digital Logic Laboratory course at ECE Department, University of Tehran. The goal of this experiment is to design an accelerator and wrapper and experiment how accelerators can increase the performance of our work.

Keywords — Accelerator and Wrappers

#### **I.Introduction**

Chip is an integrated circuit that integrates multiple components including digital, analog , hardware and software programs all in a single chip. The main core of an SoC is a processor that handles different computational tasks within the system. In addition to the processor, the system includes a memory, Input/Output ports and accelerators.

The main task work of an SoC(system on chip) is a processor that handles different computational tasks within the system. In addition to the processor, the system includes a memory, Input/ Output ports and accelerators. Accelerator does a single task with a high frequency which is contrary to CPU. To increase the speed of an SOC, hardware accelerators are usually embedded in the system The processor will dispute some of its tasks to the hardware accelerator and during this time the accelerator performs several of the same or different operations and store the result values in a memory. The CPU will access these results when it finishes its tasks. The focus of this experiment is on Accelerators and how to integrate them in an SOC. Figure 1 shows the block diagram of a typical Embedded system including a processor, an accelerator and a memory.



Figure 1: Block diagram of a typical integrated circuit

#### II. Design

Any components that is in communication with CPU talks to CPU via signals "start" and "done". The embedded system shown in this figure works as follows: When the CPU needs to compute an exponential value, because of the higher estimation speed of accelerator it asks the exponential hardware accelerator to complete this task. In this way the CPU can complete other software tasks in parallel with the accelerator. Before starting computation, the CPU should send a set of data from memory to the accelerator. This data will be stored in a buffer inside the accelerator. When transferring is finished, CPU initiates the accelerator for an N round exponential estimation. CPU uses its address bus for initiating a component. By decoding, the address bus through an address logic as shown in figure 1, accelerator will have its "start" signal issued when needed. For simplicity in this experiment you will implement the whole CPU and address logic inside the test bench and when implementing on an FPGA, you will feed "start" through board switches.



Figure 2: Block diagram of exponential accelerator

In this experiment we implement 3 main parts:

- Exponential Accelerator Engine
- Exponential Accelerator Wrapper
- Implementing Accelerator on FPGA

#### III. Exponential Engine

it.

this module receives a 16-bit input "x" and generates an 16-bit output "Fractionalpart" and 2-bit "Integerpart". The accelerator starts working with a complete pulse on signal "start" and when the computation is completed signal "done" will be sent to the processor to acknowledge

Here are some of the formulas we used in this experiment:

$$e^{x_i} = 2^{u_i}.e^{v_i}$$

$$e^{x_i} = e^{v_i} \ll u_i$$
  $u_i = \begin{bmatrix} z_i . log_2 e \end{bmatrix}$ 

$$e^{x_i} = \begin{cases} e^{v_i} << u_i \\ e^{2*v_i} << u_i & \text{if } v_i < 1/2^{(n-1)} \\ \dots & \text{if } u_i < x_i < u_i + 1 \\ e^{2^{(n-1)}} *v_i << u_i \end{cases}$$



Fig3. Block diagram of exponential accelerator

#### Here are the Verilog of the project:

```
wire co, zx, initx, ldx, zt, initt, ldt, zr, initr, ldr, zc, ldc, enc, s;
        endmodule
 `timescale 1 ns/ 1 ns
timescale 1 ns/ 1 ns
module expTB;
reg clk, rst, start;
reg [15:0] x;
wire done;
wire [1:0] intpart;
wire [15:0]fracpart;
         exponential expEng(clk ,rst , start, x, done, intpart, fracpart);
         always #5 clk = ~clk:
         initial begin
                 rst = 1'b1;
clk = 1'b0;
start = 1'b0;
                  #10 start = 1'b1;
#10 x = 0;
#5 rst = 1'b0;
                  #5 rst = 1'b0;

#40 start = 1'b0;

#10000;

#50 x = 16'b010000000000000;

#1000 start = 1'b1;

#20 start = 1'b0;
                  #10000;
#50 x = 16'h8000;
                  #1000 start = 1'b1;
#20 start = 1'b0;
                   #30000 $stop;
endmodule
```

Fig 4. Verilog of exponential engine



Fig5. X=00 e<sup>0</sup>=1 ~00.1111111111111111



Fig6. X=2<sup>-2</sup> = 0.25 e<sup>0.25</sup> =1.28402541



Fig7. X=2<sup>-1</sup>= 0.5 e <sup>0.5</sup>=1.648721270 ~01.1010011000001011



Fig8. summery



Fig9. Flow summary

| nax       | Restricted Fmax | Clock Name | Note |  |
|-----------|-----------------|------------|------|--|
| 10.51 MHz | 110.51 MHz      | dk         |      |  |
|           |                 |            |      |  |
|           |                 |            |      |  |
|           |                 |            |      |  |
|           |                 |            |      |  |
|           | N .             |            |      |  |
|           | M               |            |      |  |
|           |                 |            |      |  |
|           |                 |            |      |  |
|           |                 |            |      |  |
|           |                 |            |      |  |

Fig 10 . max frequency of module

The figure above shows the synthesis result in Quartus II Software. It shows that the maximum frequency that this module can operate is 110.51 MHz

#### IV. Exponential Accelerator Wrapper

We know that the accelerator works with a higher frequency than the processor, for the handshaking signals of "start" and "done" the accelerator have to wait for the processor to send and receive these signals with its low frequency. This imposes some timing overhead to the accelerator and hence performance reduction. In order to use this free time, the accelerator can calculate multiple exponential values. Each input value is split into an integer number zi and a fractional number vi as below:

$$\begin{aligned} xi &= zi + vi \\ e^{xi} &= e^{zi} . e^{vi} \end{aligned}$$

we calculate the exponential part by shifting to the left. the wrapper receives single input in the form of a fractional value, vi , and an integer value ui and a start signal from processor.



Figure 11: Wrapper for exponential accelerator

In order to shift the output of exponential engine, a combinational shifter is required. The input of this shifter is the ui value that is provided outside the wrapper. To store the value of ui, a register called uireg is used.

When an exponential value is calculated then it should be stored in a FIFO so when the CPU finishes it's work it can retrieve all the results. When all calculations are finished the controller sends a done signal on the wrapper output.



Fig12. controller

```
define Idle 3'b000
'define Init 3'b001
'define Begin 3'b010
'define Eng 3'b011
'define Mult 3'b100
'define Done 3'b101
'define Shift 3'b110
```

```
module cu(input start,clk,rst,eng_done,
output reg done,reset,ld,ui_reg_ld,eng_start,wr_reg,cnt_en,sh_en);
    reg(2:0) ps.ns;
    reg(1:0) count;
    reg corrected c
```

Fig13. Controller verilog

```
timescale 1 ns/ 1 ns
module cntrletTB;
    reg start_rst_eng_done;
    reg clk = 0;
    wire done, reset_ld, ui_reg_ld, eng_start, wr_reg, cnt_en, sh_en;

    cu c(start,clk,rst_eng_done, done, reset,ld, ui_reg_ld, eng_start, wr_reg, cnt_en, sh_en);

    always #1 clk = -clk;
    initial begin
        #5 rst = 1'bl;
        #5 rst = 1'bl;
        #5 start = 1'bl;
        #6 start;
end
```

Fig14. Controller testbench



Fig15 . wave form





Fig17. ui= 11 =(3)d vi=11100000000000000=0.5+0.25+0.12500=0.875 expected: 8\*e<sup>(0.875)</sup>= 19.1910023517 achived: 10011.0011000010011000 = 19.1904296875



Fig 18 . frequency is shown in the picture above

## V. Implementing Accelerator on FPGA



Fig 20.summary



Fig 21. Time Quest



Fig 22. Flow summary



Fig23 . scheme we implemented in Quartus II



Fig 24 . Flow summary



Fig 25 .pins implementation



Fig 26.



Fig 27.



Fig28.



Fig29. FPGA implementation

## **VI.CONCLUSIONS**

All in all, we designed these acclator and wrapper and we implemented our work on FPGA.

## ACKNOWLEDGMENT

This report was prepared and developed by Shahzad Momayez(SID:810100272) and Mohammad Amanlou(SID:810100084), bachelor students of Computer engineering at University of Tehran, under the supervision of Professor Zain Navabi.