## EE2016 Microprocessors Theory and Lab, Aug - Nov 2021

Instructor: Dr. R. Manivasakan. Tutorial 1

EE Dept, IIT Madras.

## 1 Fill in the blanks

| 1.  | Intel's embedded processor "embeds" the into the microprocessor.                                                                                                                                      |  |  |  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 2.  | . One can fabricate (microcontroller / microprocessor) by incorporating modules to (microcontroller / microprocessor).                                                                                |  |  |  |
| 3.  | 3. If the computational resources: super computer, wearable, main frame, desktop, server, IoT, work station are arranged in the ascending order of their computational power, then the order would be |  |  |  |
| 4.  | t. The harware realization of multiplier in a microcontroller / microprocessor is a                                                                                                                   |  |  |  |
| 5.  | Data bus is always (unidirectional / bidirectional) while the address bus is always (unidirectional / bidirectional).                                                                                 |  |  |  |
| 6.  | Major difference between the microcontroller and the microprocessor is                                                                                                                                |  |  |  |
| 7.  | 7. In the von Neumann architecture discussed in the class, the MBR handles a word of length                                                                                                           |  |  |  |
| 8.  | Output of IR is a (address / control / data) signal.                                                                                                                                                  |  |  |  |
| 9.  | Issues or performance measures of whether a hardware multiplier implementation or software realization of multiplier algorithm in a microprocessor design, are, , , and, and                          |  |  |  |
| 10. | Given a memory word of 40 bits (corresponding to a row) and 1024 such rows are there, (a) how many bits are required to uniquely identify a memory word? (b) size of memory in bits?                  |  |  |  |

## 2 Answer the following

- 1. Browse in the internet for a commercial processor which has also FPGA "embedded" in it.
- 2. What is the difference between computer organization and architecture?
- 3. What is a program counter? What does it count?
- 4. Describe the Von Neumann architecture with a block diagram and explain its operation. Indicate the bus size in each of the buses out there.
- 5. What is the major difference between Von Neumann architecture and Harvard architecture?

6. Recall the von Neumann computer introduced in the class. The following Fig 1 gives the execution of instructions, in which MAR & MBR are implicit. In the following Figure, one needs to include a nibble 0 in the MSB of word corresponding to AC and IR. While the address bits are 12, the word stored in memory is also increased by 4 bits leading to 20 bit memory word. While the accumulator AC (having 20 bits in length), corresponds to MBR, the 20 bit word below it, in each step, corresponds to IR (MSB 8 bits) and MAR (LSB 12 bits). For example read, "|1|9|4|0| IR" as "|0|1|9|4|0| IR MAR" wherein the LSB 12 bits (0x 940) are MAR contents and MSB 8 bits (0x 01) are IR contents. Only a generic instruction (it can be left or right instruction) is shown. AC length is also 20 bits (or 5 nibbles in length).



Fig 1: A program showing its execution in van Neumann's computer.

Following table gives the ISA for van Neumann first stored program computer.

| Instruction<br>Type | Opcode   | Symbolic<br>Representation | Description                                                                                      |
|---------------------|----------|----------------------------|--------------------------------------------------------------------------------------------------|
|                     | 00001010 | LOAD MQ                    | Transfer contents of register MQ to the accumulator AC                                           |
|                     | 00001001 | LOAD MQ,M(X)               | Transfer contents of memory location X to MQ                                                     |
|                     | 00100001 | STOR M(X)                  | Transfer contents of accumulator to memory location X                                            |
| Data transfer       | 00000001 | LOAD M(X)                  | Transfer M(X) to the accumulator                                                                 |
|                     | 00000010 | LOAD - M(X)                | Transfer $-M(X)$ to the accumulator                                                              |
|                     | 00000011 | LOAD  M(X)                 | Transfer absolute value of M(X) to the accumulator                                               |
|                     | 00000100 | LOAD -  M(X)               | Transfer $- M(X) $ to the accumulator                                                            |
| Unconditional       | 00001101 | JUMP M(X,0:19)             | Take next instruction from left half of M(X)                                                     |
| branch              | 00001110 | JUMP M(X,20:39)            | Take next instruction from right half of M(X)                                                    |
| Conditional         | 00001111 | JUMP+ M(X,0:19)            | If number in the accumulator is nonnegative, take next instruction from left half of $M(X)$      |
| branch              | 00010000 | JUMP+ M(X,20:39)           | If number in the accumulator is nonnegative, take next instruction from right half of $M(X)$     |
|                     | 00000101 | ADD M(X)                   | Add M(X) to AC; put the result in AC                                                             |
|                     | 00000111 | ADD  M(X)                  | Add  M(X)  to AC; put the result in AC                                                           |
|                     | 00000110 | SUB M(X)                   | Subtract M(X) from AC; put the result in AC                                                      |
|                     | 00001000 | SUB  M(X)                  | Subtract  M(X)  from AC; put the remainder in AC                                                 |
| Arithmetic          | 00001011 | MUL M(X)                   | Multiply M(X) by MQ; put most significant bits of result in AC, put least significant bits in MQ |
|                     | 00001100 | DIV M(X)                   | Divide AC by M(X); put the quotient in MQ and the remainder in AC                                |
|                     | 00010100 | LSH                        | Multiply accumulator by 2; i.e., shift left one bit position                                     |
|                     | 00010101 | RSH                        | Divide accumulator by 2; i.e., shift right one position                                          |
| Address             | 00010010 | STOR M(X,8:19)             | Replace left address field at M(X) by 12 rightmost bits of AC                                    |
| modify              | 00010011 | STOR M(X,28:39)            | Replace right address field at $M(X)$ by 12 rightmost bits of AC                                 |

- (a) List the instructions used in program shown in Fig 1 above.
- (b) Quantitatively evaluate the value of MAR in each clock cycle (steps 1 to 6 as shown above).
- (c) What is the role of AC here?