# **HLS LabB Report**

D10943018 戴好珊

### **Baseline**

```
// Write your code here
static
    data_t_8 shift_reg[N];
    acc_t16 acc;
    int i;

acc = 0;
Shift_Accum_Loop:
    for (i=N-1;i>=0;i--){
        if(i==0){
            acc += x*c[0];
            shift_reg[0] = x;
    }
    else{
        shift_reg[i]=shift_reg[i-1];
        acc += shift_reg[i]*c[i];
    }
}
*y = acc;
```



Throughput (Mhz) = 1000/(Clock Period(ns) \* #Clock Cycles)= 1000/(10\*513) = 0.195

#### **Question 1 - Variable Bitwidths**

It is possible to specify a very precise data type for each variable in your design. The number of different data types is extensive: floating point, integer, fixed point, all with varying bitwidths and options. The data type provides a tradeoff between accuracy, resource usage, and performance.

Change the bitwidth of the variables inside the function body (do not change the bitwidth of the parameters). How does the bitwidth affect the performance? How does it affect the resource usage? What is the minimum data size that you can use without losing accuracy (i.e., your results still match the golden output)?

```
15 typedef ap_int<5> coef_t_5;
16 typedef ap_int<8> data_t_8;
17 typedef ap_int<16> acc_t16;
```



Reducing the bitwidth can accelerate the computation, therefore, the maximum interval is reduced from 513 to 385. Also, the numbers of FF and LUT decrease from 215 and 254 to 118 and 237, which significantly saves the resource requirements. The minimum size of coef\_t, data\_t, acc\_t are 5, 8, 16, respectively.

```
Throughput (Mhz) = 1000/(Clock Period(ns) * #Clock Cycles)
= 1000/(10*385) = 0.260
```

# **Question 2 - Pipelining**

Pipelining increases the throughput typically at the cost of additional resources. The initiation interval (II) is an important design parameter that changes the performance and resource usage.

Explicitly set the loop initiation interval (II) starting at 1 and increasing in increments of 1 cycle. How does increasing the II affect the loop latency? What are the trends? At some point setting the II to a larger value does not make sense. What is that value in this example? How would you calculate that value for a general for loop?

```
Shift_Accum_Loop:
for (i=N-1;i>=0;i--){
#pragma HLS PIPELINE II=2
    if(i==0){
        acc += x*c[0];
        shift_reg[0] = x;
    }
    else{
        shift_reg[i]=shift_reg[i-1];
        acc += shift_reg[i]*c[i];
    }
}
*y = acc;
```

# II=1 results in II violation

|                    | Latency (cycles) |     |                   | Initiation Interval |        |            |           |
|--------------------|------------------|-----|-------------------|---------------------|--------|------------|-----------|
| Loop Name          | min              | max | Iteration Latency | achieved            | target | Trip Count | Pipelined |
| - Shift_Accum_Loop | 256              | 256 | 3                 | 2                   | 1      | 128        | yes       |

### II=2



#### 11=3



#### II=4



Larger values of II imply longer latency and less area, since they lead to less levels of pipeline. In my case, II=2 results in latency of 256 (128\*2) cycles, and II=3 leads to latency of 384 (128\*3) cycles. However, when I set II larger then 3, the achieved II no longer increases, which keeps in 3 instead. I think the reason is the latency and area trade-off of II larger than 3 doesn't improve compared to II=3. Since the optimized design goal is to achieve II=1, II=2 is the closest setting and thus the most suitable ones in the design. However, II is still larger than 1, there is some room for improvement.

Throughput (Mhz) (II=2) = 1000/(Clock Period(ns) \* #Clock Cycles) = 1000/(10\*258) = 0.388

# **Question 3 - Removing Conditional Statements**

If/else statements and other conditionals can limit the possible parallelism and often

require additional resources. If the code can be rewritten to remove them, it can make the resulting design more efficient. This is known as code hoisting.

Rewrite the code to remove any conditional statements. Compare the designs with and without if/else condition. Is there a difference in performance and/or resource utilization? Does the presence of the conditional branch have any effect when the design is pipelined? If so, how and why?

```
Shift_Accum_Loop:
for (i=N-1;i>0;i--){
#pragma HLS PIPELINE II=2
    shift_reg[i]=shift_reg[i-1];
    acc += shift_reg[i]*c[i];
}
acc += x*c[0];
shift_reg[0] = x;
*y = acc;
```

Since the if/else condition for i==0 only occurs on the last iteration, we can execute the statements after the loop ends. Therefore, the if/else control flow is removed out of the loop, and the loop bound also changes from  $i \ge 0$  to  $i \ge 0$ .

# With if/else condition



#### Without if/else condition



Comparing the designs with and without if/else condition, we can observe the latency after removing the if/else condition reduces by 2 cycles than the counterpart. Moreover, the required FF and LUT reduce from 105 and 263 to 62 and 169. Since the

if/else condition needs additional logic gates, removing the condition from the loop enhances the efficiency of my design.

II=1



After removing the if/else condition, II can be reduced to 1 due to the removal of checking branch process.

The schedule of original design with if/else condition (II=2):

| cycle | 1                 | 2                         | 3                 | 4                         | 5   | 6         |
|-------|-------------------|---------------------------|-------------------|---------------------------|-----|-----------|
| lter1 | If/else<br>(i==0) | Read<br>c[i]/shift_reg[i] | MAC               | Store acc                 |     |           |
| Iter2 |                   |                           | If/else<br>(i==0) | Read<br>c[i]/shift_reg[i] | MAC | Store acc |

The schedule of optimized design without if/else condition (II=1):

| cycle | 1                         | 2                      | 3         | 4         |
|-------|---------------------------|------------------------|-----------|-----------|
| lter1 | Read<br>c[i]/shift_reg[i] | MAC                    | Store acc |           |
| Iter2 |                           | Read c[i]/shift_reg[i] | MAC       | Store acc |

Throughput (Mhz) (II=1) = 1000/(Clock Period(ns) \* #Clock Cycles) = 1000/(10\*130) = 0.769

### **Question 4 - Loop Partitioning**

Dividing the loop into two or more separate loops may allow for each of those loops to be executed in parallel (via unrolling), enable loop level pipelining, or provide other benefits. This may increase the performance and the resource usage.

Is there an opportunity for loop partitioning in FIR filters? Compare your hardware designs before and after loop partitioning. What is the difference in performance? How do the number of resources change? Why?

```
TDL:
for (i=N-1;i>0;i--){
#pragma HLS PIPELINE II=1
    shift_reg[i]=shift_reg[i-1];
}
shift_reg[0]=x;
acc = 0;
MAC:
for (i=N-1;i>=0;i--){
#pragma HLS PIPELINE II=1
    acc += shift_reg[i]*c[i];
}
*y = acc;
```

Since there are two fundamental operations within the for loop, shifting data in shift\_reg array and multiplication and accumulation for output. Therefore, I separate original Shift\_Accum\_Loop into TDL (Tapped delay line) and MAC loops.



Since Vivado HLS tool synthesizes for loops in a sequential manner, loop partitioning increases the latency to approximately two times of the original one. The resource requirement also slightly increases due to the elimination of loops co-optimization.

```
Throughput (Mhz) = 1000/(Clock Period(ns) * #Clock Cycles)
= 1000/(10*260) = 0.385
```

### **Question 5 - Memory Partitioning**

The storage of the arrays in memory plays an important role in area and performance. On one hand, you could put an array entirely in one memory (e.g., BRAM). But this limits the number of read and write accesses per cycle. Or you can divide the array into two or more memories to increase the number of ports. Or you could instantiate each of the variables as its own register, which allows simultaneous access to all of the variables at every clock cycle.

Compare the memory partitioning parameters: block, cyclic, and complete. What is the difference in performance and resource usage (particularly with respect to BRAMs and

We discuss the two loop functions, TDL and MAC, separately.

For TDL, if we just use loop unrolling with factor 2, the design ends up with II violation. Assume that we store the shift\_reg array in one BRAM, and that BRAM has two read ports and one write port. Thus, we can perform two read operations in one cycle but must sequentialize the write operations across two consecutive cycles.

```
TDL:
for (i=N-1;i>0;i--){
#pragma HLS PIPELINE II=1
#pragma HLS unroll factor=2
    shift_reg[i]=shift_reg[i-1];
}
shift_reg[0]=x;
Unroll with factor = 2
```





# Unroll with factor = 4



After adding array reshape with complete, it is possible to read and write to each individual register on every cycle.

Unroll with factor 2 + array\_reshape complete



Unroll with factor = 2 + array reshape block factor = 2



Unroll with factor = 2 + array\_reshape cyclic factor = 2



As for the case applying array partition with block factor = 2 but without unrolling, the resulting design receive the same latency but larger number of resources then the original. For FF and LUT, the numbers increase from 69 and 191 to 94 and 253.



As for the MAC loop, it multiplies a value from the array c with a value from the array

shift array. In each iteration, it accesses the i-th value from both arrays. Then, it adds the result of that multiplication into the acc variable. Therefore, we use unroll with factor 4 to remove the dependency of read-after-write (RAW) hazard.

Unroll with factor 4 + array\_reshape complete



Unroll with factor 4 + array\_reshape block factor = 2



Unroll with factor 4 + array reshape cyclic factor = 2



From the above results, we can observe array partition complete results in best latency. However, the resulted resource requirements are intolerable for practical usage. Array partition with block and cyclic lead to similar performance. Since our design in Question3 is already achieved II=1, further partition just increases the number of resources. Therefore, I think this design is not need extra partitioning.

Throughput (Mhz) (array partition complete) = 1000/(Clock Period(ns) \* #Clock

```
Cycles) = 1000/(10*104) = 0.962
```

# **Question 6 - Best Design**

Combine any number of optimizations to get your best architecture. A design with high throughput will likely take a lot of resources. A design that has small resource usage likely will have lower performance, but that could still be the best depending the application goals.

In what way is it the best? What optimizations did you use to obtain this result? It is possible to create a design that outputs a result every cycle, i.e., get one sample per cycle, so a throughput of 100 MHz (assuming a 10 ns clock).



The performance comparison results are shown in the following figures. In my best version, I use **unroll, pipeline and cyclic array partition**. Since the throughput of FIR system is the most important issue in the real-world scenario, my design aims to achieve low latency. In fact, compared to other optimized methods, the resource requirements are far less than the complete array partition version (Optimized5). My design can achieve II=1, i.e., get one sample per cycle.

```
Throughput (Mhz) = 1000/(Clock Period(ns) * #Clock Cycles)
= 1000/(10*2) = 50
```



Github link: https://github.com/Shan-handsome/2022\_AAHLS\_FIR