## Bangabandhu Sheikh Mujibur Rahman Science & Technology University Department of Computer Science and Engineering

3rd Year 1st Semester B.Sc. (Engg.) Final Examination-2019

| Full Mai      | rks: 60 Course Title: Compiler Do                                                                                                                                                                                             | esign |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| N.B.          |                                                                                                                                                                                                                               |       |
|               | r any SIX questions, out of the following Eight questions. estions are of equal values.                                                                                                                                       |       |
| 1. a)         | Explain the phases of a compiler for the following assignment statement:  (position:= initial + rate * 60)                                                                                                                    | 4     |
| b)            | Consider the CFG with the following production rules:                                                                                                                                                                         | 4     |
|               | $S \rightarrow aB/bA$<br>$A \rightarrow bAA/aS/a$<br>$B \rightarrow aBB/bS/b$                                                                                                                                                 |       |
|               | Give the right most derivation and draw derivation tree for the string abbaab.                                                                                                                                                |       |
| c)            | What is the purpose of semantic analysis in a compiler?                                                                                                                                                                       | 2     |
| 2. a)         | Construct a DFA equivalence to the regular expression $(0+1)*(00+11)(0+1)*$ ?                                                                                                                                                 | 2     |
| b)            | Convert the following DFA to Regular Expression.                                                                                                                                                                              | 4     |
|               | 0   I     p   p   q   q   r   r   p   r                                                                                                                                                                                       |       |
| c)            | Figure shows deterministic finite state automaton M. Let the set of seven bit binary strings whose 1st, 4th and the last bits are 1 is denoted by S. How many strings in S is accepted by M?                                  | 4     |
|               | 0 0.1                                                                                                                                                                                                                         |       |
|               | <del>\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\</del>                                                                                                                                                                              |       |
| (a) -)        |                                                                                                                                                                                                                               |       |
| _(3) a) b)    | Explain ambiguous grammar G: $E \rightarrow E + E \mid E * E \mid (E) \mid -E \mid id$ for the sentence $id + id * id$ .<br>Construct parse tree for the input string $w = cad$ using top down parser.<br>$S \rightarrow cAd$ | 3 4   |
| ~             | A → ab   a                                                                                                                                                                                                                    |       |
| (0)           | What is the minimum number of states in any DFA accepting the regular language L = (111+1111)*? Explain.                                                                                                                      | 3     |
| _ A. a)       | Describe the languages denoted by the following regular expressions:                                                                                                                                                          | 5     |
| -0            | i. $a(a b)*a$ ii. $((\varepsilon a)b*)*$                                                                                                                                                                                      |       |
| ~ <b>(b</b> ) | Construct a syntax directed definition for constructing a syntax tree for assignment statements.  S  id:=E  E1+E2                                                                                                             | 5     |
|               | E → E1 * E2                                                                                                                                                                                                                   |       |
|               | $E \longrightarrow E1$                                                                                                                                                                                                        |       |
|               | $E \longrightarrow (E1)$                                                                                                                                                                                                      |       |
| 5. a)         | E → id  Consider the context-free grammar:                                                                                                                                                                                    | ,     |
| <b>y</b>      | S -> S S +   S S *   a                                                                                                                                                                                                        | 6     |
|               | and the string aa + a*.                                                                                                                                                                                                       |       |
|               | i. Give the rightmost derivation for the string.                                                                                                                                                                              |       |
|               | ii. Give a parse tree for the string.                                                                                                                                                                                         |       |
| 6             | iii. Is the grammar ambiguous or not? Justify your answer.  Show that the following grammar                                                                                                                                   | ,     |
| (9)           | S Aa   bAc   dc   bda                                                                                                                                                                                                         | 4     |
|               | A→ a                                                                                                                                                                                                                          |       |
|               | is LR (1) but not SLR (1)                                                                                                                                                                                                     |       |
| 6. a)         | Check whether the following two DFA's are equal or not.                                                                                                                                                                       | 4     |



|   |    | The state of the s |    |
|---|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|   |    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1  |
| - | q1 | ql                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | q2 |
|   | q2 | q3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ql |
|   | q3 | q2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | q3 |

|   | 0    | 1  |
|---|------|----|
| 9 | 4 q4 | q5 |
| q | 5 q6 | q4 |
| q | 6 q7 | q6 |
| g | 7 q6 | q4 |

|    | 43 d2 d3 47 d6 d4                                                                              | , |
|----|------------------------------------------------------------------------------------------------|---|
| b) | Construct parsing table for the grammar and find moves made by predictive parser on input id + | 0 |
|    | id * id and find FIRST and FOLLOW                                                              |   |

```
E \longrightarrow E + T
```

$$E \longrightarrow T$$

$$T \longrightarrow T * F$$

$$T \longrightarrow F$$
  
 $F \longrightarrow (E)/id$ 

7. (a) Given the following code segment:

if i>a+5

then x := x+2

else y:=y-1;

Translate the code segment into abstract syntax trees, quadruples, and postfix code.

Ab) Consider the following grammar:

$$S \rightarrow A$$

$$A \rightarrow A + A \mid B + +$$

$$B \rightarrow y$$

- i) Draw the parse tree for the input " $y + + \pm y + +$ "
- ii) Show a leftmost derivation of "y + + + y + +"
- c) Find the instruction cost for the following instructions.

(i) MOV R0, R1

ADD c, R0

MOV R0, a

(ii) MOV 4(R0), M

MOV b, a(R)

a) Draw the DAG for the statement a=(a\*b+c)-(a\*b+c).

b) For the following three address code identify the basic blocks and draw the flow graph.

(1) PROD = 0

$$(10) I = I + 1$$
  
(11) IF I <= 20 GOTO (5)

Optimized the following code:
while(i<100)
{
 a = Sin(x)/Cos(x) + i;
 i++;

2

1

4

2

## Bangabandhu Sheikh Mujibur Rahman Science and Technology University

## Department of Computer Science and Engineering

3rd Year 1st Semester B.Sc. Engineering Final Examination 2019

Course Title: Computer Architecture and Organization Course Code: CSE 305 Time: 3 (Three) Hours **Total Marks: 60** 

| N. T | n  |
|------|----|
| N    | 13 |
|      |    |

- Answer SIX questions taking any EIGHT.
- All questions are of equal values. ii.

occurs?

| 1. | a) | Show the binary representation of -0.125 <sub>ten</sub> in single and double precision.                                                                                                                                                                                                                                                                                                                                                              | 2 |
|----|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|    | b) | Draw the block diagram of a four-way set associative cache.                                                                                                                                                                                                                                                                                                                                                                                          | 3 |
|    | c) | Write down the control steps including control signals in a multi (three) bus organization for the following instruction- ADD R <sub>4</sub> , R <sub>5</sub> , R6.                                                                                                                                                                                                                                                                                  | 3 |
|    | d) | Write short note on (i) Control word (ii) µinstructions (ii) µPC.                                                                                                                                                                                                                                                                                                                                                                                    | 2 |
| 2. | a) | What is instruction pipeline? How does it improve the performance of computer system? Explain with diagram.                                                                                                                                                                                                                                                                                                                                          | 3 |
|    | b) | Explain user visible and status register with example.                                                                                                                                                                                                                                                                                                                                                                                               | 3 |
|    | c) | What is memory hierarchy? Explain.                                                                                                                                                                                                                                                                                                                                                                                                                   | 2 |
|    | d) | What is meant by branch penalty? Discuss the various approaches for dealing with branches.                                                                                                                                                                                                                                                                                                                                                           | 2 |
| 3. | a) | Assume (i) 1 memory bus clock cycles to send the address (ii) 10 memory bus clock cycles each                                                                                                                                                                                                                                                                                                                                                        | 3 |
|    |    | DRAM access initiated (iii) 2 memory bus clock cycles to send a word of data. Now analyze miss                                                                                                                                                                                                                                                                                                                                                       |   |
|    |    | penalty for the following memory organizations- (i) One-word-wide memory (ii) Wide memory (iii)                                                                                                                                                                                                                                                                                                                                                      |   |
|    | b) | Interleaved memory organization.                                                                                                                                                                                                                                                                                                                                                                                                                     | 2 |
|    | U) | Describe following block placement mechanism in cache and analyze performance in terms of number of misses- (i) Fully associative (ii) Set-associative (iii) Direct-mapped.                                                                                                                                                                                                                                                                          | 3 |
|    | c) | Draw the improved version of multiplication hardware.                                                                                                                                                                                                                                                                                                                                                                                                | 2 |
|    | d) |                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2 |
|    | u) | Define main memory. How many semiconductor cells are in a 4GB RAM?                                                                                                                                                                                                                                                                                                                                                                                   | 2 |
| 4. | a) | Describe how virtual memory, TLB and cache work together with necessary figures.                                                                                                                                                                                                                                                                                                                                                                     | 3 |
|    | b) | A program runs in 8 seconds on computer A, which has a 4GHz clock. You want to help a computer designer build a computer B that will run this program in 6 seconds. The designer has determined that a substantial increase in the clock rate is possible, but this increase will affect the rest of CPU design, causing B to require 1.2 times clock cycles as computer A for this program. What clock rate should you tell the designer to target? | 2 |
|    | c) | Describe following methods of handling instruction hazard due to conditional branch- (i) Delayed Branch (ii) Branch Prediction                                                                                                                                                                                                                                                                                                                       | 3 |
|    | d) | What is swapping? How virtual page number is mapped to secondary memory when page fault                                                                                                                                                                                                                                                                                                                                                              | 2 |

| 5. | a) | Draw a flow chart of processing a read or write through in TLB and cache.                                                                                                                                                                                                                                                                                                                                                    | 3 |
|----|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|    | b) | A complier designer is trying to decide between two code sequences for a particular computer. The hardware designers have supplied the fact in fiq-1(a). For a particular high-level-language statement, the compiler writer is considered two code sequences that require the instructions counts in fiq-1(b). Which code sequence executes the most instructions? Which will be faster? What is the CPI for each sequence? | 3 |
|    | c) | Write down the division algorithm and draw the division hardware.                                                                                                                                                                                                                                                                                                                                                            | 2 |
|    | d) | Write short note on (i) hit (ii) miss (iii) hit time (iv) miss penalty.                                                                                                                                                                                                                                                                                                                                                      | 2 |
| 6. | a) | Draw the block diagram of single bus organization with in processor.                                                                                                                                                                                                                                                                                                                                                         | 2 |
|    | b) | What is interrupt? Briefly describe interrupt hardware.                                                                                                                                                                                                                                                                                                                                                                      | 2 |
|    | c) | What is virtual memory? Why virtual memory is so important? How virtual address is translated to physical address?                                                                                                                                                                                                                                                                                                           | 3 |
|    | d) | What is page table? Describe how page table is indexed with the virtual page number to obtain corresponding physical page number with necessary figures.                                                                                                                                                                                                                                                                     | 3 |
| 7. | a) | What is TLB? How TLB makes virtual memory translation fast?                                                                                                                                                                                                                                                                                                                                                                  | 2 |
|    | b) | Verify the following statement with necessary reasoning- Increase in performance resulting from pipelining is proportional to the number of pipelining stages                                                                                                                                                                                                                                                                | 3 |
|    | c) | What is Computer Architecture? Describe overall operation of a computer.                                                                                                                                                                                                                                                                                                                                                     | 2 |
|    | d) | Write short note on (i) Throughput (ii) Response time (iii) Performance.                                                                                                                                                                                                                                                                                                                                                     | 2 |
| 8. | a) | What is DMA? Explain DMA data transfer procedure using appropriate figure.                                                                                                                                                                                                                                                                                                                                                   | 3 |
|    | b) | Explain operating principle of a static RAM with necessary figure.                                                                                                                                                                                                                                                                                                                                                           | 4 |
|    | c) | What is cache memory? How does it minimize gap between CPU and RAM?                                                                                                                                                                                                                                                                                                                                                          | 3 |

## Bangabandhu Sheikh Mujibur Rahman Science and Technology University, Gopalganj Department of computer Science & Engineering

3rd Year 1st Semester B.Sc. Engg. Examination-2019
Course Code: CSE309 Course Name: Database Management System

Full Marks: 60 Times: 3 Hours

N.B.:

i. Answer any SIX questions.

ii. All questions are of equal values

- b) Who is database administrator? Write down the function of database administrator.
  - Explain in detail about Database Management System advantages over file management system.
- 2. a) Design a relation database corresponding to the following E-R diagram.



- b) Construct an ER diagram for university registrar's office. The office maintains data about 5 each class, including the instructor, the enrollment and the time and place of the class meetings. For each student class pair a grade is recorded.
  Determine the entities and relationships.
- a) Discuss various types of fundamental relational algebra operations in binary operations.
  - b) Suppose you are given the following requirements for a simple database for the National 5 Hockey League (NHL):
    - · the NHL has many teams.
    - · each team has a name, a city, a coach, a captain, and a set of players,
    - · each player belongs to only one team.
    - each player has a name, a position (such as left wing or goalie), a skill level, and a set of injury records,
    - · a team captain is also a player,
    - a game is played between two teams (referred to as host\_team and guest\_team) and has
      a date (such as May 25th, 2018) and a score (such as 4 to 2).

Construct a clean and concise ER diagram for the NHL database.

- 4. a) Illustrate the usage with example of SQL GROUP BY, ORDER BY and HAVING clauses
  - b) Consider the relational database of Figure-4, where the primary keys are underlined.

TRAIN (Name, Start, Destination)
TICKET (PNR\_NO, Start, Destination, Fare)
PASSENGER (Name, Address, PNR\_NO)

Figure-4: Database schemas.

Write SQL expressions for the following queries:

- List the names of passengers who are travelling from the start to the destination station of the train.
- ii) Change the destination address of "ABC Express" to "Rangpur".
- (11) Find the name of all passengers whose address includes the substring "Rangpur".

| 5. | a)<br>b) | What is Database Normalization? Explain its role in database design.                    | 3 |
|----|----------|-----------------------------------------------------------------------------------------|---|
|    | c)       | What do you know about functional dependency and data redundancy?  The following figure | 2 |
|    |          | i) What Normal Form did it violate? ii) How should we normalized the above table?       | 5 |

| EmployeeID | Lastname | Firstname | DepartmentCode |
|------------|----------|-----------|----------------|
| 1001       | Mills    | Karen     | SAL01          |
| 1002       | Courtney | Francis   | SAL02          |
| 1003       | Smith    | Phillip   | ENG01          |
| 1005       | Xavier   | Duran     | ENG02          |
| 1004       | Morrison | John      | SAL02          |

|    |    | 1004           | Morrison                                                                                                                               | John                    | SAL02                   |   |
|----|----|----------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|---|
| 8. | a) | Assume that    | g set of key values are given for c (3, 10, 17, 23, 28, 31, 41, 45, 5) the tree is initially empty and tree such that maximum three po | 1, 59, 61, 65, 70)      | ascending order. Now    | 4 |
|    | b) | What is Redu   | ndant Array of Independent Disks                                                                                                       | s(RAID)? Discuss diffe  | erent levels of RAID    | 6 |
| 7. | a) | What is Thorn  | nas' Write Rule?                                                                                                                       |                         | create tevels of temp.  | 2 |
|    | b) | Explain the Ti | imestamp-Based Protocols.                                                                                                              |                         |                         | 5 |
|    | c) |                | between homogeneous and hetero                                                                                                         | geneous database syst   | em                      | 2 |
| 8. | a) | During the ex  | ecution, a transaction passes thro<br>d define each of them briefly.                                                                   | ough several states. Dr | aw the state diagram of | 4 |
|    | b) |                | ral architectural models for parall                                                                                                    | el machines.            |                         | 6 |