# gcc 中 RISC-V 的机器描述文件介绍

陈逸轩

wechat:XYenChi

github: https://github.com/XYenChi

blog:https://xyenchi.github.io/

参考书目:《深入分析GCC》

源码仓库: https://github.com/gcc-mirror/gcc

#### GCC 编译过程代码生成

机器无关

<u>源代码(source code)</u> → 抽象语法树(AST)/GENERIC → GIMPLE → RTL → 汇编

#### GCC 移植的基本步骤

- 通过 GCC 提供的后端移植接口加入新处理器的机器描述文件。
- 2. 在 GCC 的编译配置文件中增加新处理器的注册信息。

#### 机器描述文件

- 1. 机器描述:定义指令模板、常量、属性、断言、约束、枚举器、流水线和优化信息gcc/gcc/config/riscv/riscv.md gcc/gcc/config/riscv/constraints.md gcc/gcc/config/riscv/predicates.md gcc/gcc/config/riscv/iterator.md gcc/gcc/config/riscv/peephole.md
- 2. 目标机器相关的宏定义 gcc/config/riscv/riscv.h
- 3. 目标机器相关的函数实现等 gcc/gcc/config/riscv/riscv.cc

## 指令模板(Insn Pattern)定义

```
(define expand "addsi3"
[(set (match_operand:SI
                             0 "register_operand" "=r,r"
(plus:SI (match_operand:SI 1 "register_operand" " r,r")
  (match_operand:SI 2 "arith_operand" "r,I")))]
if (TARGET 64BIT)
   rtx t = gen reg rtx (DImode);
   emit insn (gen addsi3 extended (t, operands[1],
operands[2]));
  t = gen lowpart (Slmode, t);
   SUBREG PROMOTED VAR P(t) = 1;
   SUBREG PROMOTED SET (t, SRP SIGNED);
   emit move insn (operands[0], t);
  DONE:
```

```
(define insn "add<mode>3"
[(set (match_operand:ANYF
                                 0 "register operand" "=f")
(plus:ANYF (match_operand:ANYF 1 "register_operand" "f")
   (match_operand:ANYF 2 "register_operand" " f")))]
"TARGET HARD FLOAT || TARGET ZFINX"
"fadd.<fmt>\t%0.%1.%2"
[(set attr "type" "fadd")
 (set attr "mode" "<UNITMODE>")])
(define split
 [(set (match_operand:GPR 0 "register_operand")
        (match_operand:GPR_1
"splittable const int operand"))
  (clobber (match_operand:GPR 2 "register_operand"))]
 [(const int 0)]
 riscv move integer (operands[2], operands[0], INTVAL
(operands[1]),
                   <GPR:MODE>mode);
 DONE:
```

```
(define_insn_and_split "*zero extendsidi2 internal"
                          0 "register operand"
 [(set (match_operand:DI
        (zero extend:DI
           (match operand:SI 1 "nonimmediate operand" "r,m")))]
 "TARGET 64BIT && !TARGET ZBA && !TARGET XTHEADBB &&
!TARGET XTHEADMEMIDX
 &&!(register_operand(operands[1], Slmode)
    && reg or subregno (operands[1]) == VL REGNUM)"
 Iwu\t%0,%1"
 "&& reload completed
 && REG P (operands[1])
 && !paradoxical subreq p (operands[0])"
 [(set (match_dup 0)
        (ashift:DI (match_dup_1) (const_int_32)))
 (set (match_dup 0)
        (Ishiftrt:DI (match_dup 0) (const_int 32)))]
 { operands[1] = gen lowpart (Dlmode, operands[1]); }
 [(set attr "move type" "shift shift,load")
  (set attr "type" "load")
 (set attr "mode" "DI")])
```

#### 常量(Constant)定义

```
(define_constants
[(RETURN_ADDR_REGNUM
                                 1)
 (SP_REGNUM
                                 2)
 (GP_REGNUM
                                 3)
 (TP_REGNUM
                                 4)
 (T0 REGNUM
                                 5)
 (T1 REGNUM
                                 6)
 (S0_REGNUM
                                 8)
 (S1_REGNUM
                                 9)
 (A0_REGNUM
                                 10)
 (A1_REGNUM
                                 11)
 (S2 REGNUM
                                 18)
 (S3_REGNUM
                                 19)
 (S4_REGNUM
                                 20)
 (S5_REGNUM
                                 21)
 (S6_REGNUM
                                 22)
 (S7 REGNUM
                                 23)
 (S8_REGNUM
                                 24)
 (S9_REGNUM
                                 25)
 (S10_REGNUM
                                 26)
 (S11_REGNUM
                                 27)
 (NORMAL_RETURN
                        0)
 (SIBCALL_RETURN
                        1)
 (EXCEPTION_RETURN
                                 2)
 (VL_REGNUM
                                 66)
 (VTYPE_REGNUM
                        67)
 (VXRM REGNUM
                                 68)
 (FRM_REGNUM
                                 69)
```

## 属性(Attribute)定义

```
;; ISA attributes.
(define_attr "ext" "base,f,d,vector"
 (const string "base"))
;; This attribute gives the length suffix for a sign- or zero-extension
:: instruction.
(define_mode_attr size [(QI "b") (HI "h")])
:: Mode attributes for loads.
```

(define\_mode\_attr load [(QI "lb") (HI "lh") (SI "lw") (DI "ld") (HF "flh") (SF "flw") (DF "fld")])

## 自定义断言(User-Defined Predicate)

gcc/gcc/config/riscv/predicates.md

## 自定义约束(User-Defined Constraint)

gcc/gcc/config/riscv/constraints.md

```
(define_constraint "I"

"An I-type 12-bit signed immediate."

(and (match_code "const_int")

    (match_test "SMALL_OPERAND (ival)")))
```

### 枚举器(Iterator)

gcc/gcc/config/riscv/iterators.md

```
;; This mode iterator allows 32-bit and 64-bit GPR patterns to be generated
```

;; from the same template.

```
(define_mode_iterator GPR [SI (DI "TARGET_64BIT")])
```

;; This code iterator allows signed and unsigned widening multiplications

;; to use the same template.

(define\_code\_iterator any\_extend [sign\_extend zero\_extend])

## 流水线(Pipeline)定义

```
gcc/gcc/config/riscv/sifive-7.md
```

```
(define_automaton "sifive_7")
```

```
(define_cpu_unit "sifive_7_A" "sifive_7")
```

```
(define_insn_reservation "sifive_7_load" 3
  (and (eq_attr "tune" "sifive_7")
        (eq_attr "type" "load"))
    "sifive_7_A")
```

## 窥孔优化

#### gcc/gcc/config/riscv/peephole.md

```
;; ZCMP
(define_peephole2
[(set (match_operand:X 0 "a0a1_reg_operand")
    (match_operand:X 1 "zcmp_mv_sreg_operand"))
 (set (match_operand:X 2 "a0a1_reg_operand")
    (match_operand:X 3 "zcmp_mv_sreg_operand"))]
 "TARGET_ZCMP
 && (REGNO (operands[2]) != REGNO (operands[0]))"
[(parallel [(set (match_dup 0)
          (match_dup 1))
       (set (match_dup 2)
          (match_dup 3))])]
```

## 指令模板



### 注册文件

- 1. 描述 CPU 类型和公司信息等。gcc/config.sub
- 2. 设置与目标机器相关的机器描述文件信息等。 gcc/gcc/config.gcc