# RISC-V DSD Project

Team-15

Sharath Vishwanath Shashank D L Sangmeshwari

#### Coverage:



# Synthesis:













#### Simulation:





## **Equivalence Checking:**







## Power:

Instance: /risc\_v Power Unit: W

PDB Frames: /stim#0/frame#0

| Category                                                           | Leakage                                                                                               | Internal                                                                                              | Switching                                                                                             | Total                                                                                                 | Row%                                                          |
|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| memory<br>register<br>latch<br>logic<br>bbox<br>clock<br>pad<br>pm | 0.00000e+00<br>6.26777e-07<br>0.00000e+00<br>1.51429e-06<br>0.00000e+00<br>0.00000e+00<br>0.00000e+00 | 0.00000e+00<br>1.03365e-04<br>0.00000e+00<br>2.57331e-04<br>0.00000e+00<br>0.00000e+00<br>0.00000e+00 | 0.00000e+00<br>0.00000e+00<br>0.00000e+00<br>0.00000e+00<br>0.00000e+00<br>0.00000e+00<br>0.00000e+00 | 0.00000e+00<br>1.03991e-04<br>0.00000e+00<br>2.58845e-04<br>0.00000e+00<br>0.00000e+00<br>0.00000e+00 | 0.00%<br>28.66%<br>0.00%<br>71.34%<br>0.00%<br>0.00%<br>0.00% |
| Subtotal<br>Percentage                                             | 2.14107e-06<br>0.59%                                                                                  | 3.60695e-04<br>99.41%                                                                                 | 0.00000e+00<br>0.00%                                                                                  | 3.62836e-04<br>100.00%                                                                                | 100.00%                                                       |

## Area:

Generated by: Genus(TM) Synthesis Solution 20.11-s111\_1
Generated on: Nov 07 2023 05:00:29 pm

| Module: ri Operating conditions: sl Interconnect mode: gl Area mode: ph | isc_v<br>Low<br>Lobal<br>hysical library |            |           |          |           |
|-------------------------------------------------------------------------|------------------------------------------|------------|-----------|----------|-----------|
| Instance                                                                | Module                                   | Cell Count | Cell Area | Net Area | Total Are |
| risc v                                                                  |                                          | 19277      | 71332.460 | 0.000    | 71332.46  |
| mycore                                                                  | core                                     | 18651      | 59897.901 | 0.000    | 59897.90  |
| С                                                                       | controller                               | 128        | 655.996   | 0.000    | 655.99    |
| MainDec                                                                 | maindec                                  | 49         | 351.334   | 0.000    | 351.33    |
| ctl_opcode_60_10                                                        | case_box                                 | 24         | 76.490    | 0.000    | 76.49     |
| mux_controls_60_10                                                      | mux                                      | 10         | 207.430   | 0.000    | 207.43    |
| ctl_funct3_67_24                                                        | case_box_1                               | 1          | 1.296     | 0.000    | 1.29      |
| mux controls 67 24                                                      | mux 1                                    | 2          | 10.371    | 0.000    | 10.37     |
| ctl 60 10                                                               | case box 4                               | 1          | 1.296     | 0.000    | 1.29      |
| mux 60 10                                                               | mux 2                                    | 10         | 51.857    | 0.000    | 51.85     |
| AluDec                                                                  | aludec                                   | 18         | 120.568   | 0.000    | 120.56    |
| ctl funct3 90 27                                                        | case box 10                              | 4          | 7.779     | 0.000    | 7.77      |
| mux alucontrol 90 27                                                    | 7 mux 3                                  | 3          | 31.114    | 0.000    | 31.11     |
| ctl funct3 97 <b>2</b> 1                                                | case box 11                              | 1          | 1.296     | 0.000    | 1.29      |
| mux alucontrol 97 21                                                    | L mux 4                                  | 1          | 5.186     | 0.000    | 5.18      |
| ctl funct7 89 22                                                        | case box 14                              | 1          | 2.593     | 0.000    | 2.59      |
| mux alucontrol 89 22                                                    | 2 mux 5                                  | 4          | 31.114    | 0.000    | 31.13     |
| mux alucontrol 83 10                                                    | bmux                                     | 4          | 41.486    | 0.000    | 41.48     |
| mux_43_55                                                               | bmux 20                                  | 1          | 5.186     | 0.000    | 5.18      |
| ctl 43 30                                                               | case box 20                              | 30         | 72.600    | 0.000    | 72.60     |
| mux_43_30                                                               | mux_21                                   | 1          | 20.743    | 0.000    | 20.74     |
| DP                                                                      | datapath                                 | 18523      | 59241.905 | 0.000    | 59241.90  |
| pcreg                                                                   | FFD_resettable_WIDTH3                    | 33         | 291.698   | 0.000    | 291.69    |
| pcaddStart                                                              | adder                                    | 1137       | 2570.831  | 0.000    | 2570.83   |
| g1                                                                      | not_op                                   | 32         | 41.486    | 0.000    | 41.48     |
| OUT_154_17:sub_163_2                                                    | 28 sub_unsigned                          | 459        | 1011.219  | 0.000    | 1011.21   |
| OUT_154_17:add_162_2                                                    | 26 add_unsigned                          | 188        | 383.745   | 0.000    | 383.74    |
| OUT_154_17:add_165_2                                                    | 29 add_unsigned_24                       | 426        | 968.437   | 0.000    | 968.43    |
| OUT 15/ 17 muy OUT 1                                                    | 150 1/1 hmuy 22                          | 20         | 165 0//   | a aaa    | 165 0/    |

| IIIUX_ZZ4_ZI                            | UIIIUX_ZZ          | 34    | 103.944   | ששש.ש | 100.944   |
|-----------------------------------------|--------------------|-------|-----------|-------|-----------|
| pcJumpMux                               | mux_WIDTH32        | 32    | 165.944   | 0.000 | 165.944   |
| mux 224 21                              | bmux 22            | 32    | 165.944   | 0.000 | 165.944   |
| rf                                      | regfile            | 1244  | 15209.778 | 0.000 | 15209.778 |
| <pre>mux_regFile[readReg2]_147_54</pre> |                    | 32    | 2655.099  | 0.000 | 2655.099  |
| mux 147 46                              | bmux 22            | 32    | 165.944   | 0.000 | 165.944   |
| mux regFile[readReg1] 146 54            | bmux 33            | 32    | 2655.099  | 0.000 | 2655.099  |
| mux 146 46                              | bmux 22            | 32    | 165.944   | 0.000 | 165.944   |
| ctl_regDest_145_47                      | case_box_52        | 53    | 172.426   | 0.000 | 172.426   |
| muxToWrite                              | mux WIDTH32        | 32    | 165.944   | 0.000 | 165.944   |
| mux 224 21                              | bmux 22            | 32    | 165.944   | 0.000 | 165.944   |
| immg                                    | immGenerator       | 43    | 506.906   | 0.000 | 506.906   |
| ctl opcode 240 10                       | case box 53        | 12    | 24.632    | 0.000 | 24.632    |
| mux IMM OUT 240 10                      | mux 37             | 31    | 482.274   | 0.000 | 482.274   |
| muxsrcB                                 | mux_WIDTH32        | 32    | 165.944   | 0.000 | 165.944   |
| mux 224_21                              | bmux 22            | 32    | 165.944   | 0.000 | 165.944   |
| muxsrcA                                 | mux WIDTH32        | 32    | 165.944   | 0.000 | 165.944   |
| mux_224_21                              | bmux_22            | 32    | 165.944   | 0.000 | 165.944   |
| alu                                     | alu                | 14769 | 37262.142 | 0.000 | 37262.142 |
| g1                                      | and_op             | 32    | 82.972    | 0.000 | 82.972    |
| g2                                      | or_op              | 32    | 82.972    | 0.000 | 82.972    |
| div_185_25                              | divide_unsigned    | 9947  | 24708.759 | 0.000 | 24708.759 |
| mul_184_25                              | mult_unsigned      | 2869  | 7530.992  | 0.000 | 7530.992  |
| sub_186_26                              | sub_unsigned       | 459   | 1011.219  | 0.000 | 1011.219  |
| lt_187_27                               | lt_unsigned        | 221   | 482.274   | 0.000 | 482.274   |
| eq 177 25                               | equal unsigned 422 | 13    | 58.340    | 0.000 | 58.340    |
| mux_187_27                              | bmux_20            | 1     | 5.186     | 0.000 | 5.186     |
| ctl_aluctrl_180_14                      | case_box_56        | 25    | 59.636    | 0.000 | 59.636    |
| mux_aluOut_180_14                       | mux_424            | 32    | 663.775   | 0.000 | 663.775   |
| mux_177_25                              | bmux_20            | 1     | 5.186     | 0.000 | 5.186     |
| g5                                      | not_op_55          | 32    | 41.486    | 0.000 | 41.486    |
| OUT_183_23:sub_199_31                   | sub_unsigned       | 459   | 1011.219  | 0.000 | 1011.219  |
| OUT_183_23:add_198_29                   | add_unsigned       | 188   | 383.745   | 0.000 | 383.745   |
| OUT_183_23:add_201_32                   | add_unsigned_24    | 426   | 968.437   | 0.000 | 968.437   |
| OUT 183 23:mux OUT 195 17               | bmux_22            | 32    | 165.944   | 0.000 | 165.944   |
| imem                                    | instructionMemory  | 32    | 5310.199  | 0.000 | 5310.199  |
| <pre>mux_RAM[address]_267_22</pre>      | bmux_426           | 32    | 5310.199  | 0.000 | 5310.199  |
| dmem                                    | dataMemory         | 596   | 6124.360  | 0.000 | 6124.360  |
| <pre>mux_RAM2[address]_257_22</pre>     | bmux_427           | 32    | 1327.550  | 0.000 | 1327.550  |
| ctl_address_259_21                      | case_box_73        | 36    | 108.901   | 0.000 | 108.901   |
|                                         |                    |       |           |       |           |

#### Timing:

```
Generated by: Genus(TM) Synthesis Solution 20.11-s111_1
Generated on: Nov 15 2023 03:06:40 pm
Module:
                      core
 Operating conditions: _nominal_ (balanced_tree)
 Wireload mode: enclosed
 Area mode:
                       timing library
______
Path 1: MET (0 ps) Setup Check with Pin DP_pcreg_q_reg[28]/CLK->D
        Group: clock
    Startpoint: (F) DP_rf_regFile_reg[20][21]/CLK
        Clock: (F) clock
      Endpoint: (R) DP_pcreg_q_reg[28]/D
        Clock: (R) clock
                           Launch
                  Capture
      Clock Edge:+ 20000
                               10000
      Src Latency:+ 0 (I)
                               0
0 (I)
         Arrival:= 20000
                               10000
                   200
           Setup:-
      Uncertainty:-
    Required Time:= 19757
     Launch Clock: - 10000
                   9757
0
        Data Path:-
           Slack:=
#
      Timing Point Flags Arc Edge Cell Fanout Load Trans Delay Arrival Instance
#
                                                           (fF) (ps) (ps) (ps) Location
 (-,-)
                                                                                           (-,-)
                                                IN2->QN R
IN1->QN F
IN2->QN R
 DP_alu_div_15_25_g126225/QN
                                                                                  10674
 DP_alu_div_15_25_g125979/QN
                                                                                  10765
                                   IN1->QN F
 DP_alu_div_15_25_g125906/QN
                                                                                  10801
 DP_alu_div_15_25_g125892/QN
                                    IN1->QN R
                                                                                   10827
 DP_alu_div_15_25_g125780/QN
                                   IN1->QN F
                                                                                  10871
 DP alu div 15 25 g125759/QN
                                   IN1->ON R
                                                                                  10915
 DP alu div 15 25 g125751/QN
                                   IN1->QN F
                                                                         52 35 10950
 DP_alu_div_15_25_g125734/QN
                                   IN1->QN R
                                                                         46 22 10972
  DP_alu_div_15_25_g125710/QN
                                    IN1->QN F
                                                                                  10996
                                                                        35
 DP_alu_div_15_25_g125707/ZN
                                   INP->ZN R
                                                                                  11018
                                                NOR2X4
                                                             7 18.3
                                                          7 18.5
1 1.3 29 62 11117
4 24.7 73 114 11231
6 20.9 41 24 11256
1 5.3 62 32 11288
2 8.7 48 33 11320
1 5.1 49 27 11347
1 11.9 65 35 11382
                                                                        47 37 11055
 DP_alu_div_15_25_g125690/QN
                                   IN2->QN F
 DP_alu_div_15_25_g125643/Q
                                   IN4->Q F
                                                 0A22X1
                                                 AND3X2
  g129051/Q
                                   IN3->Q F
                                   INP->ZN R
  DP_alu_div_15_25_g125604/ZN
                                                INVX4
                                                NAND2X1
NAND2X2
 DP_alu_div_15_25_g125595/QN
                                    IN1->QN F
 DP_alu_div_15_25_g125535/QN
                                   IN2->ON R
 DP_alu_div_15_25_g125523/QN
                                   IN1->QN F
                                                 NOR2X2
                                                           1 11.9
1 10.0
 DP_alu_div_15_25_g125521/QN
                                   IN1->QN R
                                                 NOR2X2
                                                 NOR2X4
 DP_alu_div_15_25_g125509/QN
                                                                        55 29 11411
                                    IN1->QN F
                                                             3 14.9
3 11.4
                                                                        52
55
 DP_alu_div_15_25_g125505/QN
                                    IN1->QN R
                                                 NOR2X4
                                                                              29
                                                                                  11439
                                                                              31 11471
                                                 NAND2X2
 DP_alu_div_15_25_g125494/QN
                                    IN2->QN F
                                                 NAND3X0 1 10.5 108 55 11525
NAND2X4 4 28.1 65 44 11569
 DP_alu_div_15_25_g125456/QN
                                   IN1->QN R
 DP alu div 15 25 g125453/QN
                                   IN1->QN F
                                                             2 8.4 54 102 11671
 DP_alu_div_15_25_g125397/CO
                                   CI->CO F
                                              FADDX1 2 0.4 2.0 NAND2X2 1 5.4 47 22
                                                 FADDX1
                               TN1->ON R
 DP alu div 15 25 g125393/ON
                                                                                  11693
```

| OF aid aid is as \$110394/6M | - | TIAT - SÓIA | n | NANDZVI | _ | 4./  | ٥٥  | 24 | בט402 | (-,-) |
|------------------------------|---|-------------|---|---------|---|------|-----|----|-------|-------|
| DP_alu_div_15_25_g116235/QN  | _ | IN1->QN     |   | NAND2X1 | 3 | 10.3 | 99  | 47 | 18451 | (-,-) |
| DP alu div 15 25 g116198/QN  | _ | IN2->QN     | R | NAND2X2 | 3 | 6.2  | 53  | 34 | 18486 | (-,-) |
| DP_alu_div_15_25_g116181/ZN  | _ | INP->ZN     |   | INVX0   | 1 | 2.8  | 35  | 26 | 18512 | (-,-) |
| DP alu div 15 25 g116119/QN  | _ | IN1->QN     | R | NAND2X1 | 1 | 2.8  | 57  | 24 | 18536 | (-,-) |
| DP_alu_div_15_25_g116094/QN  | _ | IN1->QN     | F | NAND2X1 | 1 | 2.8  | 40  | 29 | 18564 | (-,-) |
| DP alu div 15 25 g115888/QN  | _ | IN1->QN     |   | NAND2X1 | 1 | 1.7  | 40  | 22 | 18586 | (-,-) |
| g128093/Q                    | _ | IN2->Q      | R | 0A21X1  | 1 | 5.4  | 46  | 78 | 18665 | (-,-) |
| DP alu div 15 25 g115704/QN  | _ | IN1->QN     |   | NAND2X2 | 1 | 2.8  | 30  | 19 | 18684 | (-,-) |
| DP_alu_div_15_25_g115665/QN  | _ | IN2->QN     | R | NAND2X1 | 1 | 5.4  | 48  | 31 | 18714 | (-,-) |
| DP_alu_div_15_25_g115649/QN  | _ | IN1->QN     | F | NAND2X2 | 1 | 5.3  | 34  | 22 | 18737 | (-,-) |
| DP alu div 15 25 g115614/QN  | _ | IN2->QN     | R | NAND2X2 | 1 | 5.4  | 35  | 24 | 18761 | (-,-) |
| DP_alu_div_15_25_g115612/QN  | - | IN1->QN     | F | NAND2X2 | 1 | 5.3  | 32  | 21 | 18782 | (-,-) |
| DP_alu_div_15_25_g115603/QN  | - | IN2->QN     | R | NAND2X2 | 1 | 5.4  | 35  | 24 | 18806 | (-,-) |
| DP_alu_div_15_25_g115602/QN  | - | IN1->QN     | F | NAND2X2 | 1 | 5.3  | 29  | 21 | 18826 | (-,-) |
| DP alu div 15 25 g115597/QN  | - | IN2->QN     | R | NAND2X2 | 1 | 5.4  | 33  | 23 | 18849 | (-,-) |
| g5101/QN                     | - | IN1->QN     | F | NAND2X2 | 1 | 10.5 | 74  | 27 | 18876 | (-,-) |
| g5004/QN                     | _ | IN1->QN     | R | NAND2X4 | 3 | 10.6 | 39  | 24 | 18900 | (-,-) |
| g128129/Q                    | - | IN1->Q      | F | XOR2X1  | 1 | 2.8  | 37  | 67 | 18967 | (-,-) |
| g128128/Q                    | - | IN1->Q      | F | OR3X1   | 2 | 12.4 | 53  | 76 | 19042 | (-,-) |
| g19419/QN                    | - | IN1->QN     | R | NAND2X4 | 2 | 16.1 | 47  | 26 | 19068 | (-,-) |
| g19407/QN                    | - | IN2->QN     | F | NAND2X2 | 9 | 20.0 | 65  | 40 | 19108 | (-,-) |
| g19390/QN                    | - | IN1->QN     | R | NOR2X0  | 2 | 4.2  | 72  | 41 | 19149 | (-,-) |
| addinc_ADD_UNS_OP_2_g5620/Q  | - | IN1->Q      | R | AND2X1  | 3 | 7.4  | 46  | 70 | 19220 | (-,-) |
| addinc_ADD_UNS_OP_2_g5449/QN | - | IN1->QN     | F | NAND2X1 | 2 | 4.4  | 44  | 31 | 19251 | (-,-) |
| g128568/QN                   | - | IN3->QN     | R | NAND3X0 | 1 | 2.8  | 58  | 40 | 19290 | (-,-) |
| addinc ADD UNS OP 2 g5400/QN | - | IN1->QN     | F | NAND2X1 | 1 | 2.8  | 41  | 29 | 19319 | (-,-) |
| addinc ADD_UNS_OP_2_g5377/QN | - | IN1->QN     | R | NAND2X1 | 2 | 5.1  | 54  | 29 | 19348 | (-,-) |
| addinc_ADD_UNS_OP_2_g5370/ZN | - | INP->ZN     | F | INVX0   | 3 | 7.2  | 55  | 41 | 19389 | (-,-) |
| addinc_ADD_UNS_OP_2_g5329/QN | - | IN2->QN     | R | NOR2X0  | 1 | 2.5  | 58  | 34 | 19423 | (-,-) |
| addinc_ADD_UNS_OP_2_g5320/QN | - | IN1->QN     | F | NOR2X0  | 1 | 2.5  | 48  | 34 | 19457 | (-,-) |
| addinc_ADD_UNS_OP_2_g5291/QN | - | IN2->QN     | R | NAND3X0 | 4 | 10.9 | 101 | 59 | 19516 | (-,-) |
| addinc_ADD_UNS_OP_2_g5256/QN | - | IN1->QN     | F | NAND2X1 | 1 | 2.8  | 51  | 34 | 19550 | (-,-) |
| addinc_ADD_UNS_OP_2_g5245/QN | - | IN1->QN     | R | NAND2X1 | 1 | 3.9  | 55  | 28 | 19578 | (-,-) |
| addinc_ADD_UNS_OP_2_g5226/Q  | - | IN1->Q      | R | XOR2X1  | 1 | 1.9  | 34  | 64 | 19642 | (-,-) |
| g39551/Q                     | - | IN3->Q      | R | A022X1  | 1 | 1.7  | 46  | 60 | 19703 | (-,-) |
| -20727/0                     | _ | IN1->Q      | R | AND2X1  | 1 | 1.7  | 28  | 54 | 19757 | (-,-) |
| g39727/Q                     |   |             |   |         |   |      |     |    |       |       |