

# **Matched Monolithic Quad Transistor**

MAT14

#### **FEATURES**

Low offset voltage: 400  $\mu$ V maximum High current gain: 300 minimum Excellent current gain match: 4% maximum Low voltage noise density at 100 Hz, 1 mA 3 nV/ $\sqrt{\text{Hz}}$  maximum Excellent log conformance Bulk resistance ( $r_{\text{BE}}$ ) = 0.6  $\Omega$  maximum Guaranteed matching for all transistors

#### **APPLICATIONS**

Low noise op amp front end Current mirror and current sink/source Low noise instrumentation amplifiers Voltage controlled attenuators Log amplifiers

#### **GENERAL DESCRIPTION**

The MAT14 is a quad monolithic NPN transistor that offers excellent parametric matching for precision amplifier and nonlinear circuit applications. Performance characteristics of the MAT14 include high gain (300 minimum) over a wide range of collector current, low noise (3 nV/ $\sqrt{\rm Hz}$  maximum at 100 Hz, I $_{\rm C}$  = 1 mA), and excellent logarithmic conformance. The MAT14 also features a low offset voltage of 100  $\mu V$  typical and tight current gain matching to within 4%. Each transistor of the MAT14 is individually tested to data sheet specifications. For matching parameters (offset voltage, input offset current, and gain match), each of the dual transistor combinations are

#### **PIN CONFIGURATION**



Figure 1.

verified to meet stated limits. Device performance is guaranteed at an ambient temperature of 25°C and over the industrial temperature range.

The long-term stability of matching parameters is guaranteed by the protection diodes across the base emitter junction of each transistor. These diodes prevent degradation of beta and matching characteristics due to reverse bias, base emitter current. The superior logarithmic conformance and accurate matching characteristics of the MAT14 make it an excellent choice for use in log and antilog circuits. The MAT14 is an ideal choice in applications where low noise and high gain are required.

# **TABLE OF CONTENTS**

| Features                   | 1 |
|----------------------------|---|
| Applications               | 1 |
| Pin Configuration          | 1 |
| General Description        | 1 |
| Revision History           | 2 |
| Specifications             | 3 |
| Electrical Characteristics | 3 |
| Absolute Maximum Ratings   | 4 |
|                            |   |
| DEVISION LISTORY           |   |

| Thermal Resistance                  | 4 |
|-------------------------------------|---|
| ESD Caution                         | 2 |
| Typical Performance Characteristics |   |
| Theory of Operation                 |   |
| Applications Information            |   |
| Outline Dimensions                  |   |
| Ordering Guide                      |   |
| Orgering Canide                     | • |

#### **REVISION HISTORY**

#### 12/10—Rev. 0 to Rev. A

| 1 |
|---|
| 4 |
| 9 |
| 9 |
|   |

#### 10/10—Revision 0: Initial Version

## **SPECIFICATIONS**

#### **ELECTRICAL CHARACTERISTICS**

 $T_A = 25$ °C, unless otherwise specified.

Table 1.

| Parameter                                        | Symbol                                                   | <b>Test Conditions/Comments</b>                                          | Min | Тур  | Max  | Unit                       |
|--------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------|-----|------|------|----------------------------|
| DC AND AC CHARACTERISTICS                        |                                                          |                                                                          |     |      |      |                            |
| Current Gain                                     | h <sub>FE</sub>                                          | 10 $\mu$ A ≤ $I_C$ ≤ 1 mA                                                |     |      |      |                            |
|                                                  |                                                          | $0 \text{ V} \le \text{V}_{CB} \le 30 \text{ V}^1$                       | 300 | 600  |      |                            |
|                                                  |                                                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$    | 200 | 500  |      |                            |
| Current Gain Match                               | $\Delta h_{	extsf{FE}}$                                  | $I_{c} = 100  \mu A^{2}$                                                 |     | 1    | 4    | %                          |
|                                                  |                                                          | $0 \text{ V} \leq \text{V}_{CB} \leq 30 \text{ V}$                       |     |      |      |                            |
| Noise Voltage Density                            | e <sub>N</sub>                                           | $I_C = 1 \text{ mA}, V_{CB} = 0^3$                                       |     |      |      |                            |
|                                                  |                                                          | f <sub>O</sub> = 10 Hz                                                   |     | 2    | 4    | nV/√H                      |
|                                                  |                                                          | f <sub>O</sub> = 100 Hz                                                  |     | 1.8  | 3    | nV/√H                      |
|                                                  |                                                          | $f_0 = 1 \text{ kHz}$                                                    |     | 1.8  | 3    |                            |
| Offset Voltage                                   | V <sub>os</sub>                                          | $10  \mu A \le I_C \le 1  \text{mA}^4$                                   |     |      |      | ,                          |
|                                                  | - 05                                                     | $0 \text{ V} \leq \text{V}_{CB} \leq 30 \text{ V}$                       |     | 100  | 400  | иV                         |
|                                                  |                                                          | $-40^{\circ}\text{C} \le \text{T}_{A} \le +85^{\circ}\text{C}$           |     | 120  | 520  | 1 '                        |
| Offset Voltage Change vs. V <sub>CB</sub> Change | $\Delta V_{OS}/\Delta V_{CB}$                            | $0 \text{ V} \leq \text{V}_{CB} \leq 30 \text{ V}^4$                     |     | .20  | 320  | μ.                         |
| onset voltage change vs. vg change               | 7 OS 7 CB                                                | $10  \mu A \le I_C \le 1  \text{mA}$                                     |     | 100  | 200  | nV/√H<br>nV/√H<br>μV<br>μV |
| Offset Voltage Change vs. I <sub>C</sub> Change  | $\Delta V_{OS}/\Delta I_{C}$                             | $10 \mu\text{A} \le I_C \le 1 \text{mA}^4, V_{CB} = 0 \text{V}$          |     | 10   | 50   |                            |
| Offset Voltage Drift                             | $\Delta V_{OS}/\Delta I_{C}$<br>$\Delta V_{OS}/\Delta T$ | $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$                  |     | 10   | 50   | μν                         |
| Offset Voltage Difft                             | ΔV <sub>OS</sub> /Δ1                                     | $I_{C} = 100 \mu\text{A}, V_{CB} = 0 \text{V}$                           |     | 0.4  | 2    | \/\°C                      |
| Breakdown Voltage                                | BV <sub>CEO</sub>                                        | $I_{C} = 100 \mu\text{A},  V_{CB} = 0 \text{V}$ $I_{C} = 10 \mu\text{A}$ | 40  | 0.4  | 2    |                            |
| breakdown voitage                                | DV <sub>CEO</sub>                                        | $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$                  | 40  |      |      |                            |
| Gain-Bandwidth Product                           | £ .                                                      |                                                                          | 40  | 300  |      | _                          |
|                                                  | f <sub>T</sub>                                           | $I_C = 1 \text{ mA, } V_{CE} = 10 \text{ V}$                             |     | 300  |      | MITZ                       |
| Collector Leakage Current                        |                                                          | V 40V                                                                    |     | _    |      | A                          |
| Base                                             | I <sub>CBO</sub>                                         | $V_{CB} = 40 \text{ V}$                                                  |     | 5    |      | 1 -                        |
|                                                  |                                                          | $-40^{\circ}\text{C} \le \text{T}_{A} \le +85^{\circ}\text{C}$           |     | 0.5  |      |                            |
| Substrate                                        | I <sub>cs</sub>                                          | $V_{CS} = 40 \text{ V}$                                                  |     | 0.5  |      |                            |
|                                                  |                                                          | $-40^{\circ}\text{C} \le \text{T}_{A} \le +85^{\circ}\text{C}$           |     | 0.7  |      | pA<br>nA<br>nA             |
| Emitter                                          | I <sub>CES</sub>                                         | $V_{CE} = 40 \text{ V}$                                                  |     | 3    |      |                            |
|                                                  |                                                          | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+85$ °C                           |     | 5    |      | nA                         |
| Input Current                                    |                                                          |                                                                          |     |      |      |                            |
| Bias                                             | l <sub>B</sub>                                           | $I_{C} = 100 \mu A, 0 V \le V_{CB} \le 30 V$                             |     | 165  | 330  | nA                         |
|                                                  |                                                          | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+85$ °C                           |     | 200  | 500  | nA                         |
| Offset                                           | I <sub>os</sub>                                          | $I_{c} = 100  \mu A, V_{CB} = 0  V$                                      |     | 2    | 13   | nA                         |
|                                                  |                                                          | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+85$ °C                           |     | 8    | 40   | nA                         |
| Offset Drift                                     | ΔI <sub>os</sub> /ΔT                                     | $I_{c} = 100  \mu A$                                                     |     |      |      |                            |
|                                                  |                                                          | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+85$ °C                           |     | 100  |      | pA/°C                      |
| Collector Saturation Voltage                     | $V_{CE(SAT)}$                                            | $I_{C} = 1 \text{ mA}, I_{B} = 100 \mu\text{A}$                          |     | 0.03 | 0.06 | V                          |
| Output Capacitance                               | C <sub>OBO</sub>                                         | $V_{CB} = 15 \text{ V}, I_{E}^{5} = 0, f = 1 \text{ MHz}$                |     | 10   |      | рF                         |
| Bulk Resistance                                  | r <sub>BE</sub>                                          | $10  \mu A \le I_C \le 10  \text{mA,V}_{CB} = 0  \text{V}^6$             |     | 0.4  | 0.6  | Ω                          |
| Input Capacitance                                | C <sub>EBO</sub>                                         | $V_{CB} = 15 \text{ V}, I_{E} = 0, f = 1 \text{ MHz}$                    |     | 40   |      | рF                         |

 $<sup>^1</sup>$  Current gain measured at  $I_C=10~\mu A,\,100~\mu A,\,$  and 1 mA.  $^2$  Current gain match  $(\Delta h_{FE})$  defined as:  $\Delta h_{FE}=(100(\Delta I_B)(h_{FE\,min})/I_C).$   $^3$  Sample tested.  $^4$  Measured at  $I_C=10~\mu A$  and guaranteed by design over the specified range of  $I_C$ .  $^5$  See Table 2 for the emitter current rating.

<sup>&</sup>lt;sup>6</sup> Guaranteed by design.

### **ABSOLUTE MAXIMUM RATINGS**

Table 2.

| Parameter                                          | Rating          |
|----------------------------------------------------|-----------------|
| Voltage                                            |                 |
| Collector-to-Base Voltage (BV <sub>CBO</sub> )     | 40 V            |
| Collector-to-Emitter Voltage (BV <sub>CEO</sub> )  | 40 V            |
| Collector-to-Collector Voltage (BV <sub>CC</sub> ) | 40 V            |
| Emitter-to-Emitter Voltage (BV <sub>EE</sub> )     | 40 V            |
| Current                                            |                 |
| Collector Current (I <sub>C</sub> )                | 30 mA           |
| Emitter Current (I <sub>E</sub> )                  | 30 mA           |
| Temperature                                        |                 |
| Storage Temperature Range                          | −65°C to +150°C |
| Operating Temperature Range                        | -40°C to +85°C  |
| Junction Temperature Range                         | −65°C to +150°C |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### THERMAL RESISTANCE

 $\theta_{\text{JA}}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

**Table 3. Thermal Resistance** 

| Package Type | $\theta_{JA}$ | θ <sub>JC</sub> | Unit |
|--------------|---------------|-----------------|------|
| 14-Lead SOIC | 115           | 36              | °C/W |

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 2. Current Gain vs. Collector Current



Figure 3. Current Gain vs. Temperature



Figure 4. Voltage Noise Density vs. Collector Current



Figure 5. Base Emitter-On-Voltage vs. Collector Current



Figure 6. Small Signal Input Resistance vs. Collector Current



Figure 7. Small Signal Output Conductance vs. Collector Current



Figure 8. Saturation Voltage vs. Collector Current



Figure 9. Noise Voltage Density vs. Frequency



Figure 10. Total Noise vs. Collector Current



Figure 11. Collector-to-Base Capacitance vs. Collector-to-Base Voltage



Figure 12. Collector-to-Substrate Capacitance vs. Collector-to-Substrate Voltage



Figure 13. Collector-to-Base Leakage vs. Temperature



Figure 14. Collector-to-Collector Leakage vs. Temperature

# THEORY OF OPERATION APPLICATIONS INFORMATION

To minimize coupling between devices, tie one of the substrate pins (Pin 4 or Pin 11) to the most negative circuit potential. Note that Pin 4 and Pin 11 are internally connected.

#### **Applications Current Sources**

MAT14 can be used to implement a variety of high impedance current mirrors as shown in Figure 15, Figure 16, and Figure 17. These current mirrors can be used as biasing elements and load devices for amplifier stages.



Figure 15. Unity-Gain Current Mirror,  $I_{OUT} = I_{REF}$ 

The unity-gain current mirror shown in Figure 15 has an accuracy of better than 1% and an output impedance of more than 100 M  $\Omega$  at 100  $\mu A$  .

Figure 16 and Figure 17 each show a modified current mirror; Figure 16 is designed for a current gain of two (2), and Figure 17 is designed for a current gain of one-half (½). The accuracy of

these mirrors is reduced from that of the unity-gain source due to base current errors but remains better than 2%.



Figure 16. Current Mirror,  $I_{OUT} = 2(I_{REF})$ 



Figure 17. Current Mirror,  $I_{OUT} = \frac{1}{2}(I_{REF})$ 

Figure 18 is a temperature independent current sink that has an accuracy of better than 1% at an output current of 100  $\mu A$  to 1 mA. A Schottky diode acts as a clamp to ensure correct circuit startup at power-on. Use 1% metal film type resistors in this circuit.



Figure 18. Temperature Independent Current Sink,  $I_{OUT} = 10 \text{ V/R}$ 

## **OUTLINE DIMENSIONS**



#### COMPLIANT TO JEDEC STANDARDS MS-012-AB

CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 19. 14-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-14)

Dimensions shown in millimeters and (inches)

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                             | Package Option |  |  |  |
|--------------------|-------------------|-------------------------------------------------|----------------|--|--|--|
| MAT14ARZ           | −40°C to +85°C    | 14-Lead Standard Small Outline Package [SOIC_N] | R-14           |  |  |  |
| MAT14ARZ-R7        | -40°C to +85°C    | 14-Lead Standard Small Outline Package [SOIC_N] | R-14           |  |  |  |
| MAT14ARZ-RL        | −40°C to +85°C    | 14-Lead Standard Small Outline Package [SOIC_N] | R-14           |  |  |  |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

**NOTES** 

# **NOTES**

| MAT14 |  |
|-------|--|
|-------|--|

NOTES

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Analog Devices Inc.:

MAT14ARZ-R7 MAT14ARZ-RL MAT14ARZ