# // Review --PLD→FPGA --use FPGAs because -speed up design process -reduced cost -increase design and operational efficiency -reuse/adapted/upgraded because of programmability Verification FPGA design flow Design entry **Behavioral Simulation** -check syntax and logic -functional simulation -translate design into an actual circuit -create a netlist with synthesis logic elements and their interconnections -minimizing logic needed Timing analysis -accurate picture of -translate expected behavior -map implementation -using actual pins, logic -place and route blocks, I/O blocks and -uses the user interconnections within constrains **FPGA** -generate bitstream Program FPGA file X.bit C function int main ( Verilog Module module main ( );

endmodule

### Verilog Syntax Classification

#### --Definitions

-nets, registers, tasks, and functions

//nets and registers are common in use

//nets: wires, a way to transfer/transmit the value (logic 0/1)

//registers: data storage/memory

#### --Declarative Code

- -continuous assignments
- -module (and primitive) instantiations

//declarative code describe the functionality and structure of system

//continuous assignments: to design combinational circuits- no storage; time-independent

#### -- Procedural Code

-initial and always blocks

//to describe the functionality of both combinational and sequential circuits-memory (from registers)

### Verilog nets

--Nets are used to connect model components together (like wires in a circuit)

### net\_type [range] [delay3] list\_of\_net\_identifiers;

//[range]: [most significant code: most least code]

//[delay3]: propagation delay, non-synthesizable code, only for simulation

wire w1, w2, w3; //create 3 single bit wires named w1, w2, w3

wire [7:0] w4, w5; //create 2 8-bit wide wires named w4 and w5

wire [31:0] #5 \_test; /\*create 1 32-bit wide wire named test that is simulated with 5 units of propagation delay\*/

reg [63:0] mem; //create 1 64-bit register named mem

#### --Net types

wire, tri, tri0, tri1, wand, wor, triand, trior, supply0, supply

#### --Identifiers

Comprised of any number of letters, digits, "\_", and "\$"

First character must be alphabetic or " "



# Verilog Primitive Modeling

gate structure



| OR   | AQ                    | Y=A+B               |                                                                        |
|------|-----------------------|---------------------|------------------------------------------------------------------------|
| NOT  | A—out                 | Y=A'                |                                                                        |
| NAND | AQ                    | Y= (A.B)'           | If at least one of the input is 0, then Y is '1'. Opposite to AND gate |
| NOR  | $A \longrightarrow Q$ | Y=(A+B)'            | If at least one of the input is 1, then Y is '0'. Opposite to OR gate  |
| XOR  | $A \longrightarrow Q$ | Y=A ⊕ B<br>=A'B+AB' | When both inputs are same, the output is '0'.                          |
| XNOR | AQ                    | Y=A⊙B<br>=AB+A'B'   | When both inputs are same, the output is '1'.                          |
|      |                       |                     |                                                                        |

# **Vivado**

- ✓ Design Sources (2)
  Mux4 (Example1.v)
  - FullAdder (Example1.v)
- 2 modules within the file Example1.v
- top module: the module that will be synthesized
- Not top module: must make it top module in order to synthesize it (right-click and select the "set as top" option)

# Verilog Primitive Modeling

### --prim instance\_name (out(s), in(s));

Vivado

2 modules within the file Example1.v

top module: the module will be synthesized

non-top module: must make it as the top module to synthesis it

# 3-input majority circuits

| a | b | С | X |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 1 |

| 1 | 1 | 0 | 1   |
|---|---|---|-----|
| 1 | 1 | 1 | 1 1 |

X(SOP)=a'bc+ab'c+abc'

K-map:



X=ab+ac+bc

# Testbench Using Verilog

Verilog testbench properties

- --contain a teat module
  - -no I/O ports
  - -include registers to hold test values to input into the module being tested
  - -include wires to monitor the output(s) of the module being tested

Synthesis successfully only means the code can be configured in hardware into the net list to fit into the FPGA, but Test can perform if it's functionally correct

## **Tester**



//A, B, C: registers

-used to provide input test values

//X: wire

-used for monitoring

-to perform testing of module, update the values stored in the input registers and read the resulting output values on the output wires

<u>Primitive Modeling</u>: realize a digital circuit using logic gate primitives

- -require the circuit schematic
- -describing physical structure of combinational circuit

<u>Dataflow Modeling</u>: realize a digital circuit using Boolean expressions

-require the Boolean expressions

## Verilog Numbers

number\_of\_bits'base\_identifier digits

e.g.

4'd5 → 0101

8'b101 > 0000 0101

 $12^{\circ}h58B_3 \rightarrow 0101\ 1011\ 0011\ //'_{\circ}$  is no sense, just for readable

12'Hxa → xxxxxxxx1010 // x means unknown

596 → 1001010100 /\*default base is decimal and numbers of the bits will match whatever is needed for the number\*/

 $2^{\circ}hE \rightarrow \frac{1100}{11}$  would be truncated

wire [3:0] w1; /\*How to set w1 to 5? Take the w1=1010 as example. Number on that base is decimal, and w1=1111110010(b). But w1 is only 4-bit, so w1=0010. \*/

/\* w1=5; don't use this format, use w1=4'd5 or w1=4'b0101. \*/

#### Verilog Operators

| Basic      | OPERATION DESCRIPTION RE |                  | RESULT    |
|------------|--------------------------|------------------|-----------|
| Arithmetic | + - * / %                | Basic arithmetic | Multi-bit |
| Relational | >>= < <=                 | compare          | One-bit   |

//% is modules, which is remainder from integer division.

// RESULT

#### e.g. 4'b1010+4'b0101→4'b1111

//4'b1010 and 4'b0101 are operands, and 4'b1111 is result

//multi-bit operands → multi-bit result

//result size will match operand size in most cases excepted it's set.

//Relations

//used in behavioral modeling

//Relation's result is 1 bit and the T is 1, while F is 0.

| Equality | OPERATION DESCRIPTION |                             | RESULT  |  |
|----------|-----------------------|-----------------------------|---------|--|
| Logical  | <b>  </b>             | Equality not including Z, X | One-bit |  |
| Case     | Case === !==          |                             | One-bit |  |

//Logical is like relational and checking for equality, and the result is 1 bit and the T is 1, while F is 0.

//Case will compare the operands bit by bit. If the bases are different, the result must be F.

| Boolean   | OPERATION           | DESCRIPTION                   | RESULT  |  |
|-----------|---------------------|-------------------------------|---------|--|
| Logical   | &&   !              | Simple logic                  | One-bit |  |
| Bit-wise  | ~ &   ^^~           | Vector logic operation        | One-bit |  |
| Reduction | & ~&  ~  ^<br>^~ ~^ | Perform operation on all bits | One-bit |  |

Bitwise operators and reduction operators are all represented by the same notation. The key to distinguishing these operators is the number of operands.

```
//&& is AND, || is OR and ! is NOT.
```

If an operand is not 0 it is equivalent to logic 1. If an operand is equal to 0, it is equivalent to logical 0. If any of its bits are x or z, it's the same thing as x.

//~ is NOT, & is AND, | is OR, ^ is XOR, and ~^or^~ is XNOR. They are for each operand bit.

//& is reduction AND, ~& is reduction NAND, | is reduction OR, ~| is reduction NOR, ^ is reduction XOR, and ^~or~^ is reduction XNOR.

Reduction uses a single operand and the result is for whole operand.

//E.G.

| Shift            | OPERATION                                                                | DESCRIPTION                 | RESULT    |
|------------------|--------------------------------------------------------------------------|-----------------------------|-----------|
| Logical Right    | >>n                                                                      | Zero-fill<br>Shift n places | Multi-bit |
| Logical Left     | < <n< th=""><th>Zero-fill<br/>Shift n places</th><th>Multi-bit</th></n<> | Zero-fill<br>Shift n places | Multi-bit |
| Arithmetic Right | >>>n                                                                     |                             | Multi-bit |
| Arithmetic Left  | << <n< th=""><th></th><th>Multi-bit</th></n<>                            |                             | Multi-bit |

//Logical shift's key is 0-fill shift n places.

shifting 4'b1001 
$$<<1 \rightarrow 4$$
'b0010  
4'b1001  $<<3 \rightarrow 4$ 'b1000  
4'b1101  $>>1 \rightarrow 4$ 'b0110

# Verilog Assignments Continuous assignments assign [delay3] list\_of\_net\_assignments; -Delay is propagation delay and for simulation only. -Left-hand side of assignment must be a net. -Continuous assign statements are not executed in source order. E.G. wire a, b, c; (1) assign c=a/b; (2) assign a=1'b1; $\bigcirc$ assign b=1'b0; //Example: create <u>a parity bit circuit</u>(奇偶位电路) $TX(transmitter) \rightarrow RX(receiver)$ //8-bit data→provide error detection in the transmit and receive process using a parity bit 10101010 ↓ 8-bit data 10101010\_ //'\_' is the parity bit -set by TX and read by RX -Even: set parity bit to a 1/0 so that the total number of 1s transmitted (data + parity bit) is even -Odd: set parity bit to a 1/0 so that the total number of 1s transmitted (data + parity bit) is odd //Back to the example, $101010101 \rightarrow Odd$ , $101010100 \rightarrow Even$ . 101010101//transmitted with odd parity 001010101//receiver, count 4 1s which is even, therefore data is in error //Traditional design process 1) Truth table with 8 inputs and parity bit outputs 2) Generate a Boolean expression 3) Minimize data-in(8-bit)→Even Parity→data-out(9-bit) -use reduction XOR operator to reduce 8-bit data to an Even Parity bit XOR: $10101010 \rightarrow 1^{0}^{1}^{0}^{1}^{0}^{1}^{0}^{1}^{0} \rightarrow 0$ (even parity bit) $11100000 \rightarrow \dots \rightarrow 1 \text{(even)}$ module Even Parity (data in, data out); input [7:0] data\_in; output [8:0] data\_out; assign data\_out [8:1] =data\_in; assign data out[0] = data in; //store parity bit into LSB endmodule

EvenParity UUT(.data\_in(d\_in),.data\_out(d\_out));

by the transmitter and receiver on how they place.

--EvenParity module testbench

//Sometimes the parity bit is after the most significant bit, and sometimes it's before the least significant bit. It would be determined

// EvenParity is the module being instantiated.

//UUT is the instance name.

//.date\_in/.date\_out are port names from the module EvenParity.

//d\_out/d\_in are net names from the testbench.

//Above are dot notation to directly connect the ports.

## -Full Adder Example



 $A+B+Cin \rightarrow Cout+Sum$ , if A and B are n-bit wide, Sum is also wide.

If Sum=A+B+Cin, only capture the least significant m-bit and  $\{Cout, S\}=A+B+Cin; // capture n+1 bits and store to Cout and S // <math>\{\}$  is concatenation operator.

//Cout is msb and S is lsb

| A | В | $C_{in}$ | Cout | 5 |
|---|---|----------|------|---|
| 0 | 0 | 0        | 0    | 0 |
| 1 | 0 | 0        | 0    | 1 |
| 0 | 1 | 0        | 0    | 1 |
| 1 | 1 | 0        | 1    | 0 |
| 0 | 0 | 1        | 0    | 1 |
| 1 | 0 | 1        | 1    | 0 |
| 0 | 1 | 1        | 1    | 0 |
| 1 | 1 | 1        | 1    | 1 |

n-nit wide. The result is (n+1)-bit

store to Sum.

### -4:1 Mux Example



```
//use bitwise operators
module Mux4 DF(S,D,Y);
input [3:0] D;
input [1:0] S;
output Y;
assign Y=(\sim S[1]) & (\sim S[0]) & (D[0]) |
           (\sim S[1]) & (S[0]) & (D[1]) |
           (S[1]) & (\sim S[0]) & (D[2]) |
           (S[1]) & (S[0]) & (D[3]);
endmodule
Behavioral Modeling

    Logic circuit described based on behavior of outputs

   with relation to the circuit inputs
    - Highest level of abstraction in Verilog modeling of logic
      circuits
    - Requires logic synthesis to create gate-level logic circuit

    Commonly used with sequential logic circuits

    Gate realization not needed prior to modeling

- just look at the behavior of the circuit
- highest level of abstraction
- Commonly used with sequential logic circuits
reg [range] list of register identifiers;
//reg: reg types
//[range]: [msb:lsb]
-procedural blocks //assign values to registers
     -initial
     -always @ (sensitive/trigger list)
               -trigger on the change in level of a signal
                    always @ (a)
                   always @ clr
                    -always blocks triggered when a or clr change values, 0 \rightarrow 1 or 1 \rightarrow 0
               -trigger on a specific edge of a signal
                    always @ (posedge clk)
                    always @ (negedge clk)
                   - always blocks triggered @ rising edge of 'clk' or falling edge of 'rst'
E.G.
```

-level change triggered

//RST: asynchronous reset, -logic low makes Q low

//read-list:https://lambdageeks.com/d-flip-flop-circuit-working-truthtable-differences/

wire in, clk, rst;

reg out;

always @ (posedge clk, negedge rst)

begin

out= D & rst;//rst fall, out=0

end

# Verilog Procedural Blocks

Only registers can be assigned within a procedural block.

- -always: loops for continuous execution
- -initial: execute only once at time zero, and it's by synthesizer
- //Multiple procedural statements within the body of a procedural block must be bracketed by **begin** and **end** keywords. But when the

**begin** – **end** bracketing encloses only one procedural statement it is not mandatory.

-initial Statements

initial begin

```
clk = 0;
reset = 0;
req_0 = 0;
req_1 = 0;
```

end

//clk, reset, req\_0, and req\_1 are all registers.

//initial means at time 0, all values are 0.

- always assignment
- · An always block should have a sensitive list(trigger) or a delay associated with it
- · The sensitive list tells the always block when to execute the block of code
- The @ symbol after always indicates that the block will be triggered "at" the condition in parenthesis

#### Procedural blocking assignments (=)

- -not executed by FPGA, but by Vivado during synthesis into hardware
- -A blocking assignment uses a reg data type on the left-hand side and an expression on the right-hand side of an equal sign
- -May contain intra-assignment delay or event control

E.G. Blocking (=)

initial begin:
b=1;
#100; //delay
b=#80 0;
b=#120 1;
...

Procedural nonblocking a

-When flow reaches a non-blocking assignment, the right-hand side of the assignment is evaluated and will be scheduled for the left-hand side reg to take place when the intra-assignment control is satisfied

### E.G. nonblocking



reg A, B;

initial

begin

A=0

end always @ (posedge clk) begin
A=~A;
B=A;
end //A=1,B=1
or
reg A, B;
initial
begin

A=0

end

always @ (posedge clk)

begin

A<=~A;

B<=A;

end //A=1,B=0

//5-bit serial-in serial-out shift register



### **NON-BLOCKING**



module SR4\_NB(din, dout, clk); //4-bit shift register non-blocking

input din, clk;

output dout;

reg [3:0] Q;

always @ (posedge clk) //model the shifting within the shift register begin

Q [0] <=din;//serial inputs

 $Q[1] \le Q[0];$ 

 $Q[2] \le Q[1];$ 

 $Q[3] \le Q[2];$ 

```
end
assign dout=Q[3]; //serial output updates when Q[3] value changes
endmodule
//Tester
module Tester();//testbench to test the non-blocking SR4
```

reg din, clk;

wire dout;

SR4\_NB UUT (.din(din), .clk(clk), .dout(dout));

initial

begin

clk=1'b0;

din=1'b1;

#5;

clk=~clk;

#5;

clk=~clk;

#5;

clk=~clk;

#5;

clk=~clk;

#5;

#5;

clk=~clk;

clk=~clk;

**#5**;

clk=~clk;

#5;

clk=~clk;

#5;

clk=~clk;

end endmodule



-show the [3:0] dout values



```
module SR4 NB(din, dout, clk); //4-bit shift register non-blocking
input din, clk;
output [3:0] dout;
reg [3:0] Q;
always @ (posedge clk) //model the shifting within the shift register
begin
    Q[0]<=din;//serial inputs
    Q[1] \le Q[0];
    Q[2] \le Q[1];
    Q[3] \le Q[2];
end
assign dout=Q; //serial output updates when Q[3] value changes
endmodule
//Tester
module Tester();//testbench to test the non-blocking SR4
reg din, clk;
wire [3:0] dout;
SR4_NB UUT (.din(din), .clk(clk), .dout(dout));
initial
begin
clk=1'b0;
din=1'b1;
#5;
clk=~clk;
#5;
clk=~clk;
#5;
clk=~clk;
#5;
clk=~clk;
#5;
clk=~clk;
#5;
```

clk=~clk;

```
clk=~clk;
#5;
clk=~clk;
#5;
clk=~clk;
end
```

#5;



-initialize shift register

module SR4\_NB(din, dout, clk); //4-bit shift register non-blocking

input din, clk;

output [3:0] dout;

reg [3:0] Q;

initial

begin

Q=4'b0; //initialize shift register to be clear

end

always @ (posedge clk) //model the shifting within the shift register

begin

Q[0]<=din;//serial inputs

 $Q[1] \le Q[0];$ 

 $Q[2] \le Q[1];$ 

 $Q[3] \le Q[2];$ 

end

assign dout=Q; //serial output updates when Q[3] value changes

endmodule

//Tester is as same as the second



### **Blocking**



module SR4\_B(din, dout, clk); //4-bit shift register non-blocking

input din, clk;

output [3:0] dout;

reg [3:0] Q;

- 9 [- - - ] 🔻

initial begin

Q=4'b0; //initialize shift register to be clear

end

always @ (posedge clk) //model the shifting within the shift register

begin

Q[0]=din;//serial inputs

Q[1]=Q[0];

Q[2]=Q[1];

Q[3]=Q[2];

end

assign dout=Q; //serial output updates when Q[3] value changes

endmodule

//Tester

module Tester();//testbench to test the non-blocking SR4

reg din, clk;

wire [3:0] dout, dout2;

SR4\_NB UUT (.din(din), .clk(clk), .dout(dout));

SR4\_B UUT2 (.din(din), .clk(clk), .dout(dout2));

initial

begin

clk=1'b0;

din=1'b1; **#5**; clk=~clk; #5; clk=~clk; **#5**; clk=~clk; #5; clk=~clk; #5; clk=~clk; **#5**; clk=~clk; #5; clk=~clk; #5; clk=~clk; #5; clk=~clk; end

### endmodule



--combinational circuits→blocking assignments



--sequential circuits→non-blocking assignments



- -If several assignments appear at the same real time in a procedural body, the last assignment overrides all others.
- -If program flow in two procedural bodies reaches assignments to the same reg at exactly the same time (multi-sources/race condition, which should be avoid), the outcome of the value assigned to the left-hand side of the assignment will not be known.

```
-use always to Test
module Tester();//testbench to test the non-blocking SR4
reg din, clk;
wire [3:0] dout, dout2;
SR4_NB UUT (.din(din), .clk(clk), .dout(dout));
SR4_B UUT2 (.din(din), .clk(clk), .dout(dout2));
initial
begin
    clk=1'b0;
    din=1'b1;
end
always//run continuously to generate clokck signal
begin
    clk=~clk;
```

endmodule

end

#5;



-reduce the chance of race

```
reg din, clk;
wire [3:0] dout, dout2;
SR4_NB UUT (.din(din), .clk(clk), .dout(dout));
SR4_B UUT2 (.din(din), .clk(clk), .dout(dout2));
initial
begin
    clk=1'b0;
    din=1'b1;
end
always//run continuously to generate clokck signal
begin
    #5;
    clk=~clk;
end
```

module Tester();//testbench to test the non-blocking SR4

### endmodule



### Verilog Conditional Statements

- Procedural conditional (?) operator
  - -Compact single-way conditional expression

 $test\ ?\ true\_expression: false\_expression$ 

e.g.

wire [3:0] a, b, max;

assign max=(a>b)? a:b;

- Procedural **if else else if** statements
  - -if part of statement only taken for conditions equal
  - -Use of begin-end bracketing is optional (if only 1 statement)
  - -The else if statement is really a nested if statement within the original else statement
- -In coding combinational circuits, it is recommended that the last else of a group of nested if-else statements appears without an if

1 equals 0, z,x

//2-bit mux example

```
module mux2 (S, din, dout);
    input S;
                                                                        dout
    input [1:0] din;
    output dout;
                      // or output reg dout;
    reg dout;
always @ (S, din) //S and din are inputs
begin
    if (S==1'b0) //use == to justify equal or not
         begin
             dout=din[0];
         end
         else
         begin
             dout=din[1]; //use blocking assignments for combinational logic
         end
end
endmodule
• Procedural case statement
   Convenient multi-way selection statement
   case (expression)
```

- Compares an expression to a series of cases and executes the statement or statement group associated with the first matching case

```
case1: statement;
      case2: statement;
      default: statement;
    endcase
//2-bit mux example
    module mux2 (S, din, dout);
    input S;
    input [1:0] din;
    output reg dout;
    always @ (S, din)
    begin
             case(S)
                  1'b0: dout=din [0];
                  1'b1: dout=din [1];
                  default: dout=0;
```

endcase

end



# **Verilog Iterative Statements**

```
Verilog Loops

-use to replicate hardware //make copies of the hardware

-control variable //often integer numbers

1.initialed

2.test

-Verilog requires all loops to have a fixed number of iterations

3.updated

-Verilog does not have auto increment/decrement operators like C (++/--)
```

- Procedural for statement
  - -Used for indexed looping

```
for (init_assignment; constant expression; step)
```

begin

··· // statements to repeat

end

// constant expression is test and step is updated

-Can be nested or combined with other procedural statements

-use for loop to initialize a memory element



mem= 8'b0; //initialize reg to 0



mem[1] = 8'b0;

mem[2] = 8'b0;

•••

```
integer cnt;
         initial
         begin
              for (cnt=0; cnt<1024; cnt=cnt+1)
              begin
                  mem[cnt]=8'b0;
              end
· Procedural while statement
 -Executes as long as a conditional expression evaluates as true
      while (conditional expression)
      begin
      ··· // statements to repeat
      end
e.g.
for (cnt=0; cnt<1024; cnt=cnt+1)
              begin
                  mem[cnt]=8'b0;
              end
can be turned into
cnt=0; //initialize control variable
while(cnt<1024) //test control variable
begin
    mem[cnt]=8'b0;
    cnt=cnt+1; //update control variable
```

mem[1023] = 8'b0;

# Verilog Behavioral Modeling Applications

- 3-to-8 address decoder



r@udavton.edu

end

a0, a1, a2: binary address to memory location, allows to select which line of the memory to access

```
//3-to-8 address decoder in Verilog
1) implement with case statement
module decoder_38( in_data, oeb, out_data);
input wire [2:0] in_data;
input oeb;
output reg [7:0] out data;
always @(in_data,oeb)
begi
    if(oeb==1'b0)
    begin
         case(in_data)
             3'b000: out_data=8'b0000_0001;
             3'b001: out data=8'b0000 0010;
             3'b010: out data=8'b0000 0100;
             3'b011: out_data=8'b0000_1000;
             3'b100: out_data=8'b0001_0000;
             3'b101: out_data=8'b0010_0000;
             3'b110: out data=8'b0100 0000;
             3'b111: out_data=8'b1000_0000;
             default:out data=8'b0000 0000;
         endcase
      end
      else
      begin
         out_data=8'b0000_0000;
      end
end
endmodule
2) implement with shift operation
   000-8'b0000_0001
   010→8'b0000 0100
   8'b0000 0001<<010 - 8'b0000 0100
   module decoder_38( in_data, oeb, out_data);
   input wire [2:0] in_data;
   input oeb;
   output [7:0] out_data;
   //use continuous assignment
   assign out_data=(oeb==1'b0) ? (8'b0000_0001<<in_data):(8'b0000_0000);
   endmodule
```

oeb: output to function as a decoding of the input when oeb=0 to enable

```
-set out_data [in_data] = 1'b1;
   //set each bit of out_data based upon in_data
        module decoder_38( in_data, oeb, out_data);
        input wire [2:0] in_data;
        input oeb;
        output [7:0] out_data;
        reg [7:0] out_data;
        integer cnt;
        always @ (in_data, oeb)
        begin
             if (oeb ==1'b0)//output is enabled
                  for(cnt=0; cnt<8; cnt=cnt+1) //set the value for each bit of the output</pre>
                  begin
                       if(cnt==in_data) //check if current bit location equals to the input value
                       begin
                            out_data[cnt]=1'b1;
                       end
                       else
                       begin
                            out_data[cnt]=1'b0;
                       end
                  end
             end
   end
endmodule
```

3) implement with a for loop

# • Combinational logic circuit examples



|         | 2.5000000 | ARING<br>UTS |         |       | CASCADING<br>INPUTS |       |       | OUTPUTS |       |
|---------|-----------|--------------|---------|-------|---------------------|-------|-------|---------|-------|
| A3, B3  | A2, B2    | A1, B1       | A0, B0  | A > B | A < B               | A = B | A > B | A < B   | A = 8 |
| A3 > B3 | ×         | ×            | ×       | ×     | ×                   | ×     | н     | L       | L     |
| A3 < B3 | ×         | ×            | ×       | X     | ×                   | ×     | L     | н       | L     |
| A3 = B3 | A2 > B2   | ×            | ×       | ₩ ×   | ×                   | ×     | н     | L       | L     |
| A3 = B3 | A2 < B2   | ×            | ×       | ×     | ×                   | ×     | L     | н       | L     |
| A3 = B2 | A2 = B2   | A1 > B1      | ×       | ×     | ×                   | ×     | н     | L       | L     |
| A3 = B3 | A2 = B2   | A1 < B1      | ×       | ×     | ×                   | ×     | L     | н       | L     |
| A2 = B3 | A2 = B2   | A1 = B1      | A0 > B0 | ×     | ×                   | ×     | н     | L       | L     |
| A3 = B3 | A2 = B2   | A1 = B1      | A0 < B0 | ×     | ×                   | ×     | L     | н       | L     |
| A3 = B3 | A2 = B2   | A1 = B1      | A0 = B0 | н     | L                   | L     | н     | L       | L     |
| A3 = B3 | A2 = B2   | A1 = B1      | A0 = B0 | L     | н                   | L     | L     | н       | L     |
| A3 = B3 | A2 = B2   | A1 = B1      | A0 = B0 | ×     | ×                   | н     | L     | L       | н     |
| A3 = B3 | A2 = B2   | A1 = B1      | A0 = B0 | н     | н                   | L     | L     | L       | L     |
| A3 = B3 | A2 = B2   | A1 = B1      | A0 = B0 | L     | L                   | L     | н     | н       | L     |

//logic block diagram, the actual circuit, truth table



module comp4 (A, B, iAltB, iAeqB, iAgtB, oAltB, oAeqB, oAgtB);

input [3:0] A,B;

input iAltB, iAeqB, iAgtB;

output reg oAltB, oAeqB, oAgtB;

always @ (A, B, iAltB, iAeqB, iAgtB)

begin

//reset all output regs

oAltB=1'b0;

oAeqB=1'b0;

```
oAgtB=1'b0;
    if(A>B)
    begin
         oAgtB=1'b1;
    end
    else if (A<B)
    begin
         oAltB=1'b1;
    end
    else if (A==B)
    begin
         //check cascading input
         case({iAgtB, iAltB, iAeqB})
              3'b100: oAgtB=1'b1;
              3'b010: oAltB=1'b1;
              3'b001: oAeqB=1'b1;
              3'b000: begin
                            oAgtB=1'b1;
                            oAltB=1'b1;
                        end
              default:
                        begin
                            oAgtB=1'b0;
                             oAltB=1'b0;
                             oAeqB=1'b0;
                        end
         endcase
    end
end
endmodule
-Vivado Synthesis Waring
    -inferring latch for variables xxx register
    //latch: maintain values
             -caused when a registered is updated within a conditional expression inside a procedural block, but the register is not
updated in all branches of the conditional
· Coding pitfalls
    -Assigning a variable within multiple procedure blocks
             //Race condition → non-deterministic operations
    -Forgetting to include all inputs in sensitivity list
             //Use of implicit sensitivity lists always @ (*)
```

- -Warning: Failure to assign all controlled outputs on every
  - //iteration of a procedural block (inferred latch)
- -Error: Failure to use a constant iteration count results
  - //in an unsynthesizable code (for / while)

## Structural Modeling

- Digital system (logic circuit) described using instantiation of one or more design modules
  - -Built-in primitives
  - -Dataflow models
  - -Behavioral models
- Focuses on interconnections between lower-level design modules
- Requires logic synthesis to create gate-level logic circuit

#### top module:

- **①**instantiation
- (2)interconnections

### Module Instantiation

- A module may be composed of instances of other modules
- The full hierarchical path name of each module specifies its location in the hierarchy
- Only top level module is instantiated by its module definition
- Decoder Example

- Develop a decoder to translate a 4-bit hexadecimal number





-Seg 7 module



-Bin2BCD module

- -shift and add 3 methods
- ①shift binary value left 1 bit into BCD bits
- ②if any BCD digital is >=5, then add 3 to the digit

:repeat 8 times to get 8-bit input into BCD outputs





anode: 阴极,

0=number on,

1=number off

cathode: 阳极;

0=segment on,

o segment

30



```
end
         2'b11://thousands
              begin
                   out=7'b1111111;
                   an=4'b0111;
              end
        endcase
end
endmodule
module bin2BCD(bin, ones, tens, hunds);
input [7:0] bin;
output [3:0] ones, tens, hunds;
reg [19:0] temp; //temporary register to hold 8-bit binary input and BCD output during shifting and add 3 process
integer cnt; //control variable for the for loop
always @ (bin)
begin
    temp={12'b0, bin}; //concatenate 12 bits of 0 with binary input and store to temp register
    //perform the shift and add 3 algorithm 8 times
    for (cnt=0; cnt<8; cnt=cnt+1)
    begin
         temp = temp << 1;//shift temp register to left by 1
         if(cnt<7)//first shifts
         begin
              //test each BCD output >=5
              if(temp[11:8]>=5)//if ones digit >=5
              begin
                   temp[11:8]=temp[11:8]+3;
              end
              if(temp[15:12]>=5)//if tens digit >=5
              begin
                   temp[15:12]=temp[15:12]+3;
              end
              if(temp[19:16]>=5)//if hunds digit >=5
              begin
                   temp[19:16]=temp[19:16]+3;
              end
         end
      end
```

end

```
assign tens=temp[15:12];
assign hunds=temp[19:16];
endmodule
module Seg7 (BCD, out);
input [3:0] BCD;
output reg [6:0] out;
always @ (BCD)
begin
    case(BCD) //care about the lsb and msb
         4'b0000:out=7'b1000000;
         4'b0001:out=7'b1111001;
         4'b0010:out=7'b0100100;
         4'b0011:out=7'b0110000;
         4'b0100:out=7'b0011001;
         4'b0101:out=7'b0010010;
         4'b0110:out=7'b0000010;
         4'b0111:out=7'b1111000;
         4'b1000:out=7'b0000000;
         4'b1001:out=7'b0010000;
         default: out=7'b1111111; //turn off display if invalid number
         endcase
end
endmodule
```

# **Sequential Circuit Applications**

### **Sequential Circuits**

assign ones=temp[11:8];

- Contain both combinational logic and memory elements
  - -Flip-flops
  - -Shift registers
  - -Counters



# Flip Flops

```
· Asynchronous Flip-flop Inputs
           -Inputs that affect the state of the flip-flop independently of the clock signal
           -Preset (PRE)
              • Places the flip-flop into the SET state
           -Clear (CLR)
              • Places the flip-clop into the RESET state
            -Must be included within always block sensitivity list
Sequential Circuits Examples
    D flip-flop with asynchronous PRE and CLR
    PRE: set state =1. CLR: set state =0
module DFF (clk, D, clr, pre, Q, Qnot);// clr, pre are active high
input clk, D, clr, pre;
output reg Q;
output Qnot;
always @ (posedge clk, posedge clr, posedge pre)
begin
    //first look at asynchronous inputs
    if(clr==1'b1)
    begin
        Q<=1'b0;
    else if (pre==1'b1)
    begin
        Q<=1'b1;
    end
    else
    begin
        Q<=D;
    end
end
assign Qnot=~Q;
endmodule
```

### **Shift Registers**

Type
-Free-running
-Universal

- Behavior (on active clock edge)
  - -If asynchronous clear is true,

Register is loaded with zeros

- -If asynchronous load is true and clear is false, //parallel load
  - Register is loaded from the data inputs
- -If asynchronous load and clear are both false,

Register contents are shifted according to value of Shift control

//Shift control=1→shift right; Shift control=0→shift left

-Else ignore asynchronous input values

### Universal 4-bit shift register



```
module shiftreg (data_in, clk, clr, load, sc, load_data, data_out);
input data_in, clk, clr, load, sc;
input [3:0] load_data;
output data_out;
reg [3:0] R;
```

always @ (posedge clk, posedge clr, posedge load) //clr and load are asynchronous inputs

```
:c (
```

begin

```
if (clr==1'b1)
begin
     R<=0;
end
else if(load==1'b1)
begin
     R<=load_data;
end
else
begin
     if(sc==1'b1)//shift right
     begin
     R<={data_in, R[3:1]};
end</pre>
```

```
else//shift left
         begin
              R \le \{R[2:0], data_in\};
         end
     end
end
assign data out=(sc==1'b1)?R[0]:R[3];
endmodule
-reuse modules with different sized entities
    -for 8-bit→replace 3 with 7 and 2 with 6
    -for 8-bit→replace 3 with 15 and 2 with 14
    //each change to the module, need to resynthesize code and implement into a new bit file
module shiftreg (data in, clk, clr, load, sc, load data, data out);
input data_in, clk, clr, load, sc;
input [3:0] load_data;
output data_out;
reg [3:0] R;
always @ (posedge clk, posedge clr, posedge load) //clr and load are asynchronous inputs
begin
    if (clr==1'b1)
     begin
         R<=0;
     end
     else if(load==1'b1)
     begin
          R<=load_data;
     end
     else
     begin
         if(sc==1'b1)//shift right
         begin
               R \le \{data in, R[3:1]\};
         end
         else//shift left
         begin
              R \le \{R[2:0], data_in\};
         end
     end
end
```

```
-single module that can be implement with the designed register width without being resynthesized
         -use parameters to set shift register width
              -create an n-bit register using a parameter named width
module shiftreg (data in, clk, clr, load, sc, load data, data out);
parameter width=4;//by default shift register is 4-bits wide
input data in, clk, clr, load, sc;
input [(width-1):0] load_data;
output data out;
reg [(width-1):0] R;
always @ (posedge clk, posedge clr, posedge load) //clr and load are asynchronous inputs
begin
     if (clr==1'b1)
     begin
         R<=0;
     end
     else if(load==1'b1)
     begin
         R<=load_data;
     end
     else
     begin
         if(sc==1'b1)//shift right
         begin
              R<={data_in, R[(width-1):1]};
         end
         else//shift left
         begin
              R<={R[(width-2):0],data_in};
         end
     end
end
assign data_out=(sc==1'b1)?R[0]:R[(width-1)];
endmodule
-creating an instance of a parameterized module//module top with 4-bit shift register
module top(...);
wire din, clk, clr, ld, sc, dout;
```

assign data\_out=(sc==1'b1)?R[0]:R[3];

endmodule

```
wire [3:0] data;
shiftreg U1 (.data in(data in), .clk(clk), .clr(clr), .load(ld), .sc(sc), ,load data(data), .data out(dout));
endmodule
-creating an instance of a parameterized module//module top with 32-bit shift register
module top(...);
wire din, clk, clr, ld, sc, dout;
wire [31:0] data;
shiftreg #(.width(32)) U1 (.data_in(data_in), .clk(clk), .clr(clr), .load(ld), .sc(sc), ,load_data(data), .data_out(dout));
endmodule
Counters
    Counter types
    -Up/Down
    -Modulo N counter
         BCD (Binary Coded Decimal)
    -Ring counter
Binary Up/Down Counters
• Behavior (on active clock edge//positive edge triggered)
    -If inc is true, //increment 增量
                                                                    synchronous
        • count = count +1 on clock edge
   -If dec is true,//decrement 减量
       • count = count - 1 on clock edge
                                                             dec

→ count

    -If both inc and dec are true,
        • count = count
    -If both inc and dec are false,
       • count = 0
-make a parasitized module that is 8-bit wide by default
Binary Up/Down Counter
module UpDownCnt (clk, dec, inc, count);
parameter width=8;
input clk, inc, dec;
output reg [width-1:0] count;
always @ (posedge clk)
begin
    case({inc, dec})
```

```
2'b00: count<=0;
        2'b01: count<=count-1;
        2'b10: count<=count+1;
        2'b11: count<=count; //is it necessary to use <= instead of =?
    endcase
endmodule
```

#### Modulo N Counter

end

```
• Behavior (on active clock edge)
  -If count < N-1,
    • count = count + 1
  -If count == N-1
    • count = 0
 //Module-N counter
 module ModNCounter (clk, count, N);
 parameter width;
 input clk;
 input [widh-1:0] N; //actually width of N is log2(N)
 output reg [widh-1:0] count;
 always @ (posedge clk)
 begin
    if(count<N-1)
    begin
         count<=count+1;</pre>
    end
    else if (count==N-1)
    begin
         count<=0;//recycle count</pre>
    end
end
```

# **Ring Counter**

• Behavior

endmodule

- -Q[n-1:0] preset with pattern (ex: 0001)
- -On active edge of clock
  - Q[n-2:0] = Q[n-1:1]
  - Q[n-1] = Q[0]





```
module ring(clk, pre, Q);
input clk, pre;
output reg [3:0] Q;
always @ (posedge clk, posedge pre)
begin
```





Q[2:0]<=Q[3:1];//these two lines can be Q<={Q[0]:Q[3:1]};

end

---

end

endmodule

The Basys 3 board includes a single 100 MHz oscillator connected to pin W5 (W5 is a MRCC input on bank 34).







This circuit drives the anode signals and corresponding cathode patterns of each digit in a repeating, continuous succession at an update rate that is faster than the human eye can detect.

For each of the four digits to appear bright and continuously illuminated, all four digits should be driven once every 1 to 16ms, for a refresh frequency of about 1 KHz to 60Hz.

#### CODE:

module Bin8ToBCD(clk, bin, out, an);

input clk;

input [7:0] bin;

output reg [6:0] out;

output reg [3:0] an;

reg [19:0] count; //20-bit counter to divide 100 MHz clock frequency for selecting 7-segment display

wire [1:0] pos;

wire [3:0] ones, tens, hunds;

wire [6:0] seg7ones, seg7tens, seg7hunds;

bin2BCD U1 (.bin(bin), .ones(ones), .tens(tens), .hunds(hunds));

Seg7 U2 (.BCD(ones),.out(seg7ones));

Seg7 U3 (.BCD(tens),.out(seg7tens));

Seg7 U4 (.BCD(hunds),.out(seg7hunds));

always @(posedge clk) //create a 20-bit free running binary counter

begin

```
count<=count+1;
end
assign pos=count[19:18]; //use upper 2-bit of counter for mux select input, too fast would not show clear and too slow would
always @ (pos,seg7ones, seg7tens, seg7hunds)
begin
    //implement mux for 7 segment display
    case(pos)
         2'b00://ones
             begin
                  out=seg7ones;
                  an=4'b1110;
             end
         2'b01://tens
             begin
                  out=seg7tens;
                  an=4'b1101;
             end
         2'b10://hunds
             begin
                  out=seg7hunds;
                  an=4'b1011;
             end
         2'b11://thousands
              begin
                  out=7'b1111111;
                  an=4'b0111;
             end
        endcase
end
endmodule
module bin2BCD(bin, ones, tens, hunds);
input [7:0] bin;
output [3:0] ones, tens, hunds;
reg [19:0] temp; //temporary register to hold 8-bit binary input and BCD output during shifting and add 3 process
integer cnt; //control variable for the for loop
always @ (bin)
begin
    temp={12'b0, bin}; //concatenate 12 bits of 0 with binary input and store to temp register
    //perform the shift and add 3 algorithm 8 times
```

```
for (cnt=0; cnt<8; cnt=cnt+1)
    begin
         temp = temp << 1;//shift temp register to left by 1
         if(cnt<7)//first shifts
         begin
             //test each BCD output >=5
             if(temp[11:8] >= 5)//if ones digit >= 5
             begin
                  temp[11:8]=temp[11:8]+3;
             end
             if(temp[15:12]>=5)//if tens digit >=5
             begin
                  temp[15:12]=temp[15:12]+3;
             end
             if(temp[19:16]>=5)//if hunds digit >=5
             begin
                  temp[19:16]=temp[19:16]+3;
             end
         end
     end
assign ones=temp[11:8];
assign tens=temp[15:12];
assign hunds=temp[19:16];
endmodule
module Seg7 (BCD, out);
input [3:0] BCD;
output reg [6:0] out;
always @ (BCD)
begin
    case(BCD) //care about the lsb and msb
         4'b0000:out=7'b1000000;
         4'b0001:out=7'b1111001;
         4'b0010:out=7'b0100100;
         4'b0011:out=7'b0110000;
         4'b0100:out=7'b0011001;
         4'b0101:out=7'b0010010;
         4'b0110:out=7'b0000010;
         4'b0111:out=7'b1111000;
         4'b1000:out=7'b0000000;
```

end

4'b1001:out=7'b0010000;

default: out=7'b1111111; //turn off display if invalid number

endcase

end

endmodule

#### **Linear Feedback Shift Register**

• Behavior:



- -linear function typically using XOR or XNOR
- -deterministic operations
  - -sequence of values is determined by its current state
  - -there are a finite number of possible states, the pattern is repeating

-(2^n)-1 is states for an n-bit LFSR



- -why use?
  - -counter
    - -non-binary count sequence
    - -very efficient ... think fast

- -pseudo random number generator //pseudo:伪装
- -pseudo-noise sequence generator
- stream-cipher for cryptography//流密码加密

## Example:

- Create an n-bit LFSR
  - Where  $3 \le n \le 16$
- Must create module with
  - · Clock and an asynchronous enable input
  - Seed input (n-bits) with synchronous seed input
  - Repeat flag output (pulse at 2<sup>n</sup>-1)
  - Shift register output (n-bits)



| # of Bits   | Length of Loop  | Taps       |
|-------------|-----------------|------------|
| 2 .         | 3 *             | [0,1]      |
| 3           | 7 *             | 0,2        |
| 4           | 15              | [0,3]      |
| 5           | 31 *            | [1,4]      |
| 5<br>6<br>7 | 63              | [0,5]      |
| 7           | 127 *           | [0,6]      |
| 8           | 255             | [1,2,3,7]  |
| 9           | 511             | [3,8]      |
| 10          | 1,023           | [2,9]      |
| 11          | 2,047           | [1,10]     |
| 12          | 4,095           | [0,3,5,11] |
| 13          | 8,191 *         | [0,2,3,12] |
| 14          | 16,383          | [0,2,4,13] |
| 15          | 32,767          | [0,14]     |
| 16          | 65,535          | [1,2,4,15] |
| 17          | 131,071         | [2,16]     |
| 18          | 262,143         | [6,17]     |
| 19          | 524,287 *       | [0,1,4,18] |
| 20          | 1,048,575       | [2,19]     |
| 21          | 2,097,151       | [1,20]     |
| 22          | 4,194,303       | [0,21]     |
| 23          | 8,388,607       | [4,22]     |
| 24          | 16,777,215      | [0,2,3,23] |
| 25          | 33,554,431      | [2,24]     |
| 26          | 67,108,863      | [0,1,5,25] |
| 27          | 134,217,727     | [0,1,4,26] |
| 28          | 268,435,455     | [2,27]     |
| 29          | 536,870,911     | [1,28]     |
| 30          | 1,073,741,823   | [0,3,5,29] |
| 31          | 2,147,483,647 * | [2,30]     |
| 32          | 4,294,967,295   | [1,5,6,31] |

#### //LFSR example:







module LFSR(clk, en, seed, seed\_data, LFSR\_data, Repeat);

parameter n=4; //default width of LFSR is 4-bit

```
Verilog:
```

input clk, en, seed;

input [n-1:0] seed data;

begin

```
output [n-1:0] LFSR_data;

reg [n-1:0] LFSR;

reg XOR; //output from linear function

always @ (posedge clk, posedge en)

begin

if(en==1'b1)//LFSR is enabled

begin

if(seed==1'b1)//seeding the LFSR

begin

LFSR<=seed_data;//parallel load the LFSR register

end

else//not sedding, just shifting
```

LFSR<={LFSR[n-1:0],XOR};//shift LFSR with linear function (XOR) output

```
end
    end
    else //LFSR is not enabled
    begin
        LFSR<=0;//clear LFSR when not enabled
    end
end
//create the linear function for feedback of XOR value
always @ *
begin
    case(n)
        3:XOR=LFSR[0]^LFSR[2];
        4:XOR=LFSR[0]^LFSR[3];
        5:XOR=LFSR[1]^LFSR[4];
        6:XOR=LFSR[0]^LFSR[5];
        7:XOR=LFSR[0]^LFSR[6];
        8:XOR=LFSR[1]^LFSR[2]^LFSR[3]^LFSR[7];
        9:XOR=LFSR[3]^LFSR[8];
        10:XOR=LFSR[2]^LFSR[9];
        11:XOR=LFSR[1]^LFSR[10];
        12:XOR=LFSR[0]^LFSR[3]^LFSR[5]^LFSR[11];
        13:XOR=LFSR[0]^LFSR[2]^LFSR[3]^LFSR[12];
        14:XOR=LFSR[0]^LFSR[2]^LFSR[4]^LFSR[13];
        15:XOR=LFSR[0]^LFSR[14];
        16:XOR=LFSR[1]^LFSR[2]^LFSR[4]^LFSR[15];
     endcase
assign LFSR data=LFSR;
assign Repeat={LFSR==seed_data}?1'b1:1'b0;//set Repeat to 1 whenever LFSR register equals the initial seed data (repeats)
endmodule
testbench:
module Tester();
parameter N=3;
reg CLK, EN, SEED;
```

reg [N-1:0] SEED\_DATA; wire [N-1:0] LFSR DATA;

wire REPEAT;

```
//create n 8-bit LFSR instance
LFSR
UUT(.clk(CLK), .en(EN), .seed(SEED), .seed_data(SEED_DATA), .LFSR_data(LFSR_DATA), .Repeat(REPEAT));
initial
begin
    CLK=0;
    EN=0;
    SEED=0;
    SEED_DATA=3'b100;
    #10;
    EN=1;
    SEED=1;
    #20;
    SEED=0;
end
always
begin
```

#(.n(N))

## FSM Design with Verilog

#### **Mealy & Moore Machines**

```
• Mealy modeled machines
```

#5;

endmodule

end

CLK=~CLK;

-The next state and output is determined by current state of the machine and current input to the machine

```
Next State = F(current state, input)
```

Output = G(current state, input)

• Moore modeled machines

-The next output is only determined by the current state and not directly on the current input

```
Next State = F(current state, input)
```

 $\underline{Output} = G(\underline{current \ state})$ 



#### **State Diagrams**

- Graphical representation of sequential circuit operation captured in state table
  - -State represented by a circle with corresponding number of the state
  - -Transitions between states indicated by directed lines (arcs) connecting the circles
- Numbered as "input x / output y" associated with transition



#### **Verilog State Machines**

- · We need registers to hold
  - -the current state
  - -always @(posedge clk) block
- · We need next state function
  - -Where do we go from each state given the inputs
  - -State by state case analysis
    - Next state determined by current state and inputs
- We need the output function
  - -State by state analysis
    - Moore: output determined by current state only
    - Mealy: output determined by current state and inputs
- · State register
  - -Declare two values
    - state : current state output of state register
    - nxtState : next state input to state register
    - We rely on next state function to give us nxtState

-Declare symbols for states with state assignment



- Next State Function
  - -Combinational logic function
    - Inputs : state, inputs
    - Output : nxtState
  - -We could use assign statements
  - -We will use an always @(\*) block instead //\* means continue
    - Allows us to use procedural block statements like "if" and "case"
  - -Describes what happens in each state (typically use case statement)
- Next State Function (cont.)



- Output Function
  - -Describe the output of each state
  - -Typically combined with next state function



#### **Design of FSM Circuits**

-edge detected

- Example:
  - -Moore edge detection state machine
    - Read continuous logic level input signal, and determine when rising and falling edges occur



-state

-next state

-5 states→3-bits

module MooreEdgeDetect(clk, in, reset, f\_e, r\_e);

localparam RESET=0, LOW=1, HIGH=2, RISING=3, FALLING=4; //or change it to parameter and upon the module input clk, in, reset;

```
output reg f_e, r_e;
```

```
reg [2:0] state, nextstate;
```

always @ (posedge clk)

begin

if(reset==1'b1)

begin

state<=RESET;</pre>

end

else

begin

```
end
always @ (*)//next state and output functions
begin
    nextstate=state;//default set next state to current state
    r_e=1'b0;
    f_e=1'b0;
    case(state)
         RESET:begin
                  if (in==1'b0)
                  begin
                       nextstate<=LOW;
                  end
                  else
                  begin
                       nextstate<=HIGH;
                  end
                end
         LOW:begin
                  if (in==1'b1)
                  begin
                       nextstate<=RISING;
                  end
              end
         HIGH:begin
                  if (in==1'b0)
                  begin
                       nextstate<=FALLING;</pre>
                  end
              end
         RISING:begin
                  r_e=1'b1; //set the rising edge flag to 1
                  if (in==1'b0)
                  begin
                       nextstate<=FALLING;</pre>
                  end
                  else
```

state<=nextstate;

end

```
begin
                 nextstate<=HIGH;
             end
          end
    FALLING: begin
             f e=1'b1; //set the falling edge flag to 1
             if (in==1'b0)
             begin
                 nextstate<=LOW;
             end
             else
             begin
                 nextstate<=RISING;
             end
          end
    default:begin
             nextstate=RESET;
             end
endcase
```

## • Example:

endmodule

end

-Mealy edge detection state machine

• Read continuous logic level input signal, and determine when rising and falling edges occur



module MealyEdgeDetect(clk, in, reset, f\_e, r\_e); localparam RESET=0, LOW=1, HIGH=2; //or change it to parameter and upon the module input clk, in, reset;

```
output reg f_e, r_e;
reg [1:0] state, nextstate;
always @ (posedge clk)
begin
    if(reset==1'b1)
    begin
         state<=RESET;</pre>
    end
    else
    begin
         state<=nextstate;
    end
end
always @ (*)//next state and output functions
begin
    nextstate=state;//default set next state to current state
    r e=1'b0;
    f_e=1'b0;
    case(state)
         RESET:begin
                  if (in==1'b0)
                  begin
                       nextstate<=LOW;
                  end
                  else
                  begin
                       nextstate<=HIGH;
                  end
                end
         LOW:begin
                  if (in==1'b1)
                  begin
                       nextstate<=HIGH;
                       r_e=1'b1; //set rising edge flag
                  end
               end
         HIGH:begin
```

### 3-8 译码器 (1) verilog 程序 module decoder\_38(A,Y); input [2:0] A; output [7:0] Y; ////use assign 数据流 //assign Y[0] = A[2] & A[1] & A[0]; $//assign Y[1] = \sim A[2] \& \sim A[1] \& A[0];$ $//assign Y[2] = \sim A[2] & A[1] & \sim A[0];$ $//assign Y[3] = \sim A[2] \& A[1] \& A[0];$ $//assign Y[4]=A[2]\&\sim A[1]\&\sim A[0];$ $//assign Y[5]=A[2]\&\sim A[1]\&A[0];$ //assign Y[6]=A[2]&A[1]&~A[0];//assign Y[7]=A[2]&A[1]&A[0];////use for loop 行为级 //reg [7:0] Y; //integer cnt; //always @ (A) //begin for(cnt=0; cnt<8; cnt=cnt+1) //set the value for each bit of the output // begin // // if(cnt==A) //check if current bit location equals to the input value begin // Y[cnt]=1'b1;// // end else // begin // Y[cnt]=1'b0; // // end end // end // ////use continuous assignment 数据流建模

//use case statement with procedural block 行为级建模 reg [7:0] Y;

//assign Y=8'b0000 0001<<A;

```
always @(A)
    begin
        case(A)
            3'b000: Y=8'b0000_0001;
            3'b001: Y=8'b0000_0010;
            3'b010: Y=8'b0000_0100;
            3'b011: Y=8'b0000_1000;
            3'b100: Y=8'b0001_0000;
            3'b101: Y=8'b0010_0000;
            3'b110: Y=8'b0100_0000;
            3'b111: Y=8'b1000_0000;
            default:Y=8'b0000_0000;
        endcase
    end
endmodule
 (2) testbench 程序
```

```
module test38();
reg [2:0] a;
wire [7:0] y;
decoder_38 uu1 (a,y);
initial
begin
a=3'b000;
#10 a=3'b001;
#10 a=3'b010;
#10 a=3'b011;
#10 a=3'b100;
#10 a=3'b101;
#10 a=3'b110;
#10 a=3'b111;
#10 $finish;
end
```

endmodule



## 4位扭环形计数器

```
Verilog 程序:
module johnson2(CLR, CLK, Q);
input CLR, CLK;
output reg [3:0] Q;
always @ (posedge CLK or posedge CLR)
if(CLR)
Q=4'b0000;
else
Q \le {-Q[0],Q[3:1]};
endmodule
Testbench 程序:
module testjohnson2();
wire [3:0] q;
reg clk, clr;
johnson2 u2 (clr, clk, q);
initial
begin
clk=0; clr=0;
#10 clr=1;
#10 clr=0;clk=~clk;
#10 clk=~clk;
#10 clk=~clk;
#10 clk=~clk;
```

#10 clk=~clk; #10 clk=~clk; #10 clk=~clk; #10 clk=~clk; #10 clk=~clk; #10 clk=~clk;

```
Name

Value

0.000 ns 50.000 ns 100.000 ns 150.000 ns 200.000 ns 250.000 ns 300.000 ns

V 0[3:0]

14 [3]

15 [2]

16 [1]

17 [1]

18 [0]

18 [0]

19 [0]

10 [0]

11 [0]

12 [0]

13 [0]

14 [0]

15 [0]

16 [0]

17 [0]

18 [0]

19 [0]

10 [0]

11 [0]

12 [0]

13 [0]

14 [0]

15 [0]

16 [0]

17 [0]

18 [0]

19 [0]

10 [0]

10 [0]

11 [0]

12 [0]

13 [0]

14 [0]

15 [0]

16 [0]

17 [0]

18 [0]

19 [0]

10 [0]

10 [0]

11 [0]

12 [0]

13 [0]

14 [0]

15 [0]

16 [0]

17 [0]

18 [0]

19 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [0]

10 [
```

## 4 位移位寄存器

#10 clk=~clk; #10 clk=~clk; #10 clk=~clk;

#10 clk=~clk;

#10 clk=~clk;

#10 clk=~clk;

endmodule

#10; end

initial begin

```
Verilog 程序:
module yi4(CLR, CLK, D, DSL, DSR, S, Q);
input CLR, CLK, DSL, DSR;
input [3:0] D;
input [1:0] S;
output reg [3:0] Q;
always @ (posedge CLR or posedge CLK)
    if (CLR)
    Q=4'b0000;
    else
    case (S)
         2'b00: Q<=Q;
         2'b01: Q<={Q[2:0], DSR};
         2'b10: Q<={DSL, Q[3:1]};
         2'b11: Q<=D;
    endcase
endmodule
Testbench 程序:
module testyi4();
reg clr, clk, dsl, dsr;
reg [3:0] d;
reg [1:0] s;
wire [3:0] q;
yi4 uu1 (. CLR(clr), .CLK(clk), .DSL(dsl), .DSR(dsr), .D(d), .S(s), .Q(q));
```

clr=0; clk=0; d=4'b1011; s=2'b00; dsl=1; dsr=0;

```
#10 clk=~clk; s=2'b11;
      #10 clk=~clk;
                                                        Value
      #10 clk=~clk; s=2'b10;
      #10 clk=~clk;
                                           [3]
[4] [2]
[4] [1]
[4] [0]
      #10 clk=~clk; s=2'b01;
      #10 clk=~clk;
                                            [1]
[0]
      #10 clk=~clk; s=2'b00;
                                          ₩ q[3:0]
      #10 clk=~clk;
                                            15 [2]
15 [1]
15 [0]
      #10 clr=1;
      #10 $finish;
      end
endmodule
```

#### 用台取出人抽鬼

```
四位脉动全加器
Verilog 程序:
module rpcounter(CLK, ST, Q);
input CLK, ST;
output [3:0] Q;
Tff tff0(CLK, ST,Q[0]);
Tff tff1(Q[0], ST, Q[1]);
Tff tff2(Q[1], ST, Q[2]);
Tff tff3(Q[2], ST, Q[3]);
endmodule
module Tff (clk, st, qq);
input clk,st;
output qq;
Dff df (clk, st, ~qq, qq);
endmodule
module Dff(clock, reset, d, q);
input clock, reset, d;
output reg q;
always @ (negedge clock or posedge reset)
    if (reset)
         q=1'b0;
    else
         q<=d;
```

endmodule

```
Testbench 程序:
module rptest();
reg clk, st;
wire [3:0] q;
rpcounter rp (clk, st, q);
initial
begin
    clk=0; st=0;
    #10 clk=~clk; st=1;
    #10 clk=~clk; st=0;
    #10 clk=~clk;
    #10 clk=~clk;
```

#10 clk=~clk;

```
#10 clk=~clk;
#10 clk=~clk;
#10 clk=~clk;
#10 clk=~clk;
#10 clk=~clk;
#10 clk=~clk;
```

#10 clk=~clk;

#10 clk=~clk;



#10 clk=~clk; #10 \$finish;

end endmodule