# 3-Staged Pipelined RISC-V Processor

# Introduction

The 3-staged pipelined RISC-V processor is a cornerstone in modern computer architecture, embodying efficiency and speed. Its pipeline is divided into three distinct stages, each serving a crucial role in the instruction execution process.

# **Stage-1: Instruction Fetch (IF)**

The first stage, Instruction Fetch (IF), is responsible for retrieving instructions from memory. The program counter (PC) determines the address of the next instruction, and the instruction is fetched from memory. This fetched instruction is then passed on to the subsequent stages for further processing.

#### Stage-2: Instruction Decode (ID) and Execute (EX)

In the second stage, the fetched instruction undergoes both decoding (ID) and execution (EX). The Instruction Decode stage interprets the opcode and extracts necessary operands. Simultaneously, the Execute stage performs basic arithmetic or logical operations based on the instruction type. This stage plays a pivotal role in preparing the instruction for the next stage and sets the foundation for subsequent processing.

# Stage-3: Memory (MEM) and Write Back (WB)

The third stage consists of two sub-stages: Memory (MEM) and Write Back (WB). The Memory stage handles memory-related operations, such as data loads or stores. If the instruction involves accessing data in memory, it is performed in this stage. Following the Memory stage, the Write Back stage updates the register file with the result of the instruction's execution.

# **Execution Flow in the 3-Staged Pipeline**

The execution of instructions in the 3-staged pipeline follows a systematic flow:

- Instruction Fetch (IF): The processor fetches the instruction pointed to by the program counter.
- *Instruction Decode (ID) and Execute (EX):* The fetched instruction is decoded, and necessary operands are prepared for execution. Simultaneously, the execution of the instruction takes place.
- *Memory (MEM) and Write Back (WB):* If the instruction involves memory operations, they are performed in the Memory stage. The result is then written back to the register file in the Write Back stage.

# **Data Hazards**

Despite the advantages of pipelining, data hazards can arise. Three main types are encountered in the 3-staged pipeline:

- **Data Dependency Hazard:** Occurs when an instruction depends on the result of a previous instruction.
- *Control Hazard:* Arises when a branch instruction is encountered, leading to potential pipeline stalls.
- **Structural Hazard:** Results from resource conflicts when multiple instructions require the same resource simultaneously.

Handling these hazards efficiently is crucial to maintaining pipeline throughput and achieving optimal performance. Techniques such as forwarding and stalling are commonly employed to mitigate the impact of hazards.

# Difference between 3-Stage and 5-Stage Pipeline

Data hazards in pipelines, whether 3-stage or 5-stage, are challenges associated with dependencies between instructions that can impact the pipeline's efficiency. Here's a comparison of data hazards in 3-stage and 5-stage pipelines:

#### 1. Data Hazard Types

# 3-Stage Pipeline

In a 3-stage pipeline (IF, ID/EX, MEM/WB), the primary data hazards include read-after-write (RAW) hazards where an instruction depends on the result of a previous instruction.

# 5-Stage Pipeline

In a 5-stage pipeline (IF, ID, EX, MEM, WB), the hazard types remain the same as in the 3-stage pipeline (RAW hazards). Additionally, with more stages, there is a potential for new types of hazards, such as write-after-read (WAR) and write-after-write (WAW).

## 2. Pipeline Stalls and Forwarding

#### **3-Stage Pipeline**

Handling data hazards in a 3-stage pipeline often involves introducing pipeline stalls or relying on simple forwarding mechanisms. Stalls can impact overall throughput.

#### 5-Stage Pipeline

A 5-stage pipeline provides more opportunities for forwarding data between stages, reducing the need for stalls. This can lead to improved throughput compared to a 3-stage pipeline.

## 3. Complexity and Resource Utilization

#### 3-Stage Pipeline

A simpler pipeline structure may result in fewer structural hazards but may require more aggressive handling of data hazards through stalls or forwarding.

#### 5-Stage Pipeline

The increased number of stages allows for a more balanced distribution of tasks, potentially reducing contention for resources and improving overall efficiency. However, managing additional stages requires careful consideration of potential hazards.

#### 4. Impact on Clock Cycle

#### 3-Stage Pipeline

With fewer stages, the clock cycle may be shorter, but the impact of data hazards can be more pronounced, potentially leading to a lower instructions-per-cycle (IPC) ratio.

#### 5-Stage Pipeline

A longer clock cycle might be necessary due to the increased number of stages, but the pipeline can be more resilient to data hazards, potentially achieving higher IPC.

#### 5. Flexibility and Trade-offs

#### 3-Stage Pipeline

Simplicity and lower latency may be advantageous in certain scenarios. However, handling data hazards efficiently becomes critical to maintaining performance.

#### 5-Stage Pipeline

The additional stages provide more opportunities for parallelism and pipelining, allowing for a potentially higher overall performance. However, the increased complexity requires careful consideration of the trade-offs.

While both 3-stage and 5-stage pipelines encounter data hazards, the main differences lie in their handling mechanisms, resource utilization, and the overall impact on performance. The choice between a 3-stage and a 5-stage pipeline depends on the specific requirements of the target application and the desired balance between simplicity and performance.

## **Conclusion**

In conclusion, the 3-staged pipelined RISC-V processor exemplifies a sophisticated yet streamlined approach to instruction execution, balancing efficiency and performance in the realm of computer

| architecture. Understanding the intricacies of each stage and the potential data hazards is imperative for designing robust processors with enhanced throughput. |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                  |
|                                                                                                                                                                  |
|                                                                                                                                                                  |
|                                                                                                                                                                  |
|                                                                                                                                                                  |
|                                                                                                                                                                  |
|                                                                                                                                                                  |
|                                                                                                                                                                  |
|                                                                                                                                                                  |
|                                                                                                                                                                  |
|                                                                                                                                                                  |
|                                                                                                                                                                  |
|                                                                                                                                                                  |
|                                                                                                                                                                  |
|                                                                                                                                                                  |