# Learning Variations and Defects: a Neural-network Retraining Method for Fault Tolerance in the RRAM Crossbar

Abstract—RRAM crossbar consisting of memristor devices can naturally carry out the matrix-vector multiplication; it thereby has gained a great momentum as a highly energy-efficient accelerator for neuromorphic computing. The resistance variations and stuck-at faults in the memristor devices, however, dramatically degrade not only the chip yield, but also the classification accuracy of the neural-networks running on the RRAM crossbar. Existing hardware-based solutions cause enormous overhead and power consumption, while software-based solutions are less efficient in tolerating stuck-at faults and large variations. Leveraging the inherent self-healing capability of the neural-network, in this paper, we retrain the neural-network based on the fault/variation distribution in the RRAM crossbar, which can prevent the large weight-connections from being mapped to the abnormal memristors. Experimental results show the proposed method can pull the classification accuracy (10%-45% loss in previous works) up close to ideal level with  $\leq 1\%$  loss.

# I. INTRODUCTION

Recently, neuromorphic computing using RRAM crossbar has gained a great momentum to achieve enormous energy efficiency [1]. The RRAM crossbar can take in the weighted combination of input signals (represening a vector) and naturally output the voltage representing the Dot-Product of a matrix-vector multiplication [2], [3]. Here, the resistances of memristors in the RRAM crossbar represent the matrix. For instance, a neuromorphic design realizes the BSB training algorithm based on a RRAM crossbar. The resulting recall functions show great potential to deliver incredible energy efficiency with less hardware cost [4]. Xia et al. [5] design a novel RRAM crossbar architecture to minimize the AD/DA overhead and propose an optional ensemble method to boost the accuracy and robustness of the neuromorphic computing. Approximated results are normally allowed in these computation framework based the on memristor technology; it can achieve more than 20 times of the power efficiency with slightly degraded accuracy [1].

The memristor is a non-linear passive two-terminal electrical component [6], which has small size, non-volatility and low power consumption. It has been considered as the best way to realize the synapse of the neural-network; its resistance thus represents the weight of the synapse (we use "weight" in the remaining of the paper for clarity). Fig. 1 illustrates the structure of the RRAM crossbar, where in a memristor links the word-line and bit-line in the cross point. This structure is called 1R RRAM crossbar. While 1T1R RRAM crossbar refers to the structure that one access transistor together and one memristor connect the word-line and the bit-line. To deploy a neural-network on the RRAM crossbar, two memristors are used to represent the positive and negative weights, respectively. The memristor only stores the absolute value of the weight. The crossbar structure can provide a highly integrated cost-efficient solution for applications using neural-networks [4], [1], [5].

Despite of these tremendous advantages, memristor suffers from various defects and variations, leading to dramatic yield degradation and causing significant error in neuromorphic computing. The process variations in the memristor device, on the one hand, cause deviation of the actual resistance from its ideal resistance [7], [8], [9]. On the other hand, the defects introduced in the fabrication process make the memristor stick to high/low resistance level [10]. The



Fig. 1: The structure of a 1R RRAM crossbar.

resulting RRAM crossbar may provide incorrect weights and finally bring significant errors to the output of the neural-network. The resistance variation in the memristor can be measured by programing the memristor to a target resistance state before sensing the actual resistance. After measuring all the memristors, the distribution of the resistance variation in a RRAM crossbar can be derived [14]. March-C algorithm [12], [13] and squeeze-search algorithm [10] are proposed to test the stuck-at faults in the memristor. To improve the test efficiency, Kannan et al. [11] intentionally summon sneak-paths in the RRAM crossbar to test multiple memristors at once. These test methods can pinpoint the exact location of faulty memristor with stuck-at faults and resistance variations.

To tolerate the defects and variations, previous works have proposed various hardware-based solutions [15], [16], [8]. These solutions, however, brings inevitable hardware cost and power consumption. For 1T1R RRAM crossbar, we can remove the abnormal memristor by switching off the associated access transistor. However, it requires large routing overhead to control the individual access transistor; not to mention that the additional CMOS-based transistors bring significant hardware overhead and power consumption. Thus, the 1R RRAM crossbar is preferred [1], [5]. In this paper, we focus on tolerating the variation on the 1R RRAM crossbar. A software-based solution is proposed in [2] to mitigate the variation on memristor device. However, this method provides a general good solution for any RRAM crossbar, rather than an optimized solution for each specific RRAM crossbar based on the fault/variation distribution.

Therefore, in this paper, we propose a novel cross-layer solution leveraging the inherent self-healing capability of the neural networks. We first find an optimal mapping between weights and memristors (denoted as *weight-memristor*) based on a weighted bipartite-matching algorithm. Given the weight-memristor mapping, we propose a retraining technique to train the neural-network according to the distribution of SAFs and resistance variation in the RRAM crossbar. Compared to previous works, e.g., 10%-45% loss of accuracy is observed in [2], the proposed method can guarantee  $\leq 1\%$  loss of accuracy. When deploying the neural-network to a RRAM crossbar suffering from significant variation, the proposed method can pull the accuracy from 6% to 70%.

The reminder of the paper is organized as follows: Section II introduces the related works and motivates this paper. Section III and IV describe the bipartite-matching based matching and neural-network retraining based method. Experiments are shown in section V. Section VI concludes this paper.

## II. PRIOR WORKS AND MOTIVATION

In this section, we introduce the related works on modeling and countermeasure of variations and faults in 1R RRAM crossbar and then motivate this paper.

#### A. Variation and Fault Models

Memristor devices suffer from a wide range of variations which mainly fall into two categories: parametric variation and switching variation. The device-to-device parametric variation is caused by the imperfect fabrication, such as line-edge roughness, oxide thickness fluctuations and random discrete dopants [17]. Consequently, the memristor device has variable thickness and cross-section area, resulting in normalized accumulative resistance deviation [7]. The switching variation is a cycle-to-cycle variation caused by driving circuit. Any tiny fluctuations in the magnitude or pulse-width of programmed current/voltage can lead to a large variation in the resistance of memristors (denoted as resistance variation) [9].

Other types of variation are caused by the IR drops along the resistance network composed of metal wires and memristors [15] and the existence of sneak paths (unselected elements in the array form parallel paths across the device) [16]. When the RRAM crossbar is used as the platform of neuromorphic computing system, we may face the stochastic programming properties of memristors [8].

The stuck-at faults (SAFs) widely spread on the RRAM crossbar; they have been observed in a real RRAM crossbar chip [10], leading to low manufacturing yield. The stuck-at-zero (SA0) fault, on the one hand, is caused by over-forming defects, reset failure and short defects, which can affect 1.75% memristors [10]. A memristor device containing SA0 fault is always in the low resistance state (LRS). On the other hand, the broken word-line and permanent open-switch defects force the 9.04% of the memristors to exhibit high resistance (HRS), denoted as the stuck-at-one (SA1) fault. A memristor in the LRS and HRS has 10k omh and 1M omh resistances, respectively. SA0 (SA1) faults can be clustered in a whole column (row); they both can also be randomly distributed in the RRAM crossbar [10].

# B. Variation Tolerance Methods

Hardware-based solutions are proposed to tolerate the above variations and SAFs. To eliminate the stochastic programming properties of memristors, in [8], constant reset pulses are repeatedly applied to a memristor until its resistance level reaches the target range. System reduction schemes and IR-drop compensation techniques are proposed in [15] to resolve the physical limitation and reliability issue induced by IR-drop. Two alternative crossbar architectures are proposed in [16] that can successfully eliminate the sneak-paths and provide better noise margin. Switching variation can be largely mitigated by adding additional reset pulses [8].

The drawback of the hardware-based solutions is the large hardware overhead and power consumption. Therefore, software-based methods are proposed to reduce the process variation on the RRAM crossbar. A general conversion algorithm is proposed [2] to map an arbitrary weight matrix of a neural-network to the conductance matrix of a RRAM crossbar. However, it pays no attention to the memristor variations and defects. Liu et al. [14] show a precalculation algorithm (denoted as VAT) that adjusts the training

goal according to the impact of the variations; an adaptive mapping strategy is proposed to map the synaptic (weight) connections to the memristors. VAT is an off-device training method. It adds a scalar parameter  $\gamma$  in the training phase of the neural network to estimate the resistance variation of the RRAM crossbar. Repeatedly self-tuning of  $\gamma$  can derive new weight matrices. By testing the neural-networks defined by these derived weigh matrices, they find the optimal  $\gamma$ that obtains the maximum test rate. In a word, VAT tries to precalculate a set of weight matrices according to the priori significance of the variation; it then applies the best pre-trained weight matrix to a RRAM crossbar. Although VAT can find a generally good weight matrix for any RRAM crossbar, it is difficult to find the best weight matrix for a RRAM crossbar with specific fault distribution owning to the use of a global parameter  $\gamma$ . The test rate achieved by VAT can be low when the error rate and/or the severity of variation are large.

To alleviate the above problem, the same paper proposes an adaptive strategy to map the weight matrix to the resistance matrix of the RRAM crossbar. Rows in the weight matrix are exchanged to prevent the large weight from being mapped to the memristor with large variation. However, only rows are possible to be exchanged, which dramatically restrain the solution space. Our experiments show that the above techniques suffer from sharp reduction of the test rate when the memristor has severer resistance variation and/or the affected memristors spread across the row, which is commonly observable as introduced in section II-A.

#### C. Motivation

Previous work [14] shows that an on-device solution is preferred owning to the hardware cost reduction. The timing cost of the neural-network training is ignorable as it is an one-time effort for each application. However, the test rate provided by existing solutions can still be significantly enhanced. Moreover, no software-based solution is provided to tolerate the SAFs.

An opportunity—ignored by all the existing solutions—for further improving the test rate is to explore the self-healing capability of the neural-network. In fact, the weight matrix of a neural network is always sparse, and the neural-network still works well with acceptable loss of information. Han et al. [18] propose to prune the near-zero weights and retrain the neural-network. This neural-network compression technique can dramatically reduce the storage of the weight matrix. They show that the neural-network can still work well after 80% of its weight are pruned.

Inspired by above work, it is a natural thought to reduce the weights mapped to the memristors with high resistance variations or SAFs; While after the training process, the neural-network itself can recover from the error induced by the changes of the weights. Therefore, in this work, we propose a novel neural-network retraining method which explores the self-healing capability of neural-network to tolerate the resistance variations and faults in the RRAM crossbar.

# III. A BASIC WEIGHT-MEMRISTOR MAPPING METHOD

In this section, we first describe a bipartite-matching based method to derive a weight-memristor mapping for variation and defect tolerance. The derived weight-memristor mapping serves as the basis of the proposed neural-network retraining method, which will be described in next section.

# A. Bipartite-matching method

We first calculate the impact of memristor variation by mapping the pth row of the weight matrix W to the qth row of the resistance



Fig. 2: Weight-memristor mapping examples that (a) the greedy-based method derives; (b) the bipartite-matching method derives; (c) the bipartite-matching method can hardly resolve.

matrix of the RRAM crossbar T. We extend the metric used in [6] to measure the impact of variation in the weight-memristor mapping, i.e., "summed weighted variations (SWV)", by adding the metric for measuring the impact of SAF as follows:

$$SWV_{pq} = \begin{cases} \sum_{j=1}^{n} |w_{pj} - t_{qj}| & \text{for resistance variation} \\ \sum_{j=1}^{n} |w_{pj} - w_{max}| & \text{for SA0 fault} \\ \sum_{j=1}^{n} |w_{pj} - w_{min}| & \text{for SA1 fault} \end{cases}$$
(1)

wherein the RRAM crossbar as well as the weight matrix W have n columns,  $w_{pj}$  refers to the weight between neuron p and j in W,  $t_{qj}$  refers to the actual weight represented by the resistance of two memristors (connecting q to j) in T. Thus,  $|w_{pj} - t_{qj}|$  shows the difference between the ideal weight and the actual weight. Our goal is to minimize the sum of  $SWV_{pq}$  for every row in the W.

In the greedy mapping algorithm [6], each row in W is iteratively mapped to one row in T to derive the smallest SWV. The chosen row in T is then removed from the candidate list to be further mapped. Depending on the scanning order of the row in W, this algorithm leads to a local optimal solution that cannot guarantee an overall minimized SWV. For example, Fig. 2(a) shows the mapping procedure of the greedy based method. According to the scanning order, the greedy mapping algorithm maps the first row in W—full of small weights—to the first row in T, which happens to contain all small variations. In contrast, the last row in T contains three memristors with high resistance variation, but it has to be mapped to the last row in W. In this case, a large weight is assigned to the memristor with large resistance variation, resulting in a large SWV that may cause significant output error.

We discover that the weight-memristor mapping problem is actually a weighed bipartite graph matching problem: the rows in W are a set of vertices  $V_w$  while those in T is a set of vertices  $V_t$ . An edge between a vertex  $v_x$  in  $V_w$  and another vertex  $v_y$  in  $V_t$  indicates row  $v_x$  is mapped to row  $v_y$  in a weight-memristor mapping. The weight on the edge is the SWV value when mapping  $v_x$  to  $v_y$ . Each  $v_x$  in  $V_w$  can choose any  $v_y$  in  $V_t$ . The problem of finding a weight-memristor mapping with minimal SWV can now be transformed to the problem of finding the minimal weight maximum matching. We adopt a classical "Kuhn-Munkres" algorithm [19][20] that can derive a perfect matching with minimal sum of weight in polynomial time.

#### B. Analysis of bipartite-matching based method

The bipartite-matching based algorithm can obtain a better weightmemristor mapping on a RRAM crossbar with small memristor resistance variation. However, the resistance variation may fluctuate sharply from one memristor to another and the memristors with high variations may cluster into a row/column. Similarly, the neural-network has sparse weight matrix, which in turn indicates the large weights can also cluster. Fig. 2(c) shows such an example. In the second row of T, all the memristors have large resistance variations, while the third column in W is composed of large weights. However we change the mapping, a large weight is always mapped to a memristor with large resistance variation, which causes a large SWV and consequently decreases the test rate of the neural network .

The above example shown in Fig. 2(c) is supported by two facts: i) as mentioned in section II-A, SA0 and SA1 faults can spread over an entire row or column in the RRAM crossbar. ii) the biases[21] of a neural-network always contain important information; they occupy a whole column in the weight matrix; thereby, we expect that any weight matrix always have a column full of large weights. Therefore, we need a better solution to tolerate severer resistance variations and SAFs, as described in the next section.

## IV. NEURAL-NETWORK RETRAINING METHOD

All the mapping based solutions have a common weakness: the limited flexibility of the row-based matching narrows the solution space of finding the most fault/variation tolerable weight-memristor mapping. Based on the proposed bipartite-mapping algorithm, in this section, we explore the self-healing capability of the neural-network to enlarge the solution space of finding the fault tolerable weight-memristor mappings. The self-healing capability can be explained as follows: If one weight connection is removed in the neural-network training process, the other weight connection at the surrounding region will evolve to adjust the whole neural-network to the right classification result. The neural-network based applications executed on the RRAM crossbar can thus gain little loss of accuracy, by minimizing the value of the weight mapped to a memristor with fault (high variability).

# A. Overall Retraining Algorithm

The aim of the neural-network retraining method is to minimize the SWV, by changing the weight matrix of the neural-network. Formally, as shown in Algorithm 1, given the weight matrix  $W_{m\times n}$  and the memristor resistance matrix  $T_{m\times n}$ , the retraining method generates a new weight matrix  $W'_{m\times n}$ . Note that the bipartite-matching method is responsible for providing  $W_{m\times n}$ .

# Algorithm 1: Retrain algorithm

```
input: Weight Matrix W_{m \times n}, Xbar_variation T_{m \times n}
   output: New Weight Matrix W'_{m \times n}
1 while Convergence \neq TRUE || Test_rate is promoted do
2
        Update SWV: SWV_{m\times n} \leftarrow abs(T_{m\times n} \cdot W_{m\times n})
        Max\_variation \leftarrow Find\_Max(SWV)
3
        if SWV_{ij} = Max\_variation then
4
            Reduce the weight (section IV-C): W_{ij} \leftarrow W_{ij}^{-t}
5
            Revise the Fix matrix (section IV-B): F_{ij} \leftarrow 0
6
7
        end
        //Retrain and test NN (section IV-B)
8
        Retrain NN:Train(W_{m \times n}, F_{m \times n}, Training\_sets);
9
        Derive the Test_rate: Test_rate \leftarrow Test(W_{m \times n}, Test\_sets)
10
        Convergence \leftarrow validate(W_{m \times n}, T_{m \times n}, test_sets);
11
12 end
13 return W_{m\times n};
```

The main procedure of the retraining method is to iteratively reduce the weight with the maximal SWV, and fix it in the follow-up training process (see line1-12). In each iteration, we first update the SWV according to the new weight matrix  $W_{m\times n}$  and the resistancevariation matrix  $T_{m \times n}$  (line 2) using equation 1. We then find one weight-memristor mapping with the largest SWV (line 3 and 4), e.g.,  $SWV_{ij}$ . Next, we try to reduce the weight  $(W_{ij})$  of the above mapping (line 5). It should be noted that we reduce the weight—using an exponential factor t—to  $W_{ij}^{-t}$  rather than to zero; the reason will be explained in section IV-C. However, the reduction of a weight in the neural-network leads to inaccurate calculation and results in the degradation of the test rate. Thus, the neural-network should be trained again (the following steps are detailed in section IV-B). In short, we need to fix the updated weight  $W_{ij}$  using a Fix matrix  $F_{m\times n}$ , in which the coefficient  $(F_{ij})$  corresponding to  $W_{ij}$  is set as zero (line 6). Afterwards, we train the neural-network again with a small learning rate (line 9); the small learning rate can result in a fine-grain self-healing rather than a disruptive change to the unfixed weights in  $W_{m \times n}$ . We expect that the training algorithm can change the weights surrounding the fixed one in order to recover the classification accuracy of the neural-network. We validate the training process by testing the derived neural-network (line 10) and by checking the convergence of the training process (line 11). The iterative procedure goes on as long as the training process is not convergent or the test rate can still be promoted (see line 1). Otherwise, the retraining algorithm ends and returns the new weight matrix (see line 13).

However, the training process may not always be convergent or be able to enhance the test rate after reducing the specific weight. In next iteration, therefore, the updated weight may be reduced again, if it is still with the largest SWV; or other weight with the largest SWV will be reduced instead. It should be noted that the SAFs toleration is naturally embodied in the proposed retraining method as our SWV measurement (equation 1) has included the SAFs.

# B. Fixing the weight in the training process

To train the neural-network, in this paper, we apply the conventional back-propagation method that utilizes the gradient descent technique to tune the weights of synapse. To show our retraining process, we use a simple two-layer fully connect neural-network as an example. For one neuron j of output layer, the output value of j,  $y_j$ , is calculated by:

$$y_j = f(\sum_{m} W_{ji} \cdot x_i(n)) \tag{2}$$

wherein n represents the input vector consisting of a serial training samples,  $x_i(n)$  refers to the input value of the neuron i in the input layer,  $W_{ji}$  refers to the synaptic (weight) connecting neuron i and j, m refers to the total number of neurons in the input layer associated with j, and f is the activation function.

In the training phase, the update of a weight  $W_{ji}$  can be derived as:

$$W_{ji} = W_{ji} - \alpha \cdot \delta_j(n) \cdot x_i(n) \cdot F_{ji}$$
(3)

wherein  $\alpha$  refers to the learning rate,  $\delta_j(n)$  is the local gradient value of neuron  $j, F_{ji}$  is the coefficient representing whether  $W_{ji}$  is fixed. The Fix matrix F is used like this: if one weight  $W_{jk}$  is supposed to be fixed, we enforce  $F_{jk}=0$ , and the result of  $\alpha \cdot \delta_j(n) \cdot x_k(n)$  is ignored. Consequently,  $W_{ji}$  is not changed in the training process. Otherwise, for aother input value  $W_{ji} \cdot x_i(n)$  of neuron  $j(i \neq k)$ , the weight  $W_{ji}$  updates continuously until the convergence of the training process, using equation 3.



Fig. 3: Weight changing in the neural-network retraining method: (a) pre-trained weight; (b) fixing the weight connection; (c) after retraining; (d) in the next iteration.

We now explain how the weights surrounding the fixed weight change in the training phase. In the back-propagation process, the significance of the gradient descent—how much the weight changes associated with a neuron (e.g., j) is determined by input values from multiple neurons. When we reduce a weight  $(W_{ij})$  connecting an input neuron i to j, an error occurs between the expected output of j and its real output; this error is induced by the miscalculation of i and  $W_{ij}$ . Fortunately, if other input neurons (e.g., i-1,i+1) are correlated with i, this error can be compensated by i-1 and i+1 in the back-propagation process: as the reduced weight  $W_{ij}$  is fixed in the back-propagation process, the gradient descent algorithm will instead change the weights connecting j to i-1 and i+1 to minimize the error. Generally, the values of the input samples, for a common neural-network based application, are highly correlated. For example, in a visual recognition application, the input data of the neural-networks are continuous because the image pixel at a nearby region have similar values.

Leveraging this property, we use an example in Fig. 3 to demonstrate the retraining process. Suppose in a neural-network shown in Fig. 3(a), one input  $P_i$  and its neighboring inputs  $P_{i-1}$  and  $P_{i+1}$ have similar values. With the gradient descent algorithm, the weights update using equation 3, resulting in a group of weights with similar values in this neural-network. When we map this pre-trained neuralnetwork to a specific RRAM crossbar, we find the weight  $W_{P_iO}$  has the largest SVW, thus we reduce its value by half and fix the new value, as shown in Fig. 3(b). This may cause an error in the value of the output neuron. After we retrain this neural-network, the origin local gradient value of  $W_{P_{i,O}}$  is transferred to  $W_{P_{i-1}O}$  and  $W_{P_{i+1}O}$ . The gradient descent algorithm make the value of the output neuron as close to the expect value as possible. That is, the surrounding weights compensates the error caused by the reduced weights, as shown in Fig. 3(c). This process can continues, as shown in Fig. 3(d), until the weight is small enough to produce a large SWV.

It should be noted that, we choose a small learning rate  $\alpha$  to ensure the fine-grain tuning of the weight. Thus, the weights update and fluctuate with a narrow range in each iteration of the back-propagation process. It can avoid the disruptive change in a weight, e.g., a small weight mapped to a memristor with high variation suddenly changes to a larger one, which may lead to new pair of weight-memristor mapping with large SVW.

## C. Reducing the weight

The way to reduce the single weight plays a critical role in retraining process. It will cause a series of problems if we directly apply the weight-prune method used in Deep Compression [18]. Specifically, their method prunes the minimal weights in the weight matrix by setting the values of these weights as zero. Because of the sparse weight matrix, the neural-network has little loss of accuracy even when the majority of the weight connections are pruned. When

applying the above method in weight-memristor mapping—directly reducing the weight to zero-the test rate of the neural-network decreases sharply. Because the weight-prune method only needs to reduce a small weight; while we may have to change a large weight, leading to a significant information loss. Even with the self-healing capability, the test rate can hardly be pull up to the same level in the original neural-network (running on a perfect RRAM crossbar). For instance, when a large weight is reduced to zero, its surrounding weights, probably also with small values, are updated to a large value for error compensation. It has a large likelihood that some of these surrounding weights are also mapped to memristors with large variation, resulting in large SVW. Consequently, they are chosen as the candidate for weight reduction in the next (or later) iterations in our retraining process. The resulting training process can hardly be convergent. Not to mention the fact that the surrounding weights of a large weight are likely to have large values. Moreover, if all the weights at a nearby region have been reduced to 0, some input values of the neural-network are ignored, causing a danger of information loss. In some special cases, a single weight connection is more critical to the output than other weights. For example, the values of the biases in the weight matrix of a neural-network always contain much more information than other weights. According to our experiments, if zero is assigned to a bias mapped to a memristor with large variation, the output calculated with this zero bias is too far away from the expected one; the resulting error can hardly be healed by the proposed retraining process. Therefore, in this work, we reduce the weight by an exponential coefficient t as follow:

$$W_{ij} \leftarrow W_{ii}^{-t}; (t > 0) \tag{4}$$

 $W_{ij} \leftarrow W_{ij}^{-t}; (t>0) \tag{4}$  In this work, we set the default value of t as two based on the experience from the experiments. Noted that a single weight can be reduced repeatedly, but the repetitions has an upper bound to prevent the loss of information. Based on our experience, the optimal test rate is always achieved when the upper bound is set as three in the retraining process. In other words, a weight should be reduced to 1/8 of its formal value at most.

A remaining issue rises when we find it time consuming to reduce many weights that incurs many training processes. Thus, we try to reduce multiple weights and fix them in a single training process. Specifically, we tend to pick up multiple "independent" weights which are far from each other. This strategy can prevent multiple correlated weights in a neighboring region from being reduced and fixed at once. Otherwise, no surrounding weights can compensate the error. Suppose in each iteration we reduce and fix N weights with the top N largest SWV at the same time. Table I shows significant speedup—huge reduction of iterations—of the retraining method, without a countable test rate drop.

# V. EXPERIMENTS

## A. Experimental setup

To evaluate the efficiency of the proposed neural-network retraining method, we deploy a two-layer neural-network on a RRAM crossbar

TABLE I: Reduce multiple weights in each iteration.

| N  | Number of iteration | Test rate |
|----|---------------------|-----------|
| 1  | 2000                | 89.7%     |
| 5  | 634                 | 90.5%     |
| 10 | 378                 | 90.3%     |
| 20 | 205                 | 89.3%     |
|    |                     |           |

as the platform for digit recognition appellation. The inputs of the neural-network are the pixel values of the benchmark images; while the output signal is one of the ten Arabic numerals from 0 to 9. The RRAM crossbar contains two crossbar circuits; the differential result of two corresponding signals output from these two crossbars can represent either a positive or a negative value. The scale of each crossbar circuit is  $784 \times 10$ . The remaining set of parameters are the same as what are used in [14].

We first train the neural-network for the MNIST data set without mapping any of the weight to the memristor. The resulting classification accuracy is about 90%, serving as the upper bound of all the variation/defects tolerant methods. Then, we inject SAFs and resistance variations to memristors in the RRAM crossbar. As the memristors with resistance variation will have abnormal resistances, they represent incorrect weights. The change of weight, from  $w_{pj}$  to  $w_{qj}$ , is shown as follows:

$$w_{qj}^{'} \leftarrow w_{pj} \cdot e^{\theta_{qj}}; \theta \sim N(0, \sigma^2)$$
 (5)

wherein  $\theta_{qj}$  represents the memristor resistance variation, which follows the lognormal distribution [8]. We use  $\sigma$  to present the significance of the variation in the experimental result. For SA0 fault, the memristors is always at the LRS that represents a maximum weight: while for SA1 fault, the memristor gets stuck at HRS that represents a minimum weight. When we test the neural-network running on such RRAM crossbar circuit, we derive inaccurate classification results. We apply the proposed method and the one in [14] to the RRAM crossbar and the derived classification accuracies are normalized to 100% accuracy for fair comparison. It should be noted that we choose the number of reduced weights N=10 in our proposed retraining method. The redundant rows can be naturally used in the proposed bipartite-matching method by regarding the redundant rows as the normal rows. Thus, the bipartite matching algorithm no longer derives a perfect matching; but the maximum matching can still be found.

In the experimental results, "Ideal" represents the upper-bound test rate, which is about 90%; "before map" represents the test rate without any variation toleration method; "bi-match" represents the proposed bipartite-matching based mapping method and "bi-retrain" represents the proposed retraining method on the basis of bipartitematching method. "Vortex" is the hybrid solution in [14].

# B. Results and analysis

Fig. 4(a) illustrates the test rate of various techniques only considering the resistance variation in the RRAM crossbar. As expected, the test rate decreases as the resistance variation becomes severer. It should be noted that [14] only reports the result in a smaller range of the resistance variation as shown in the figure. Obviously, "Vortex" dramatically outperforms the sole "before map" method. The proposed two methods further outperform both two methods in previous works, especially when the resistance variation is large. Applying the retraining method can arise the test rate from 61.8% (only "bimatch") to 86.0% even when  $\sigma = 2$ . Interestingly, the "bi-retrain" method is highly close to the ideal test rate when—as in [14]—the RRAM crossbar has no SAFs and medium variation.

Fig. 4(b) shows the test rate considering both resistance variations and SAFs. Solely applying the "bi-match" method only achieve 55.87% test rate in average; while the test rate of "bi-retrain" can reach as high as 89.27% and 71.02% when the resistance variation is small ( $\sigma = 0.5$ ) and large ( $\sigma = 2$ ), respectively. Compared to the ideal test rate, the "bi-retrain" method only has less than 5% loss of test rate in the "largest" variation set in [14], while the "Vortex" method suffers 45% loss of test rate.



Fig. 4: Experiment Results on (a) test rate only considering the resistance variation by varying  $\sigma$ ; (b) test rate considering the resistance variation and the SAFs by varying  $\sigma$ ; (c) test rate for "bi-match" method by varying the redundancy amount; (d) test rate for "bi-retrain" method by varying the redundancy amount.

Fig. 4(c) shows the test rates derived by the proposed "bi-match" method after deploying various numbers of redundant rows in the RRAM crossbar. The test rates derived in different  $\sigma$  are shown in different color. The upper and bottom halves of the figure show the test rate without and with SAFs, respectively. From both of the half figures, we observe that the test rate hardly increases with more redundant rows when the resistance variation is small ( $\sigma = 0.6-1.0$ ). In contrast, when the variation gets larger, the redundancy plays a more important role in the test rate improvement. This observation also applies to the RRAM crossbar injected with SAFs. We find that the redundancy is very helpful and more suitable to tolerate the SAFs when compared the two half figures.

Fig. 4(d) shows the test rate derived by "bi-retrain" method with redundant rows wherein both resistance variation and SAFs are considered. The results only show the test rate under large resistance variation. The "bi-retrain" method can keep the test rate above 85% with 20 redundant rows. Put it another way, the "bi-retrain" method can dramatically save the redundant cost to achieve the same test rate. When the number of redundant rows is larger than 40, adding redundancy cannot improve the test rate anymore. A weak fluctuation on test rate can be observed. This fluctuation naturally exists in the classification model of the neural-network .

### VI. CONCLUSION

RRAM crossbar built on the basis of memristors has enormous energy efficiency and thus is a promising platform for neuromorphic computing. However, the memristor devices suffer from various process variations and defects, resulting in dramatic drop of the classification accuracy of neural-network based applications. Previous software-based methods can only tolerate the resistance variation and their efficiency degrades largely when the variation is significant. We first upgrades the conventional row-based weight-memristor mapping with an optimal solution based on the (bipartite-graph) weighted maximum matching algorithm. More importantly, we proposes a novel on-device method by the judicious exploration of the self-healing capability inherent in the neural-networks. The experiments show that the proposed method has significant improvements of accuracy in neural-network running on a large-scale RRAM crossbar with high resistance variations and clustered SAFs.

#### REFERENCES

 B. Li, et al. Memristor-based approximated computation. In ISLPED, 2013.

- [2] M. Hu, et al. Dot-product engine for neuromorphic computing: programming 1T1M crossbar to accelerate matrix-vector multiplication. In Design Automation Conference, pages 1–6, 2016.
- [3] L. Xia, et al. Switched by input: Power efficient structure for RRAM-based convolutional neural network. In *Design Automation Conference*, pages 1–6, 2016.
- [4] M. Hu, et al. BSBtraining scheme implementation on memristor-based circuit. In CISDA, 2013.
- [5] B. Li, et al. Merging the interface: Power, area and accuracy cooptimization for RRAM crossbar-based mixed-signal computing system. In *Design Automation Conference*, pages 1–6, 2015.
- [6] D. B. Strukov, et al. The missing memristor found. *Nature*, 453.7191:80–83, 2008.
- [7] D. Niu, et al. Impact of process variations on emerging memristor. In Design Automation Conference, pages 877–882, 2010.
- [8] S. R. Lee. et al. Multi-level switching of triple-layered TaOx RRAM with excellent reliability for storage class memory. In Symposium on VLSI Technology, pages 71-72, 2012.
- [9] S.Yu, Y. Wu, and H-S. P. Wong. Investigating the switching dynamics and multilevel capability of bipolar metal oxide resistive switching memory. *Applied Physics Letters*, 2011.
- [10] C.-Y. Chen, et al. RRAM defect modeling and failure analysis based on march test and a novel squeeze-search scheme. In *Transactions on Computers*, 64.1:180–190, 2015.
- [11] S. Kannan, et al. Modeling, detection, and diagnosis of faults in multilevel memristor memories. In *Transactions on Computer-Aided Design of Integrated Circuits and Systems*, 34(5):822–834, 2015.
- [12] A.J. Van de Goor and Y. Zorian. Effective march algorithms for testing single order addressed memories. *Journal of Electronics Testing: Theory* and Application, 5:337–345, 1994.
- [13] Y. X. Chen and J. F. Li. Fault modeling and testing of 1t1r memristor memories. In VLSI Test Symposium, pages 1–6, 2015.
- [14] B. Liu, et al. Vortex: variation-aware training for memristor x-bar. In Design Automation Conference, pages 1–6, 2015.
- [15] B. Liu, et al. Reduction and IR-drop compensations techniques for reliable neuromorphic computing systems. In *International Conference* on Computer Aided Design, 2014.
- [16] H. Manem, et al. Design considerations for variation tolerant multilevel CMOS/nano memristor memory. In *Great lakes symposium on VLSI*, 2010
- [17] A. Asenov, et al. Intrinsic parameter fluctuations in deep nanometer MOSFETs introduced by gate line edge roughness. *Transactions on Electron Devices*, 50(5):1254–1260, 2003.
- [18] S. Han. Learning both weights and connections for efficient neural network. In Advances in Neural Information Processing Systems, 2015.
- [19] H. W. Kuhn. The hungarian method for the assignment problem. *Naval research logistics quarterly*, 2(1-2):83–97, 1955.
- [20] J. Munkres. Algorithms for the assignment and transportation problems. Journal of the society for industrial and applied mathematics, 5(1):32–38, 1957.
- [21] S. Geman, et al. Neural networks and the bias/variance dilemma. *Neural computation*, 4(1):1–58, 1992.