# **Sequential Logic Design**

Design of Digital Circuits 2017
Srdjan Capkun
Onur Mutlu
(Guest starring: Frank K. Gürkaynak and Aanjhan Ranganathan)

http://www.syssec.ethz.ch/education/Digitaltechnik\_17

### What will we learn?

- How can a circuit remember a value
- Different types of memorizing elements
- Finite State Machines
- How to write Finite State Machines in Verilog

#### Introduction

 Outputs of sequential logic depend on current and prior input values – it has memory.

#### Sequential Circuits:

- Give sequence to events which allows ordering of operations
- Need a special circuit to store the current state of circuit

#### Controlling when to change state

- ASYNCHROUNOUS (anarchic)
   As soon as circuit finishes, it moves to next state
- SYNCHRONOUS (communist) THIS LECTURE
   A global control signal (clock) that tells everyone when to move

# **Combinational + Memory = Sequential**



We know Combinational Circuits, just need some MEMORY

- Bistable circuits can have two distinct states
  - Once they are in one state, they will remain there.



■ The Loop keeps the state stable

- Bistable circuits can have two distinct states
  - Once they are in one state, they will remain there.



■ The Loop keeps the state stable

- Bistable circuits can have two distinct states
  - Once they are in one state, they will remain there.



But how can we move from one state to another?

- Bistable circuits can have two distinct states
  - Once they are in one state, they will remain there.



- But how can we move from one state to another?
  - We add one switch to break the loop and at the same time add another switch that connects an input to the circuit

### The D Latch

- D Latch is the basic bi-stable circuit used in modern CMOS.
  - The clock controls the switches. Only one is active at a time.
  - Traditionally the input is called D (Data) and the output Q



#### The D Latch has two modes

Latch mode, loop is active, input disconnected, keeps state



#### The D Latch has two modes

Latch mode, loop is active, input disconnected, keeps state



Transparent mode, loop is inactive, input is connected and propagates to output



# **Summary D Latch**

- Simple bi-stable circuit
  - Can be used to store a 0 or a 1.
- Has two modes
  - Transparent mode: input propagates to output
  - Latch mode: the output is stored (also called opaque mode)
- The clock controls the modes of operation.
  - Depending on the type, it might be latch is transparent when Clk=1 or latch is transparent when Clk=0

# D Latch is commonly used... but...

- It is a bit tricky to use
  - There is a long transparent time, latch is not storing
  - Problematic if we have a series of latches that form a pipeline
- Usually used with alternating clocks for each stage
  - If one latch is transparent at CLK=0 the next one is latching
  - Make sure there are not two transparent latches in a row
- A Flip-Flop (FF) is a circuit that combines two latches
  - A Master latch that is transparent when CLK=0
  - And a Slave latch that is transparent when CLK=1 (or vice versa)
- Throughout this lecture we will use Flip-Flops

# Rising edge trigerred D Flip-Flop

Two inputs: CLK, D

#### Function

- The flip-flop "samples" D on the rising edge of CLK
- When CLK rises from 0 to 1, D passes through to Q
- Otherwise, Q holds its previous value
- Q changes only on the rising edge of CLK





# **D Flip-Flop Internal Circuit**

- Two back-to-back latches (L1 and L2) controlled by complementary clocks
  - When CLK = 0
    - L1 is transparent
    - L2 is opaque
    - D passes through to N1
  - When CLK = 1
    - L2 is transparent
    - L1 is opaque
    - N1 passes through to Q



- Thus, on the edge of the clock (when CLK rises from 0 1)
- D passes through to Q

# Registers

Multiple parallel flip-flops that store more than 1 bit





# **Enabled Flip-Flops**

- Inputs: CLK, D, EN
  - The enable input (EN) controls when new data (D) is stored

#### Function

- EN = 1: D passes through to Q on the clock edge
- EN = 0: the flip-flop retains its previous state



# Resettable Flip-Flops

- Inputs: CLK, D, Reset
  - The Reset is used to set the output to 0.

#### Function:

- *Reset = 1:* Q is forced to 0
- Reset = 0: the flip-flop behaves like an ordinary D flip-flop



# Resettable Flip-Flops

- Two types:
  - Synchronous: resets at the clock edge only
  - Asynchronous: resets immediately when Reset = 1
- Asynchronously resettable flip-flop requires changing the internal circuitry of the flip-flop (see Exercise 3.10)
- Synchronously resettable flip-flop?

# Resettable Flip-Flops

- Two types:
  - Synchronous: resets at the clock edge only
  - Asynchronous: resets immediately when Reset = 1
- Asynchronously resettable flip-flop requires changing the internal circuitry of the flip-flop (see Exercise 3.10)
- Synchronously resettable flip-flop?



# **Settable Flip-Flops**

- Inputs: CLK, D, Set
- Function:
  - **Set = 1**: Q is set to 1
  - Set = 0: the flip-flop behaves like an ordinary D flip-flop

#### **Symbols**



# Synchronous Sequential Logic Design

#### Breaks cyclic paths by inserting registers

- These registers contain the state of the system
- The state changes at the clock edge, so we say the system is synchronized to the clock

#### Rules of synchronous sequential circuit composition:

- Every circuit element is either a register or a combinational circuit
- At least one circuit element is a register
- All registers receive the same clock signal
- Every cyclic path contains at least one register

#### Two common synchronous sequential circuits

- Finite State Machines (FSMs)
- Pipelines

# Finite State Machine (FSM) consists of:

#### State register:

- Store the current state and
- Load the next state at the clock edge
- Sequential circuit

#### Next state logic

- Determines what the next state will be
- Combinational circuit

#### Output logic

- Generates the outputs
- Combinational Circuit





# Finite State Machine (FSM)

■ FSMs get their name because a circuit with k registers can be in one of a finite number (2<sup>k</sup>) of unique states.

# Finite State Machines (FSMs)

- Next state is determined by the current state and the inputs
- Two types of finite state machines differ in the output logic:
  - Moore FSM: outputs depend only on the current state
  - Mealy FSM: outputs depend on the current state and the inputs

#### Moore FSM



# Finite State Machine Example

#### Traffic light controller

- 2 inputs: Traffic sensors: T<sub>A</sub>, T<sub>B</sub> (TRUE when there's traffic)
- 2 outputs: Lights: L<sub>A</sub>, L<sub>B</sub>



### **FSM Black Box**

Inputs: CLK, Reset, T<sub>A</sub>, T<sub>B</sub>



### **FSM State Transition Diagram**

- Moore FSM: outputs labeled in each state
  - States: Circles
  - Transitions: Arcs



# **FSM State Transition Diagram**

Moore FSM: outputs labeled in each state

States: Circles

Transitions: Arcs





### **FSM State Transition Table**

| <b>Current State</b> | Inputs |       | Next State |
|----------------------|--------|-------|------------|
| S                    | $T_A$  | $T_B$ | S'         |
| 50                   | 0      | Χ     |            |
| SØ                   | 1      | X     |            |
| <b>S1</b>            | X      | X     |            |
| S2                   | Χ      | 0     |            |
| S2                   | Χ      | 1     |            |
| S3                   | X      | X     |            |

# **FSM State Transition Table**

| <b>Current State</b> | Inputs |       | Next State |
|----------------------|--------|-------|------------|
| S                    | $T_A$  | $T_B$ | S'         |
| SØ                   | 0      | X     | <b>S1</b>  |
| SØ                   | 1      | X     | SØ         |
| S1                   | X      | Χ     | S2         |
| S2                   | X      | 0     | <b>S</b> 3 |
| S2                   | X      | 1     | S2         |
| S3                   | X      | Χ     | SØ         |

| Curren | t State | Inp   | outs  | Next            | State           |
|--------|---------|-------|-------|-----------------|-----------------|
| $S_1$  | $S_0$   | $T_A$ | $T_B$ | S' <sub>1</sub> | S' <sub>0</sub> |
| 0      | 0       | 0     | X     |                 |                 |
| 0      | 0       | 1     | Χ     |                 |                 |
| 0      | 1       | X     | Χ     |                 |                 |
| 1      | 0       | X     | 0     |                 |                 |
| 1      | 0       | X     | 1     |                 |                 |
| 1      | 1       | X     | X     |                 |                 |

| State      | Encoding |
|------------|----------|
| SØ         | 00       |
| S1         | 01       |
| <b>S</b> 2 | 10       |
| <b>S</b> 3 | 11       |

| Curren | t State | Inp   | uts   | Next            | State           |
|--------|---------|-------|-------|-----------------|-----------------|
| $S_1$  | $S_0$   | $T_A$ | $T_B$ | S' <sub>1</sub> | S' <sub>0</sub> |
| 0      | 0       | 0     | Χ     | 0               | 1               |
| 0      | 0       | 1     | Χ     | 0               | 0               |
| 0      | 1       | X     | Χ     | 1               | 0               |
| 1      | 0       | X     | 0     | 1               | 1               |
| 1      | 0       | X     | 1     | 1               | 0               |
| 1      | 1       | X     | X     | 0               | 0               |

| State      | Encoding |
|------------|----------|
| SØ         | 00       |
| S1         | 01       |
| S2         | 10       |
| <b>S</b> 3 | 11       |

| Curren | t State | Inp   | uts   | Next            | State           |
|--------|---------|-------|-------|-----------------|-----------------|
| $S_1$  | $S_0$   | $T_A$ | $T_B$ | S' <sub>1</sub> | S' <sub>0</sub> |
| 0      | 0       | 0     | Χ     | 0               | 1               |
| 0      | 0       | 1     | Χ     | 0               | 0               |
| 0      | 1       | X     | Χ     | 1               | 0               |
| 1      | 0       | X     | 0     | 1               | 1               |
| 1      | 0       | X     | 1     | 1               | 0               |
| 1      | 1       | X     | X     | 0               | 0               |

| State      | Encoding |
|------------|----------|
| SØ         | 00       |
| S1         | 01       |
| <b>S</b> 2 | 10       |
| <b>S</b> 3 | 11       |

$$S_1' = (\overline{S}_1 \cdot S_0) + (S_1 \cdot \overline{S}_0 \cdot \overline{T}_B) + (S_1 \cdot \overline{S}_0 \cdot T_B)$$

$$S_0' = (\overline{S}_1 \cdot \overline{S}_0 \cdot \overline{T}_A) + (S_1 \cdot \overline{S}_0 \cdot \overline{T}_B)$$

| Curren | t State | Inp   | uts   | Next            | State           |
|--------|---------|-------|-------|-----------------|-----------------|
| $S_1$  | $S_0$   | $T_A$ | $T_B$ | S' <sub>1</sub> | S' <sub>0</sub> |
| 0      | 0       | 0     | Χ     | 0               | 1               |
| 0      | 0       | 1     | Χ     | 0               | 0               |
| 0      | 1       | X     | Χ     | 1               | 0               |
| 1      | 0       | X     | 0     | 1               | 1               |
| 1      | 0       | X     | 1     | 1               | 0               |
| 1      | 1       | Χ     | Χ     | 0               | 0               |

| State      | Encoding |
|------------|----------|
| SØ         | 00       |
| <b>S1</b>  | 01       |
| <b>S2</b>  | 10       |
| <b>S</b> 3 | 11       |

$$S_1' = S_1 \times S_0$$

**Simplification (Inspection or K-Maps)** 

$$S_0' = (\overline{S}_1 \cdot \overline{S}_0 \cdot \overline{T}_A) + (S_1 \cdot \overline{S}_0 \cdot \overline{T}_B)$$

# **FSM Output Table**

| Currer         | nt State | Outp  | outs  |
|----------------|----------|-------|-------|
| S <sub>1</sub> | $S_0$    | $L_A$ | $L_B$ |
| 0              | 0        |       |       |
| 0              | 1        |       |       |
| 1              | 0        |       |       |
| 1              | 1        |       |       |

# **FSM Output Table**

| <b>Current State</b> |       | Outputs    |       |  |
|----------------------|-------|------------|-------|--|
| S <sub>1</sub>       | $S_0$ | $L_A$      | $L_B$ |  |
| 0                    | 0     | green      | red   |  |
| 0                    | 1     | yellow     | red   |  |
| 1                    | 0     | red        | green |  |
| 1                    | 1     | red yellow |       |  |

| Output | Encoding |
|--------|----------|
| green  | 00       |
| yellow | 01       |
| red    | 10       |

# **FSM Output Table**

| Curren | t State |          | Outp     | outs     |          |
|--------|---------|----------|----------|----------|----------|
| $S_1$  | $S_0$   | $L_{A1}$ | $L_{A0}$ | $L_{B1}$ | $L_{BO}$ |
| 0      | 0       | 0        | 0        | 1        | 0        |
| 0      | 1       | 0        | 1        | 1        | 0        |
| 1      | 0       | 1        | 0        | 0        | 0        |
| 1      | 1       | 1        | 0        | 0        | 1        |

| Output | Encoding |
|--------|----------|
| green  | 00       |
| yellow | 01       |
| red    | 10       |

### **FSM Output Table**

| Curren         | t State |          | Outp     | outs     |                 |
|----------------|---------|----------|----------|----------|-----------------|
| S <sub>1</sub> | $S_0$   | $L_{A1}$ | $L_{A0}$ | $L_{B1}$ | L <sub>B0</sub> |
| 0              | 0       | 0        | 0        | 1        | 0               |
| 0              | 1       | 0        | 1        | 1        | 0               |
| 1              | 0       | 1        | 0        | 0        | 0               |
| 1              | 1       | 1        | 0        | 0        | 1               |

| Output | Encoding |
|--------|----------|
| green  | 00       |
| yellow | 01       |
| red    | 10       |

$$L_{A1} = S_{1}$$

$$L_{A0} = \overline{S_{1}} \cdot S_{0}$$

$$L_{B1} = \overline{S_{1}}$$

$$L_{B0} = S_{1} \cdot S_{0}$$

#### **FSM Schematic: State Register**



state register



# **FSM Schematic: Next State Logic**



### **FSM Schematic: Output Logic**



### **FSM Timing Diagram**





#### **FSM State Encoding**

- Binary encoding: i.e., for four states, 00, 01, 10, 11
- One-hot encoding
  - One state bit per state
  - Only one state bit is HIGH at once
  - I.e., for four states, 0001, 0010, 0100, 1000
  - Requires more flip-flops
  - Often next state and output logic is simpler

#### Moore vs. Mealy FSM

Alyssa P. Hacker has a snail that crawls down a paper tape with 1's and 0's on it. The snail smiles whenever the last four digits it has crawled over are 1101. Design Moore and Mealy FSMs of the snail's brain.

#### Moore FSM



#### Mealy FSM



### **State Transition Diagrams (snail - 1101)**



Mealy FSM: arcs indicate input/output

Mealy FSM



#### **FSM Design Procedure**

#### Prepare

- Identify the inputs and outputs
- Sketch a state transition diagram
- Write a state transition table
- Select state encodings

#### For a Moore machine:

- Rewrite the state transition table with the selected state encodings
- Write the output table

#### For a *Mealy* machine:

- Rewrite the combined state transition and output table with the selected state encodings
- Write Boolean equations for the next state and output logic
- Sketch the circuit schematic

#### **Sequential Logic Design**

Design of Digital Circuits 2017
Srdjan Capkun
Onur Mutlu
(Guest starring: Frank K. Gürkaynak and Aanjhan Ranganathan)

http://www.syssec.ethz.ch/education/Digitaltechnik\_17

#### **Last Week in Verilog**

- We have seen an overview of Verilog
- Discussed behavioral and structural modeling
- Showed combinational logic constructs

#### This week

- Sequential circuit description in Verilog
- Developing testbenches for simulation

### **Combinational + Memory = Sequential**



We know Combinational Circuits, just need some MEMORY

### Sequential Logic in Verilog

- Define blocks that have memory
  - Flip-Flops, Latches, Finite State Machines
- Sequential Logic is triggered by a 'CLOCK' event
  - Latches are sensitive to level of the signal
  - Flip-flops are sensitive to the transitioning of clock
- Combinational constructs are not sufficient
  - We need new constructs:
    - always
    - initial

#### always Statement, Defining Processes

```
always @ (sensitivity list)
    statement;
```

 Whenever the event in the sensitivity list occurs, the statement is executed



- The posedge defines a rising edge (transition from 0 to 1).
- This process will trigger only if the clk signal rises.
- Once the clk signal rises: the value of d will be copied to q

- 'assign' statement is not used within always block
- The <= describes a 'non-blocking' assignment</p>
  - We will see the difference between 'blocking assignment' and 'non-blocking' assignment in a while

- Assigned variables need to be declared as reg
- The name reg does not necessarily mean that the value is a register. (It could be, it does not have to be).
- We will see examples later

### D Flip-Flop with Asynchronous Reset

- In this example: two events can trigger the process:
  - A rising edge on clk
  - A falling edge on reset

## D Flip-Flop with Asynchronous Reset

- For longer statements a begin end pair can be used
  - In this example it was not necessary
- The always block is highlighted

## D Flip-Flop with Asynchronous Reset

- First reset is checked, if reset is 0, q is set to 0.
  - This is an 'asynchronous' reset as the reset does not care what happens with the clock
- If there is no reset then normal assignment is made

### D Flip-Flop with Synchronous Reset

- The process is only sensitive to clock
  - Reset only happens when the clock rises. This is a 'synchronous' reset
- A small change, has a large impact on the outcome

### D Flip-Flop with Enable and Reset

```
module flop ar (input
                         clk,
            input
                          reset,
            input
                          en,
            input [3:0] d,
            output reg [3:0] q);
 always @ (posedge clk, negedge reset)
   begin
     if (reset == '0') q <= 0; // when reset
     end
endmodule
```

- A flip-flop with enable and reset
  - Note that the en signal is not in the sensitivity list
- Only when "clk is rising" AND "en is 1" data is stored

#### **Example: D Latch**



#### **Summary: Sequential Statements so far**

- Sequential statements are within an 'always' block
- The sequential block is triggered with a change in the sensitivity list
- Signals assigned within an always must be declared as reg
- We use <= for (non-blocking) assignments and do not use 'assign' within the always block.

#### **Summary: Basics of always Statements**

```
module example (input
                              clk,
              input [3:0] d,
              output reg [3:0] q);
 wire [3:0] normal;  // standard wire
 reg [3:0] special; // assigned in always
 always @ (posedge clk)
   special <= d;
                   // first FF array
 assign normal = ~ special; // simple assignment
 always @ (posedge clk)
                          // second FF array
   q <= normal;</pre>
endmodule
```

You can have many always blocks

#### **Summary: Basics of always Statements**

```
module example (input clk,
              input [3:0] d,
              output reg [3:0] q);
 wire [3:0] normal;  // standard wire
 reg [3:0] special; // assigned in always
 always @ (posedge clk)
                  // first FF array
   special <= d;</pre>
 assign normal = ~ special; // simple assignment
 always @ (posedge clk)
               // second FF array
   q <= normal;</pre>
endmodule
```

Assignments are different within always blocks

- This statement describes what happens to signal q
- ... but what happens when clock is not rising?

- This statement describes what happens to signal q
- ... but what happens when clock is not rising?
- The value of q is preserved (memorized)

```
module comb (input inv,
    input [3:0] data,
    output reg [3:0] result);

always @ (inv, data) // trigger with inv, data
  if (inv) result <= ~data;// result is inverted data
  else result <= data; // result is data

endmodule</pre>
```

#### This statement describes what happens to signal result

- When inv is 1, result is ~data
- What happens when inv is not 1?

#### This statement describes what happens to signal result

- When inv is 1, result is ~data
- When inv is not 1, result is data

#### Circuit is combinational (no memory)

The output (result) is defined for all possible inputs (inv data)

#### always Blocks for Combinational Circuits

- If the statements define the signals completely, nothing is memorized, block becomes combinational.
  - Care must be taken, it is easy to make mistakes and unintentionally describe memorizing elements (latches).
- Always blocks allow powerful statements
  - if .. then .. else
  - case
- Use always blocks only if it makes your job easier

#### Always Statement is not Always Practical...

- Both statements describe the same multiplexer
- In this case, the always block is more work

### Sometimes Always Statements are Great

```
module sevensegment (input [3:0] data,
                    output reg [6:0] segments);
  always @ ( * )
                         // * is short for all signals
   case (data)
                         // case statement
     4'd0: segments = 7'b111_1110; // when data is 0
     4'd1: segments = 7'b011 0000; // when data is 1
     4'd2: segments = 7'b110_1101;
     4'd3: segments = 7'b111 1001;
     4'd4: segments = 7'b011 0011;
     4'd5: segments = 7'b101 1011;
     // etc etc
     default: segments = 7'b000 0000; // required
   endcase
endmodule.
```

#### The case Statement

- Like if ... then ... else can only be used in always blocks
- The result is combinational only if the output is defined for all cases
  - Did we mention this before ?
- Always use a default case to make sure you did not forget a case (which would infer a latch)
- Use casez statement to be able to check for don't cares
  - See book page 202, example 4.28

### Non-blocking and Blocking Statements

#### Non-blocking

```
always @ (a)
begin
   a <= 2'b01;
   b <= a;
// all assignments are made here
// b is not (yet) 2'b01
end</pre>
```

- Values are assigned at the end of the block.
- All assignments are made in parallel, process flow is not-blocked.

#### **Blocking**

```
always @ (a)
begin
    a = 2'b01;
// a is 2'b01
    b = a;
// b is now 2'b01 as well
end
```

- Value is assigned immediately.
- Process waits until the first assignment is complete, it blocks progress.

# Why use (Non)-Blocking Statements

- There are technical reasons why both are required
  - It is out of the scope of this course to discuss these
- Blocking statements allow sequential descriptions
  - More like a programming language
- If the sensitivity list is correct, blocks with non-blocking statements will always evaluate to the same result
  - It may require some additional iterations

## **Example: Blocking Statements**

Assume all inputs are initially '0'

```
always @ ( * )
begin

p = a ^ b;  // p = 0

g = a & b;  // g = 0

s = p ^ cin;  // s = 0

cout = g | (p & cin); // cout = 0
end
```

### **Example: Blocking Statements**

Now a changes to '1'

```
always @ ( * )
begin

p = a ^ b;  // p = 1

g = a & b;  // g = 0

s = p ^ cin;  // s = 1

cout = g | (p & cin); // cout = 0
end
```

- The process triggers
- All values are updated in order
- At the end, s = 1

### Same Example: Non-Blocking Statements

Assume all inputs are initially '0'

```
always @ ( * )
begin

p <= a ^ b;  // p = 0

g <= a & b;  // g = 0

s <= p ^ cin;  // s = 0

cout <= g | (p & cin); // cout = 0
end</pre>
```

### Same Example: Non-Blocking Statements

Now a changes to '1'

```
always @ ( * )
begin

p <= a ^ b;  // p = 1

g <= a & b;  // g = 0

s <= p ^ cin;  // s = 0

cout <= g | (p & cin); // cout = 0
end</pre>
```

- The process triggers
- All assignments are concurrent
- When s is being assigned, p is still 0, result is still 0

### Same Example: Non-Blocking Statements

After the first iteration p has changed to '1' as well

```
always @ ( * )
begin

p <= a ^ b;  // p = 1

g <= a & b;  // g = 0

s <= p ^ cin;  // s = 1

cout <= g | (p & cin); // cout = 0
end</pre>
```

- Since there is a change in p, process triggers again
- This time s is calculated with p=1
- The result is correct after the second iteration

### **Rules for Signal Assignment**

 Use always @(posedge clk) and non-blocking assignments (<=) to model synchronous sequential logic</li>

```
always @ (posedge clk)
q <= d; // nonblocking</pre>
```

Use continuous assignments (assign ...)to model simple combinational logic.

```
assign y = a \& b;
```

## **Rules for Signal Assignment (cont)**

- Use always @ (\*) and blocking assignments (=) to model more complicated combinational logic where the always statement is helpful.
- Do not make assignments to the same signal in more than one always statement or continuous assignment statement

# Finite State Machines (FSMs)

- Each FSM consists of three separate parts:
  - next state logic
  - state register
  - output logic



### Finite State Machine (FSM) consists of:

#### State register:

- Store the current state and
- Load the next state at the clock edge
- Sequential circuit

#### Next state logic

- Determines what the next state will be
- Combinational circuit

#### Output logic

- Generates the outputs
- Combinational Circuit





## FSM Example 1: Divide by 3



The output Y is HIGH for **one clock cycle out of every 3**. In other words, the output **divides the frequency of the clock by 3**.



### FSM in Verilog, Definitions

- We define state and nextstate as 2-bit reg
- The parameter descriptions are optional, it makes reading easier

### FSM in Verilog, State Register

- This part defines the state register (memorizing process)
- Sensitive to only clk, reset
- In this example reset is active when '1'



### FSM in Verilog, Next State Calculation

```
// next state logic
always @ (*)
case (state)
S0: nextstate = S1;
S1: nextstate = S2;
S2: nextstate = S0;
default: nextstate = S0;
endcase

Next State
Logic
Next
State
```

- Based on the value of state we determine the value of nextstate
- An always .. case statement is used for simplicity.



## FSM in Verilog, Output Assignments

```
// output logic
assign q = (state == S0);
```

- In this example, output depends only on state
  - Moore type FSM
- We used a simple combinational assign



## FSM in Verilog, Whole Code

```
module divideby3FSM (input clk, input reset, output q);
   reg [1:0] state, nextstate;
   parameter S0 = 2'b00;
   parameter S1 = 2'b01;
   parameter S2 = 2'b10;
   always @ (posedge clk, posedge reset) // state register
      if (reset) state <= S0;</pre>
     else state <= nextstate;</pre>
   always @ (*)
                                        // next state logic
     case (state)
        S0: nextstate = S1;
        S1: nextstate = S2;
        S2: nextstate = S0;
        default: nextstate = S0;
     endcase
   assign q = (state == S0);  // output logic
endmodule
```

## **FSM Example 2: Smiling Snail**

Alyssa P. Hacker has a snail that crawls down a paper tape with 1's and 0's on it. The snail smiles whenever the last four digits it has crawled over are 1101.



## **FSM Example 2: Verilog Definitions**



#### **FSM Example 2: State Register**

- This part defines the state register (memorizing process)
- Sensitive to only clk, reset
- In this example reset is active when '1'

#### **FSM Example 2: Next State Calculation**

```
// next state logic
 always @ (*)
    case (state)
       S0: if (a) nextstate = S1;
           else nextstate = S0;
       S1: if (a) nextstate = S2;
           else nextstate = S0;
       S2: if (a) nextstate = S2;
           else nextstate = S3;
       S3: if (a) nextstate = S1;
           else nextstate = S0;
       default: nextstate = S0;
    endcase
```



### **FSM Example 2: Output Assignments**

```
// output logic
assign y = (a & state == S3);
```

- In this example, output depends on state and input
  - Mealy type FSM
- We used a simple combinational assign

### **FSM Example 2: Whole Code**

```
module smilingsnail (input clk,
                    input reset,
                    input a,
                   output y);
  reg [1:0] state, nextstate;
  parameter S0 = 2'b00;
   parameter S1 = 2'b01;
   parameter S2 = 2'b10;
  parameter S3 = 2'b11;
  // state register
  always @ (posedge clk, posedge reset)
     if (reset) state <= S0;</pre>
     // next state logic
  always @ (*)
     case (state)
        S0: if (a) nextstate = S1;
            else nextstate = S0;
```

```
S1: if (a) nextstate = S2;
            else nextstate = S0;
        S2: if (a) nextstate = S2;
            else nextstate = S3;
        S3: if (a) nextstate = S1;
            else nextstate = S0;
        default: nextstate = S0;
     endcase
   // output logic
   assign y = (a & state == S3);
endmodule
```

#### What Did We Learn?

#### Basics of Defining Sequential Circuits in Verilog

#### Always statement

- Is needed for defining memorizing elements (flip-flops, latches)
- Can also be used to define combinational circuits

#### Blocking vs Non-blocking statements

- = assigns the value immediately
- <= assigns the value at the end of the block</p>

#### Writing FSMs

- Next state calculation
- Determining outputs
- State assignment

#### What Did We Learn?

#### D Latch is the basic memorizing element

- Transparent mode, copies input to output
- Latch mode, keeps content

#### (Rising) Edge Triggered Flip-Flops are more practical

Input is copied to output when the clock rises from 0 to 1

#### Finite State Machines

- Moore, output depends on only the current state
- Mealy, output depends on current state and the inputs.

#### Three Aspects of an FSM

- Holds the present state
- Calculate the next state
- Determine the outputs

#### Tomorrow...

- Timing in Combinational circuits
  - Propagation and Contamination Delays
- Timing for Sequential circuits
  - Setup and Hold time
  - How fast can my circuit work?
- How timing is modeled in Verilog
- Verification using Verilog
  - How can we make sure the circuit works correctly
  - Designing Testbenches