# Name:

CSc 656 Midterm 3/28/2018

### Problem 1:

Show the timing of this instruction sequence through the MIPS pipeline:

```
addi $20, $20, 4
lw $16,0($20)
sub $19, $6, $16
or $23, $19, $13
```

You can use either notation for showing the timing of instructions through the pipeline. Assume that all possible data forwarding is available. For every instance/cycle where the pipeline has to forward data or stall, show how ForwardA or ForwardB are set. (You don't have to show the equations.) (25 points)

| Forward $A = 01$ | forward from MEM/WB to upper input of ALU |
|------------------|-------------------------------------------|
| Forward $A = 10$ | forward from EX/MEM to upper input of ALU |
| ForwardB = $01$  | forward from MEM/WB to lower input of ALU |
| ForwardB = $10$  | forward from EX/MEM to lower input of ALU |

### ANS:

```
1
                           2
                               3
                                    4
                                        5
                                             6
                                                 7
                                                      8
                                                          9
addi $20, $20, 4
                      ΙF
                           ID
                               EX
                                    MEM WB
lw
     $16,0($20)
                           IF
                               ID
                                    EX
                                        MEM WB
     $19, $6, $16
                               IF
sub
                                    ID
                                        st
                                             EX
                                                 MEM WB
     $23, $19, $13
                                    IF
                                                      MEM WB
or
                                        st
                                             ID
                                                 EX
```

Cycle 4: ForwardA = 10 Cycle 6: ForwardB = 01 Cycle 7: ForwardA = 10

### Problem 2:

Consider the following loop:

```
loop: lw $10,0($8)
add $20,$20,$10
sw $20,0($12)
addi $8,$8,-4
addi $12,$12,-4
bne $8,$13,loop
```

This loop reads an array of integers, sums them, and stores the partial sums in another array. The overall sum is stored in \$20. (\$20 is initialized outside the loop; you don't have to worry about the initialization code.)

Unroll the loop 3 times (i.e., 4 old iterations become one new iteration). Assume that the number of iterations is divisible by 4. Optimize the code; reduce unnecessary arithmetic operations, and reschedule the instructions to minimize stalls in a 5-stage MIPS pipeline. You don't have to show the timing.

Make sure that the arrays and \$20 contain the correct results when the loop exits.

(30 points)

# ANS:

| loop: | lw<br>lw<br>lw<br>lw     | \$10,0(\$8)<br>\$1,-4(\$8)<br>\$2,-8(\$8)<br>\$3,-12(\$8)     |
|-------|--------------------------|---------------------------------------------------------------|
|       | add<br>add<br>add<br>add | \$4,\$20,\$10<br>\$5,\$4,\$1<br>\$6,\$5,\$2<br>\$20,\$6,\$3   |
|       | SW<br>SW<br>SW           | \$4,0(\$12)<br>\$5,-4(\$12)<br>\$6,-8(\$12)<br>\$20,-12(\$12) |
|       | addi<br>addi<br>bne      | \$8, \$8, -16<br>\$12, \$12, -16<br>\$8, \$13, loop           |

### Problem 3:

Assume a branch predictor, with an array of 16 2-bit predictors with the state diagram given in the provided figure (this is the same state diagram from your textbook). As discussed in lecture, the low bits of the PC of a branch (after removing the least significant 2 zeros) are used to index into the array of 2-bit predictors. *Before the trace begins, all 16 2-bit predictors are in state 10.* 

You are given the following trace with several conditional branches. The branch behavior is already given. Fill out the table. Show work clearly to indicate how you computed each entry; points will be deducted for lucky guesses. (30 points)

| Address of branch | Current behavior | Predictor<br>Index | Current<br>State | Next<br>State | Current prediction | Prediction Correct? |
|-------------------|------------------|--------------------|------------------|---------------|--------------------|---------------------|
| 0x9130            | NT               | 1100               | 10               | 01            | Т                  | N                   |
| 0x92d0            | Т                | 0100               | 10               | 11            | T                  | Y                   |
| 0x96b0            | NT               | 1100               | 01               | 00            | NT                 | Y                   |
| 0x9c50            | NT               | 0100               | 11               | 10            | T                  | N                   |
| 0x9130            | Т                | 1100               | 00               | 01            | NT                 | N                   |

Note:

Current behavior: whether current branch is taken/not taken

Predictor index: index of current branch predictor accessed by branch Current state: state of branch predictor accessed (00,01,10, or 11) Current prediction: taken or not taken (this follows directly from current

state)

## ANS:

```
9130 = 1001 0001 0011 0000; index = 1100
92d0 = 1001 0010 1101 0000; index = 0100
96b0 = 1001 0110 1011 0000; index = 1100
9c50 = 1001 1100 0101 0000; index = 0100
```

- 1) NT, predictor [1100] = 10, predict taken, new state = 01
- 2) T, predictor[0100] = 10, predict taken, new state = 11
- 3) NT, predictor[1100] = 01, predict not taken, new state = 00
- 4) NT, predictor[0100] = 11, predict taken, new state = 10
- 5) T, predictor[1100] = 00, predict not taken, new state = 01



2-bit Branch predictor state diagram

Short Problem 1 (7 points): For the MIPS 5-stage pipeline, show an instruction sequence and timing diagram in which 1) an earlier instruction causes a bad data address exception, and a later instruction has an invalid opcode exception, and 2) the invalid opcode occurs in an earlier cycle than the bad data address exception. (That is, the two exceptions occur out of order.) Identify the relevant instructions clearly, show where each exception occurs and with which instruction, and show timing clearly.

ANS:

See Chapter 4 Slide 88

Short Problem 2 (8 points): In 30 or fewer words, define what is a *load/store* architecture. (Good interview question.)

ANS:

See Chapter 2 Slide 2, 256 Slides, etc

### [rs, rt, rd are any registers. I is a 16-bit constant.]

```
add rd, rs, rt
                       rd = rs + rt
sub rd, rs, rt
                       rd = rs - rt
addu rd, rs, rt
                      rd = rs + rt (overflow ignored)
subu rd, rs, rt
                      rd = rs - rt (overflow ignored)
addiu rt, rs, I
                      rt = rs + I (sign-extended)
mult rs, rt
                      Hi || Lo = rs * rt
                      Hi = rs % rt
div rs, rt
                       Lo = rs / rt
                       rd = Hi
mfhi rd
mflo rd
                       rd = Lo
mthi rs
                       Hi = rs
mtlo rt
                       Lo = rs
and rd, rs, rt
                       rd = rs & rt
                       rd = rs | rt
or rd, rs, rt
andi rt, rs, I
                     rt = rs & I (zero-extended)
ori rt, rs, I
                      rt = rs | I (zero-extended)
sll rd, rt, I
                      rd = rt << I
                       rd = rt >> I
srl rd, rt, I
lw rt, I(rs)
                       rt = Mem[rs + I] (load word)
sw rt, I(rs)
                       Mem[rs + I] = rt (store word)
lbu rt, I(rs)
                       rt = mem[rs + I]
                        (load byte zero-extended)
lb rt, I(rs)
                       rt = mem[rs + I]
                        (load byte sign-extended)
sb rt, I(rs)
                       Mem[rs + I] = rt (store byte)
beq rs, rt, label
                       if (rs == rt) goto label
bne rs, rt, label
                       if (rs != rt) goto label
slt rd, rs, rt
                       if (rs < rt) rd = 1; else rd = 0
slti rt, rs, I
                       if (rs < I) rd = 1; else rd = 0
j label
                       goto label
                       PC = rs
jr rs
jal label
                       $31 = return address; goto label
```