## Prepare For the Midterm Exam



- March 2nd, in-class, in-person, close-note exam.
- 75 minutes in total exam time.
- Bring your pen. Extra papers will be provided
- No calculator as it is not needed.
- The exam will cover all the contents we have discussed before the exam.

72



Advanced TLB optimizations



### 1. Large pages

- 4KB vs 2MB vs 1GB
  - + good TLB performance (less memory accesses!)
  - + good for regular access pattern (streaming, sequential)
  - · Internal fragmentation
  - · Expensive data movement and longer accessing time
- Dynamic/multiple page sizes?
  - Rachata Ausavarungnirun, Joshua Landgraf, Vance Miller, Saugata Ghose, Jayneel Gandhi, Christopher J. Rossbach, and Onur Mutlu. 2017. Mosaic: a GPU memory manager with application-transparent support for multiple page sizes. In Proceedings of the 50th Annual IEEE/ACM International Symposium on Microarchitecture (MICRO-50 '17).
  - Guilherme Cox and Abhishek Bhattacharjee. 2017. Efficient Address Translation for Architectures with Multiple Page Sizes. In Proceedings of the Twenty-Second International Conference on Architectural Support for Programming Languages and Operating Systems (ASPLOS '17)
  - · Complicated design and software/hardware overheads

74



- Regular stride page accesses (including consecutive ones)
- Use fewer bits in the VA # and PA #. → more translations in TLB
- Binh Pham, Viswanathan Vaidyanathan, Aamer Jaleel, and Abhishek Bhattacharjee. 2012. CoLT: Coalesced Large-Reach TLBs. In Proceedings of the 2012 45th Annual IEEE/ACM International Symposium on Microarchitecture (MICRO-45)
- B. Pham, A. Bhattacharjee, Y. Eckert, and G. H. Loh. 2014. Increasing TLB reach by exploiting clustering in page translations. In 2014 IEEE 20th International Symposium on High Performance Computer Architecture (HPCA)
- Xulong Tang, Ziyu Zhang, Weizheng Xu, Mahmut Taylan Kandemir, Rami Melhem, and Jun Yang. 2020. Enhancing Address Translations in Throughput Processors via Compression. In Proceedings of the ACM International Conference on Parallel Architectures and Compilation Techniques (PACT '20).







### 3. Speculative TLB

- · Similar to cache block prediction and prefetching.
  - Heuristic
  - · Machine learning
- Depends on the accuracy and page access pattern.
- T. W. Barr, A. L. Cox, and S. Rixner. 2011. SpecTLB: A mechanism for speculative address translation. In 2011 38th Annual International Symposium on Computer Architecture (ISCA)

76



### 4. Range TLB

- · Combine consecutive translations to occupy single entry in TLB
- Managed by the OS to determine and memorize the range of both virtual and physical addresses.
- Yan, Zi, et al. "Translation ranger: operating system support for contiguity-aware TLBs." Proceedings of the 46th International Symposium on Computer Architecture. (ISCA) 2019.



### 5. Least TLB

- For multi-GPU infrastructure, addresses are redundantly stored in GPU's local TLBs and IOMMU centralized TLB due to mostly-inclusive policy
- Proposed least-inclusive TLB to use the IOMMU TLB and other GPUs' TLBs as "victim" buffers for translation spilling.
- Bingyao Li, Jieming Yin, Youtao Zhang, Xulong Tang "Improving Address Translation in Multi-GPUs via Sharing and Spilling Aware TLB Design." In Proceedings of the 54th IEEE/ACM International Symposium on Microarchitecture (MICRO 2021)

78



### 6. Eager Paging

- Expose range information at allocation, instead of waiting to access (demand paging)
- · Allow OS to aggressively optimize the range.
- Vasileios Karakostas, Jayneel Gandhi, Furkan Ayar, Adrián Cristal, Mark D. Hill, Kathryn S. McKinley, Mario Nemirovsky, Michael M. Swift, and Osman Ünsal. 2015. Redundant memory mappings for fast access to large memories. In Proceedings of the 42nd Annual International Symposium on Computer Architecture (ISCA '15)
- Arkaprava Basu, Jayneel Gandhi, Jichuan Chang, Mark D. Hill, and Michael M. Swift. 2013. Efficient Virtual Memory for Big Memory Servers. In Proceedings of the 40th Annual International Symposium on Computer Architecture (Tel-Aviv, Israel) (ISCA '13)
- Swapnil Haria, Mark D. Hill, and Michael M. Swift. 2018. Devirtualizing
   Memory in Heterogeneous Systems. In Proceedings of the Twenty-Third
   International Conference on Architectural Support for Programming
   Languages and Operating Systems (Williamsburg, VA, USA) (ASPLOS '18)



# Memory technology and optimizations (§ 2.3)

80

### **Memory Hierarchy**

- □ Cores, caches and main memory
  - Connected by the memory bus (aka northbridge, ideally on-chip with the cores and caches)



- □ I/O peripherals: storage, input, display, network, ...
  - With separate or built-in DMA
  - Connected by the system bus (aka southbridge) which is connected to memory bus





### **DRAM** operation

- Each memory bank has a "row buffer", which is non-volatile (SRAM registers)
- To read a byte (a similar process applies for writing):
  - The memory controller sends the row address of the byte
  - The entire row is read into the row buffer (the row is opened)
  - The memory controller sends the column address of the byte
  - The memory returns the byte to the controller (from the row buffer)
  - The memory controller sends a Pre-charge signal (close the open row)
  - Closed row/page policy: close the row after you read the data
  - Open row/page policy: close the row only when you want to open a new row

     useful if you will read again from the same row.







- A memory chip is organized internally as a number of banks (1-8 usually).
- · Multiple banks can execute different commands at the same time
- A Rank consists of multiple (parallel) chips contributing to the same transaction. For example, each of 4 chips can provide a byte for a total of 32 data bits (read or written).
- A DIMM (Dual Inline Memory Module) consists of 1 4 ranks (2 in the figure) mounted on a single printed-circuit board.
- A Channel supports multiple DIMMS (4 in the above figure)

# Channels, Memory Controllers, DIMMs, DRAM Chips

- □ To maximize memory bandwidth, there are multiple memory channels in the system. Each channel is managed by one memory controller (MC), and is connected to one or more DIMMs, each containing multiple DRAM chips.
- □ These DRAM chips are logically arranged into multiple ranks. Internally, each DRAM chip is partitioned into banks that are accessed in parallel.
- □ In each memory controller, there is one read queue and one write queue to buffer the outstanding memory requests. A scheduler (e.g., FCFS) determines which request should be serviced next. For each channel, only one request can be sent to the memory through the bus at each clock cycle.











### Multiple Banks (Interleaving) and Channels

- Multiple banks
  - Enable concurrent (pipelined) DRAM accesses
  - Data from different banks are NOT obtained in the same cycle
  - Bits in address determine which bank an address resides in
- □ Multiple independent channels serve the same purpose
  - But they are even better because they have separate data buses
  - Increased bus bandwidth
- Enabling more concurrency requires reducing
  - Bank conflicts
  - Channel conflicts



### Improving Bank Parallelism

#### Hardware approaches

- Jeong, Min Kyu, Doe Hyun Yoon, Dam Sunwoo, Mike Sullivan, Ikhwan Lee, and Mattan Erez. "Balancing DRAM locality and parallelism in shared memory CMP systems." HPCA 2012
- Mutlu, Onur, and Thomas Moscibroda. "Parallelism-aware batch scheduling: Enhancing both performance and fairness of shared DRAM systems." ISCA 2008
- And more

#### Software approaches

- Pai, Vijay S., and Sarita Adve. "Code transformations to improve memory parallelism." In MICRO-32.
- Xulong Tang, Mahmut Kandemir, Praveen Yedlapalli, Jagadish Kotra Improving Bank-Level Parallelism for Irregular Applications. (MICRO, 2016)
- Ding, W., Guttman, D., & Kandemir, M. (2014, December). Compiler support for optimizing memory bank-level parallelism. (MICRO 2014)
- Xulong Tang, Mahmut Taylan Kandemir, Mustafa Karakoy, Meena Arunachalam "Co-Optimizing Memory-Level Parallelism and Cache-Level Parallelism." (PLDI 2019)
- And more

### **On-Chip Memory Controller**

□ A front-end buffers requests to the DRAM from the LLC (is independent of DRAM type)



- Decodes the address into bank, row, column
- Schedules requests to DRAM for max bandwidth
  - 1. Reorders bursts to minimize bank conflicts
  - Prioritizes reads over writes (a core is waiting for the read data)
- Sends responses from the DRAM back to the LLC
- Back-end interface to the target DRAM memory (and is depending on DRAM type)



### **Memory Controllers**

- □ A row-conflict memory access takes significantly longer than a row-hit access
- Current controllers take advantage of this fact
- □ Commonly used scheduling policy (FR-FCFS) [Rixner 2000]\*
  - (1) Row-hit first: Service row-hit memory accesses first
  - (2) Oldest-first: Then service older accesses first
- □ This scheduling policy aims to maximize DRAM throughput
- Explore row reuses [Kandemir 2015]\*
- Concurrency-aware scheduling in GPUs [Jog et al. ASPLOS 2013]

\*Rixner et al., "Memory Access Scheduling," ISCA 2000.
\*Zuravleff and Robinson, "Controller for a synchronous DRAM ...," US Patent 5,630,096, May 1997.
\*Mahmut Kandemir, Hui Zhao, Xulong Tang, and Mustafa Karakoy. 2015. "Memory Row Reuse Distance and its Role in Optimizing Application Performance". SIGMETRICS '15.



```
A Memory Performance Hog
   // initialize large arrays A, B
                                           // initialize large arrays A, B
   for (j=0; j<N; j++) {
                                           for (j=0; j<N; j++) {
     index = j*linesize; streaming
                                             index = rand(); random
      A[index] = B[index];
                                              A[index] = B[index];
             STREAM
                                                      RANDOM
- Sequential memory access
                                          - Random memory access
- Very high row buffer locality (96% hit rate) - Very low row buffer locality (3% hit rate)
- Memory intensive
                                           - Similarly memory intensive
                                                                          102
```

















### Memory dependability

- · Memory is susceptible to cosmic rays
- · Soft errors: dynamic/transient errors
  - · Detected and fixed by error correcting codes (ECC)
- · Hard errors: permanent errors
  - · Use sparse rows to replace defective rows
- Chip-level errors (Chipkill: a RAID-like error recovery technique)
- Stuck-at errors
  - · May use data-dependent sparing
- · Endurance problems
- · Cross-talk (bit-line and word-line)
- Row hammer attack
- · Safely reducing refresh rate of DRAM

(Example: Refresh-now-and-then)





# Intel Optane Technology

|                            | DRAM      | Intel Optane                                                 | Flash<br>Memory<br>(SSD)                     |
|----------------------------|-----------|--------------------------------------------------------------|----------------------------------------------|
| Speed                      | Very Fast | Slower than DRAM, but<br>much faster than flash<br>memory    | Slower than both<br>DRAM and Intel<br>Optane |
| Cost                       | Expensive | Costs less than DRAM but more than flash memory              | Affordable                                   |
| Volatile /<br>Non-Volatile | Volatile  | Non-Volatile                                                 | Non-Volatile                                 |
| Latency                    | Low       | Low                                                          | High                                         |
| Reliability                | High      | Excellent read response times compared to flash-based drives | Low                                          |
| Endurance                  | High      | High                                                         | Low                                          |

114

Source: https://phoenixnap.com/kb/optane-memory-vs-ssd-vs-ram