

# Efficient Quantized Sparse Matrix Operations on Tensor Cores

**Shigang Li**\*, Kazuki Osawa<sup>+</sup>, Torsten Hoefler<sup>+</sup>

\*School of Computer Science, Beijing University of Posts and Telecommunications

<sup>†</sup>Department of Computer Science, ETH Zurich







## Model size is growing exponentially







### Models are also compressible

#### Sparsification

#### **SpMM**

- 1. Self-attention in sparse Transformers
- 2. Forward pass of **pruned models**

. .



# Sparsity in scientific: > 99%



#### **SDDMM**

- 1. Attention score in sparse Transformers
- 2. Backward pass of **pruned models**

. . .



#### Quantization





#### Combining sparsification with quantization

Mart van Baalen et al., Bayesian bits: Unifying quantization and pruning, NeurIPS 2020

- H. Yang et al., Automatic neural network compression by sparsity-quantization joint learning: A constrained optimization based approach, CVPR 2020
- S. Han et al., Deep compression: Compressing deep neural networks with pruning, trained quantization and huffman coding, ICLR 2016

•••





#### Tensor cores for deep learning acceleration



(18.7 TFLOPS for fp16) (125 TFLOPS for fp16)





(624 TOPS for int8)



(2,000 TOPS for int8)

Images and GIFs in this slide are from <a href="https://www.nvidia.com/en-us/data-center/tensor-cores/">https://www.nvidia.com/en-us/data-center/tensor-cores/</a>





### **Challenges**

(1) How to achieve practical speedup in a large range of sparsity ratio, e.g., 50% ~ 98%?



SpMM with 2x1 block sparsity on A100 tensor cores, using 1,536 sparse matrices from DL domain

(2) How to efficiently support sparse workloads with mixed precision (two input matrices with different precision),

#### e.g., 8-bit weights and 4-bit activation?



|                                        | Hopper                                      | Ampere                                             | Turing                    | Volta |
|----------------------------------------|---------------------------------------------|----------------------------------------------------|---------------------------|-------|
| Supported<br>Tensor Core<br>precisions | FP64, TF32,<br>bfloat16, FP16,<br>FP8, INT8 | FP64, TF32,<br>bfloat16, FP16,<br>INT8, INT4, INT1 | FP16, INT8,<br>INT4, INT1 | FP16  |

Two input matrices must be the same precision





# Libraries of sparse matrix computation

<sup>1</sup> Mixed precision means two input matrices with different precision

| I :h wow:         |      | Pre  | cisior | ı     | Spai           | Тамаан Сана  |             |
|-------------------|------|------|--------|-------|----------------|--------------|-------------|
| Library           | fp16 | int8 | int4   | mixed | granularity    | DL-friendly? | Tensor Core |
| cuSPARSE [10]     | ✓    | ✓    | X      | X     | fine-grained   | •            | •           |
| cust AKSE [10]    | ✓    | ✓    | X      | X     | block          | Ů            | <b>£</b>    |
| cuSPARSELt [11]   | ✓    | ✓    | ✓      | X     | 2:4 structured | Ċ            | Ĉ           |
| Sputnik [13]      | ✓    | X    | X      | X     | fine-grained   | <b>£</b>     | •           |
| vectorSparse [14] | ✓    | X    | X      | X     | 1-D block      | Ċ            | Ĉ           |
| Magicube (ours)   | X    | ✓    | ✓      | ✓     | 1-D block      | Ĉ            | <b>L</b>    |





**Sparse matrix with 1-D non-zero blocks** 





#### Data layout of m8n8k16 for int8 mma on Tensor Cores





## **SR-BCRS** sparse matrix format



Sparse matrix with 1-D block non-zeros, the length of the 1-D block = 2, 4, or 8

Row pointers = [0, 4, 10, 13]

Column indices =
[1, 3, 6, 8, 1, 2, 5, 7, 8, 11, 0, 4, 9]

Values = a b c d e f g h i g k l m
n o p q r s t u v w x y z



SR-BCRS (ours) is more friendly to Tensor Cores

#### Matrix A for mma

| A (row-major) |                        |                    |                |                |     |                    |                   |                   |                   |     |                    |                |                  |                     |                          |   |
|---------------|------------------------|--------------------|----------------|----------------|-----|--------------------|-------------------|-------------------|-------------------|-----|--------------------|----------------|------------------|---------------------|--------------------------|---|
| Col<br>Row    | 0                      | 1                  | 2              | 3              |     | 4                  | 5                 | 6                 | 7                 |     | 8                  | 9              | 10               | 11                  | 12 13 14 15              |   |
| 0             | T0: {a∞,               | <b>a</b> 01,       | , <b>a</b> 02, | . <b>а</b> оз} | T1: | {a <sub>04</sub> , | <b>a</b> 05,      | a06,              | a <sub>07</sub> } | T2: | {a <sub>08</sub>   | , <b>a</b> o   | 9 <b>, a</b> oa, | , a <sub>0b</sub> } | T3: {aoc, aod, aoe, aof} |   |
| 1             | T4: {a10,              | a11,               | a12,           | a13}           | T5: | {a14,              | a <sub>15</sub> , | a <sub>16</sub> , | a17}              | T6: | {a18               | , a1           | o <b>, a</b> 1a, | , a <sub>1b</sub> } | T7: {a1c, a1d, a1e, a1f} |   |
|               |                        |                    |                |                |     |                    |                   |                   |                   |     | _                  |                |                  |                     |                          |   |
| 7             | T28:{a <sub>70</sub> , | , a <sub>71,</sub> | , a72,         | , a73}         | T29 | :{a <sub>74</sub>  | <b>, a</b> 75     | <b>, a</b> 76     | , a77}            | T30 | :{a <sub>7</sub> : | в <b>, а</b> 7 | 9 <b>, a</b> 7a  | , а <sub>7ь</sub> } | Т31:{атс, ата, ате, ат   | } |

Λ /raιμ masiar)





# **SpMM** in Magicube



N (dense) row-major K  $BS_n$ Stride=BS<sub>k</sub> V=BS<sub>m</sub> warp0 warp:  $BS_n$ M (dense)  $A_{\text{(sparse)}}$ (in SR-BCRS format)

(b) SpMM in Magicube at thread-block level



### Load rows of matrix B to shared memory for int8







#### Load blocks of matrix B to shared memory for int8







### Local transpose on registers for int8







### Local transpose on registers for int8



Efficiency is guaranteed by:

- (1) coalesced global memory access
- (2) conflict-free shared memory access
- (3) fast transpose on registers

Data layout of m8n8k16 for int8 mma





### MMAs in SpMM with int8





The warp-level view of MMAs in SpMM with int8



### Efficient local transpose for int4 with indices shuffling







## Prefetch data blocks of matrix B of SpMM



Load data from GM to SM

```
Algorithm 1 Prefetch the data block of dense matrix B
      steps = nnz / BS_k;
      Load_A_values_and_indices_to_shared(0);
        _syncthreads();
                                               → Cold start
      Prefetch_B_values_to_registers(0);
      for i=1; i < steps; i++ do
           Store_B_values_on_regs_to_shared(i-1);
                                                    Load data and
           Load_A_values_and_indices_to_shared(i);
                                                    indices to SM
            __syncthreads();
           Prefetch_B_values_to_registers(i);
                                                    Overlap prefetch
           MMA_compute_tiles(i-1);
                                                    with MMA
            __syncthreads();
      end for
      Store_B_values_on_regs_to_shared(i-1);
       _syncthreads();
                                               The tail of pipeline
      MMA_compute_tiles(i-1);
```



### **SDDMM** in Magicube



(a) SDDMM



(b) SDDMM in Magicube at thread-block level



#### **MMAs** in SDDMM



The thread-block level view of SDDMM



The warp-level view of MMAs in SDDMM





## **Mixed precision**

• a is an 8-bit **unsigned** integer, b is unsigned 4-bit

a = 11101101 (237 in decimal)

$$\begin{array}{ccc}
& & & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& & & \\
& &$$

a is an 8-bit signed integer, b is signed 4-bit
 a = 11101101 (-19 in decimal)









(a) Emulation of A (8-bit) \* B (4-bit) using 4-bit mma





#### **Evaluation**

- NVIDIA A100-SXM4-40GB GPU
  - total 108 SMs
  - each SM has 192KB configurable L1 cache and shared memory, and 256KB registers
  - supported datatypes on Tensor Core: int8, int4, int1, fp16, bf16, tf32, fp64
- Compare the performance of Magicube with sparse libraries (vectorSparse, cuSPARSE) and dense libraries (cuBLAS, cuDNN)
- Micro-benchmarks: 1,536 sparse matrices from Deep Learning Matrix Collection (DLMC) with sparsity 50%~98%, dilating each scalar with 1-D blocks (length V = 2, 4, 8)
- Case study: end-to-end sparse Transformer inference



One streaming multiprocessor (SM) of GA100

This image is from: R. Krashinsky, et al. https://developer.nvidia.com/blog/nvidia-ampere-architecture-in-depth/ May, 2020





# **Ablation study for SpMM in Magicube**



Ablation study for optimizations of SpMM





# **SpMM** with mixed precision in Magicube



Lx-Ry means x-bit A matrix multiplied by y-bit B matrix





## **Benchmarking SpMM and SDDMM**





**SDDMM** on A100 GPU using 1,536 sparse matrices





#### **End-to-end sparse Transformer inference**



Quantized self-attention with sparse attention mask



**Latency of end-to-end inference of sparse Transformer** 





## **End-to-end sparse Transformer inference**

| den                   | nse                   | sparsity=0.9        |                   |                  |                  |  |  |  |
|-----------------------|-----------------------|---------------------|-------------------|------------------|------------------|--|--|--|
| PyTorch (cuDNN, fp32) | PyTorch (cuDNN, fp16) | vectorSparse (fp16) | Magicube (16b-8b) | Magicube (8b-8b) | Magicube (8b-4b) |  |  |  |
| 57.36%                | 57.50%                | 57.14%              | 57.32%            | 57.11%           | 56.79%           |  |  |  |

Test accuracy of text classification using sparse Transformer

with num\_heads=4 and seq\_len=4,096





#### **Conclusion**

#### 1. Challenges



#### 2. SR-BCRS format



#### 3. SpMM in Magicube



#### 4. SDDMM in Magicube



#### 5. Mixed precision



#### 6. Evaluation







https://zenodo.org/record/6924338 https://github.com/Shigangli/Magicube





