1.Arithmetic operations 2.Logical operations Consider an ALU having 4 arithmetic operations and 4 logical operation.

To identify any one of these four logical operations or four arithmetic operations, two control

The basic operations are implemented in hardware level. ALU is having collection of two types of

**EDExamRadar** 

lines are needed. Also to identify the any one of these two groups- arithmetic or logical, another control line is needed. So, with the help of three control lines, any one of these eight operations can be identified.

ALU is responsible to perform the operation in the computer.

Arithmetic and logic Unit (ALU)

Arithmetic and logic Unit (ALU)

operations:

Consider an ALU is having four arithmetic operations. Addition, subtraction, multiplication and division. Also consider that the ALU is having four logical operations: OR, AND, NOT & EX-OR.

We need three control lines to identify any one of these operations. The input combination of these control lines are shown below: Control line is used to identify the group: logical or arithmetic, ie: arithmetic operation : logical

operation. Control lines and are used to identify any one of the four operations in a group. One possible combination is given here.

 $C_1$  $C_0$ Arithmetic  $C_2 = 0$ Logical  $C_2 = 1$ 0 0 Addition OR

1 AND Subtraction 0 1 0 NOT Multiplication EX-OR Division

A decode is used to decode the instruction. The block diagram of the ALU is shown in figure

ADD SUB MULT DIV AND Operation Decoder

The ALU has got two input registers named as A and B and one output storage register, named as C. It performs the operation as: C = A op B



Some of the common logic gates are mentioned here.

As for example, if the contents of controls lines are, 000, then the decoder enables the addition operation and it activates the adder circuit and the addition operation is performed on the data

We should have some hardware implementations for basic operations. These basic operations can be used to implement some complicated operations which are not feasible to implement

shown in Figure below

shown in Figure below.

given in Figure below.

**Arithmetic Circuit** 

Binary adder is used to add two binary numbers.

Binary Adder:

C: Carry Bit

S: Sum Bit

Full Adder:

three inputs and two outputs.

The simplified expression for S and C are

We may rearrange these two expressions as follows:

full adder blocks are used to make n-bit full adder.

Consider two binary numbers

as a carry input to the next higher bit.

Figure: A 4-bit adder circuit.

Binary Subtractor:

the given number.

plus 2's complement of B.

determine the operation,

The circuit of 4-bit adder shown in the Figure below.

A = 1001B = 0011

below.

directly in hardware. There are several logic gates exists in digital logic circuit. These logic gates can be used to implement the logical operation.

C = A.BA.B  $\mathbf{B}$ 

О

OR gate: The output is high if any one of the input is high. The OR gate and its truth table is

0

o

0

o

1

1

 $C = A \oplus B$ 

**EDExamRadar** 

AND gate: The output is high if both the inputs are high. The AND gate and its truth table is

A+B $\mathbf{B}$ 

1

0

EX-OR gate: The output is high if either of the input is high. The EX-OR gate and its truth table is

в A  $\oplus \mathbf{B}$ o o 0 1 1 1 0 1 0 If we want to construct a circuit which will perform the AND operation on two 4-bit number, the implementation of the 4-bit AND operation is shown in the Figure below.

C S 0 0 1 0

0

S = x'y + xy'

H.A

Block Diagram

C = xy

A full adder is a combinational circuit that forms the arithmetic sum of three bits. It consists of

Two of the input variables, denoted by x and y, represent the two bits to be added. The third

 $\mathbf{z}$ 

0

1

1

1

S = x'y'z + x'yz' + xy'z' + xyz

C = xy + xz + yz

 $S = z \oplus (x \oplus y)$ 

= xy + xy'z + x'yz

= z'(xy' + x'y) + z(xy' + x'y)'= z'(xy' + x'y) + z(xy + x'y')

C

0 0

1

0

1

S

0 1

1

0

0

Block Diagram

**E**ExamRadar

1

0

1

designate the augends and addend bits; The output variables produce the sum and carry.

The binary addition operation of single bit is shown in the truth table

C3 C2 C1 C0

In general, the adder circuit needs two binary inputs and two binary outputs. The input variables

C Circuit Diagram Figure : Circuit diagram and Block diagram of Half Adder This circuit can not handle the carry input, so it is termed as half adder. The circuit diagram and

block diagram of Half Adder is shown in Figure 2.6.

input Z, represents the carry from the previous lower position.

The two outputs are designated by the symbols S for sum and C for carry.

Х

0

1

1 1

Y

1

0

0

The simplified sum of products expressions are

The circuit implementation is

= xy'z' + x'yz' + xyz + x'y'zC = z(xy' + x'y) + xy = xy'z + x'yz + xyThe circuit diagram full adder is shown in the figure. Circuit Diagram Figure : Circuit diagram and block diagram of Full Adder

The circuit diagram and block diagram of a Full Adder is shown in the Figure 2.7. n-such single bit

o demonstrate the binary addition of four bit numbers, let us consider a specific example.

C,

 $A_{i}$ 

В,

 $S_i$ 

 $C_{i+1}$ 

0

to get the four bit adder, we have to use 4 full adder block. The carry output the lower bit is used

The subtraction operation can be implemented with the help of binary adder circuit, because

A - B = A + (-B)

We know that 2's complement representation of a number is treated as a negative number of

We can get the 2's complements of a given number by complementing each bit and adding 1 to

With this principle, a single circuit can be used for both addition and subtraction. The 4 bit adder subtractor circuit is shown in the figure. It has got one mode ( M ) selection input line, which will

1

1

0

1

0

1

Subscript

Input carry

Augend

Addend

Output Carry

Sum

The circuit for subtracting A-B consist of an added with inverter placed between each data input B and the corresponding input of the full adder. The input carry must be equal to 1 when performing subtraction. The operation thus performed becomes A , plus the 1's complement of B , plus 1. This is equal to A

If M=0, then A+B

If M=1 then A-B=A+(-B)A+ 1's complement of B+1

Figure : 4-bit adder subtractor The circuit diagram of a 4-bit adder substractoris shown in the Figure . The operation of OR gate:  $x \oplus 0 = x$ 

 $x \oplus 1 = x'$ M = 0,  $B_i \oplus 0 = B_i$ **EDEXamRadar** 

M = 1,  $B_i \oplus 1 = B'_i$