

# Implementation of 4 bit Arithmetic Logic Unit

**Course Teacher: Richard Victor Biswas** 

Lecturer

Department of Electrical and Electronic Engineering

Presented By,

Shilamoni Shaha Neir 20-43640-2



#### Outline of the Presentation

- Objectives (1 slide, several lines, numbered) << What are purposes of this work?</li>
- Introduction (2-3 slides) << Background, motivation, and What has been done.
- Research/Working Method (1-2 slides) << What are the working principles?</li>
- Description of the Work (2-3 slides) << How has the work done? Circuit/Block Diagram.</li>
- Results and Discussions (in the form of Tables/Graphs/Plots/Images/Photos/ Figures in 2-6 slides) << What is your present outcome? Discuss each result/outcome.</li>
- Conclusions (1-2 slides) << What is your summary?</li>
- Future Works (1 slide) << What do you want to do next? Or How someone can carry further research on it?



## Objectives of the Work

- To Develop and functionally validate a fully operational 4-bit Arithmetic Logic Unit (ALU).
- To Analyze and explain the implemented ALU's architectural design and operational principles.
- To design and construct dedicated test benches.
- Evaluate the implemented ALU and compare it to alternative technologies.
- To test the movement of data and control signals through the ALU during different operations.



#### Introduction

- Motivitaion of doing this project: The Arithmetic logic unit (ALU) which considered an essential component in many applications such as Microprocessor, digital signal processing, image processing, etc.
- It is a new concept of comparing the technologies to implement 4 Bit ALU.
- In previous papers we did not found the trade off with Transmission gate.
- In other papers we saw they have used Multiplexer but we did not use any multiplexer in our implementation.



#### Introduction...

#### Works has done in previous papers From the literature review:

- 1.In the majority of designs, there exists a trade-off between power, delay and area
- 2. To improve the performance and power dissipation of a chip, a paper present an Arithmetic and Logic Unit (ALU) using the "Power performance tunable Pseudo-Dynamic topology".
- 3. Delay Optimization of 4-Bit ALU Designed in FS-GDI Technique
- 4.Low Power 4-Bit Arithmetic Logic Unit Using
- 5. Full-Swing GDI Technique



# Working Method



4-bit ALU diagram



# Working Method...

- 4-Bit ALU Operation:
- The 4-bit ALU takes four pairs of binary inputs: (a1, b1), (a2, b2), (a3, b3), and (a4, b4). It utilizes four full adders and produces four outputs (s1, s2, s3, s4) and a final carry-out (cout).





## Working Method...

#### Internal Processing:

Full Adders: Each pair of inputs (a, b) enters a full adder along with a carry-in (cin) from the previous stage (except cin=0 for the first adder). The adder outputs the corresponding sum (s) and carry-out (cout).

Selection Logic: A control signal, S0, determines whether the carry-out from each full adder participates in the next stage. If S0 is low, the carry-out is ignored, and the operation becomes purely logical. Otherwise, the carry-out acts as a carry-in for the next adder, enabling arithmetic operations.

AND Gates: Two 3-input OR gates and four 2-input OR gates process the signals based on the selection lines S0, S1, and S2. These gates combine the sum outputs (s) and selected carry-out signals (cout) to generate the final ALU outputs (s1, s2, s3, s4).



# Description of the Work



3 bit or



3 bit and



**Inverter** 



# Description of the Work...



**Transmission And** 

**Transmission or** 



# Description of the Work...



**Transmission Half adder** 



**Transmission full adder** 



### Results and Discussions

| Technology             |                  |                 | Cmos             |                  |                |
|------------------------|------------------|-----------------|------------------|------------------|----------------|
| Output                 | <b>S</b> 1       | S2              | <b>S</b> 3       | S4               | $C_{out}$      |
| Skew                   | 342.979<br>G     | 342.962G        | 342.962G         | 342.962G         | 334.46G        |
| Propagation            | 67.6548<br>p     | 67.6549p        | 67.6549p         | 67.6549p         | 40.011n        |
| Static power           | 194.278<br>n     | 168.542n        | 86.3476n         | 86.6481n         | 96.6353n       |
| Fall time              | 3.73201<br>p     | 3.73219p        | 3.73219p         | 3.73219p         | 2.12643p       |
| Rise time              | 3.73201<br>p     | 3.73219p        | 3.73219p         | 3.73219p         | 2.12643p       |
| Delay Power<br>Product | 1.314*1<br>0^-17 | 1.14*10^-<br>17 | 5.841*10^-<br>18 | 5.862*10^<br>-18 | 3.8664*10 ^-15 |
| Fan IN                 | 12               | 12              | 12               | 12               | 12             |
| Frequency              | 62.9029<br>M     | 63.9317M        | 50.8164M         | 50.8132M         | 26.7817M       |

| Technology         | Pseudo     |            |            |          |             |
|--------------------|------------|------------|------------|----------|-------------|
| Output             | <b>S</b> 1 | S2         | <b>S</b> 3 | S4       | $C_{out}$   |
| Skew               | 247.559    | 247.586G   | 247.586G   | 248.722  | 235.378     |
|                    | G          |            |            | G        | G           |
| <b>Propagation</b> | 62.9747p   | 62.982p    | 62.982p    | 63.1955p | 40.0096     |
|                    |            |            |            |          | n           |
| Static             | 389.73u    | 389.648u   | 390.054u   | 390.053u | 389.765     |
| power              |            |            |            |          | u           |
| Fall time          | 5.17048p   | 5.16991p   | 5.16991p   | 5.14631p | 3.50496     |
|                    |            |            |            |          | p           |
| Rise time          | 5.17048p   | 5.16991p   | 5.16991u   | 5.14631p | 3.50496     |
|                    |            |            |            |          | p           |
| Delay              | 2.45*10^   | 2.454*10^- | 2.456*10^  | 2.464*10 | 1.56*10     |
| Power              | -14        | 14         | -14        | ^-14     | ^-11        |
| Product            |            |            |            |          |             |
| Fan IN             | 12         | 12         | 12         | 12       | 12          |
| Frequency          | 62.902M    | 38.3334M   | 50.8149M   | 50.811M  | 26.782<br>M |



| Technology             | Dynamic          |                  |                  |               |                  |
|------------------------|------------------|------------------|------------------|---------------|------------------|
| Output                 | <b>S</b> 1       | S2               | S3               | S4            | $C_{out}$        |
| Skew                   | 448.475G         | 445.827G         | 445.827G         | 445.827G      | 396.527G         |
| Propagation            | 18.0005p         | 18.0005p         | 18.0005p         | 18.0005p      | 4.99722n         |
| Static power           | 2.27842m         | 213.5u           | 2.25571m         | 2.17535m      | 219.569u         |
| Fall time              | 1.76626p         | 1.76626p         | 1.76626p         | 1.76626p      | 1.84281p         |
| Rise time              | 1.76626p         | 1.76626p         | 1.76626p         | 1.76626p      | 1.84281p         |
| Delay Power<br>Product | 4.101*10<br>^-14 | 3.843*10^-<br>15 | 4.060*10^-<br>14 | 3.916*10 ^-14 | 1.097*10<br>^-12 |
| Fan IN                 | 13               | 13               | 13               | 13            | 13               |
| Frequency              | 163.78M          | 152.756M         | 203.15M          | 159.05M       | 131.75M          |

| Technology          | Transmission      |                    |                    |                    |                |
|---------------------|-------------------|--------------------|--------------------|--------------------|----------------|
| Output              | <b>S</b> 1        | S2                 | <b>S</b> 3         | S4                 | $C_{out}$      |
| Skew                | 141.049<br>G      | 193.523<br>G       | 193.524<br>G       | 164.883G           | 1.27676G       |
| Propagation         | 36.6943<br>p      | 36.1983p           | 36.2147p           | 37.846р            | -10.0098n      |
| Static power        | 3.51854<br>u      | 2.03991u           | 1.88836u           | 1.83718u           | 135.558u       |
| Fall time           | 2.26871<br>p      | 1.67725p           | 1.67725p           | 3.29012p           | 37.5952p       |
| Rise time           | 2.26871<br>p      | 1.67725p           | 1.67725p           | 3.29012p           | 37.5952p       |
| Delay Power Product | 129.11*<br>10^-18 | 73.8411*<br>10^-18 | 68.3865*<br>10^-18 | 69.5298*1<br>0^-18 | 1.3569*10 ^-12 |
| Fan IN              | 12                | 12                 | 12                 | 12                 | 12             |
| Frequency           | 25M               | 50.817M            | 38.981M            | 34.5444M           | 27.7789M       |

28 October 2024 13



#### **Transmission Gate**











## Conclusions



Width: 26.87um



# Future Scopes





I. Reducing Power Consumption

II. Minimal Delay

III. Reducing Area



