

# **MADE EASY**

India's Best Institute for IES, GATE & PSUs

Corporate Office (Delhi): 44-A/1 Kalu Sarai (Sarvapriya Vihar), New Delhi-16, Ph: 011-45124612, 9958995830

Visit us at: www.madeeasy.in | E-mail us at: info@madeeasy.in

Delhi | Hyderabad | Noida | Bhopal | Jaipur | Lucknow | Indore | Pune | Bhubaneswar | Kolkata | Patna

# Lockdown Period Open Practice Test Series

(Also useful for ESE & Other Exams)

#### EC : ELECTRONICS ENGINEERING

TEST No. - 12 | MICROPROCESSORS

# Read the following instructions carefully

1. This question paper contains 33 MCQ's & NAQ's. Bifurcation of the questions are given below:

| Subjectwise Test Pattern |              |                 |                     |       |                         |                     |  |
|--------------------------|--------------|-----------------|---------------------|-------|-------------------------|---------------------|--|
| Questions                | Quest        | tion Type       | No. of<br>Questions | Marks | Total<br>Marks          | Negative<br>Marking |  |
| 1 to 10                  | Multiple (   | Choice Ques.    | 10                  | 1     | 10                      | 0.33                |  |
| 11 to 16                 | Numerical An | swer Type Ques. | 6                   | 1     | 6                       | None                |  |
| 17 to 26                 | Multiple (   | Choice Ques.    | 10                  | 2     | 20                      | 0.66                |  |
| 27 to 33                 | Numerical An | swer Type Ques. | 7                   | 2     | 14                      | None                |  |
| Total Questi             | ons : 33     | Total M         | arks : 50           | Т     | Total Duration : 90 min |                     |  |

2. Choose the closest numerical answer among the choices given.

### Multiple Choice Questions: Q.1 to Q.10 carry 1 mark each

- Which interrupt has highest priority in 8085 microprocessor? Q.1
  - (a) INTR

(b) RST 4.5

(c) RST 6.5

(d) RST 7.5

- 1. (b)
- In 8085 microprocessor, the 16 bit register(s) is/are Q.2
  - (a) Stack pointer

(b) Program counter

(c) Both (a) and (b)

(d) Accumulator

- 2. (c)
- Q.3 The contents of accumulator after execution of CMA instruction is A5 H. Its contents before execution is
  - (a) A5 H

(b) 5AH

(c) 55 H

(d) AAH

3. (b)

CMA instruction compliments the contents of accumulator



$$\bar{A} = 10100101$$

$$A = 01011010 = 5 A H$$

- Q.4 The serial input data of 8085 microprocessor can be loaded into MSB of the accumulator by
  - (a) executing RIM instruction
- (b) executing RST1

(c) using TRAP

(d) none of these

(a) 4.

RIM instruction i.e. Read Interrupt Mask can be used to load the serial input.

- Q.5 The advantage(s) of memory mapped I/O over I/O mapped I/O is/are
  - (a) faster accessing
  - (b) more number of instructions supporting memory mapped I/O
  - (c) more number of I/O devices can be interfaced
  - (d) all of the above
- 5. (d)
- Q.6 Which of the following mainly decides the speed of operation of a microprocessor?
  - (a) input clock frequency
- (b) data bus width
- (c) Address bus width
- (d) all of the above

- 6. (a)
- Which of the following Assembly language instruction can be used to clear the lower four bits of the Q.7 accumulator in 8085 microprocessor?
  - (a) XRI 0F H

(b) ANI FO H

(c) XRIF0H

(d) ANI OF H

7. (b)

| MADE EASY | Delhi   Noida   Bhopal   Hyderabad   Jaipur   Indore Lucknow   Pune   Bhubaneswar   Kolkata   Patna  GTOEC17                                                                                                                                                                                                                                                                                                                           |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Q.8       | The size of ROM used to store the table for multiplication of two 8 bit unsigned integers must be (a) $256 \times 16$ (b) $64 \times 8$ (c) $4 \times 16$ (d) $64 \times 16$                                                                                                                                                                                                                                                           |
| 8.        | (d) Total number of input lines = $16 = n$ Total number output lines = $16 = m$ ROM size = $2^n \times m = 2^{16} \times 16$ = $64 \text{ k} \times 16$                                                                                                                                                                                                                                                                                |
| Q.9       | In 8085 microprocessor, if CMP B is executed and the status of carry flag and zero flag are set and reset respectively, then which of the following is true?  (a) Contents of Accumulator is equal to that of register B  (b) Contents of Accumulator is greater than that of register B  (c) Contents of Accumulator is less than that of register B  (d) Such status of carry and zero flags is not possible, when CMP B is executed |
| 9.        | (c)                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|           | A < B<br>CY = 1<br>Z = 0                                                                                                                                                                                                                                                                                                                                                                                                               |
| Q.10      | Consider the following set of Assembly language instructions of 8085 microprocessor STC CMC MOV A, B RAL MOV B, A The above set of instructions (a) doubles the contents of Register B (b) divides the contents of Register B by 2 (c) multiplies the contents of Register A and B                                                                                                                                                     |
| 10.       | (a) The above instructions are used to multiply the contents of Register B by '2'.                                                                                                                                                                                                                                                                                                                                                     |
|           | Numerical Answer Type Questions : Q. 11 to Q. 16 carry 1 mark each                                                                                                                                                                                                                                                                                                                                                                     |
| Q.11      | In 8085 microprocessor, when RSTn instruction is executed, the contents of program counter is 0018 H. The value of $n$ is                                                                                                                                                                                                                                                                                                              |
| 11.       | (3) $ (n \times 8)_{10} = 0018 \text{ H} = (24)_{10} $ $ n = 3 $                                                                                                                                                                                                                                                                                                                                                                       |
| Q.12      | Consider the following Assembly Language program. MVI A, 30 H                                                                                                                                                                                                                                                                                                                                                                          |

ADI 30 H XRA A POP H

After execution of the above program, the contents of Accumulator will be  $(\underline{\hspace{1cm}})_{10}$ .

12. (0)

A: 30 H - First step

A + 30 : 60 H - Second step

 $XRAA-A\oplus A=0$ 

A:00 H

 $00 \text{ H} \xrightarrow{\text{decimal}} 0$ 

- Q.13 Let a memory chip is represented as 8192 × 64. If there are A number of address lines and B number of data lines in the chip, then A + B is \_\_\_\_\_\_.
- 13. (77)

$$8192 \times 64 = 2^{13} \times 64$$

⇒ 13 address lines = A and 64 data lines = B

Hence

$$A + B = 64 + 13$$
  
= 77

- Q.14 The number of machine cycles required to execute the instruction PUSH B is \_\_\_\_\_\_
- 14. (3)

PUSH B requires Opcode Fetch and 2 memory write operations. Thus 3 machine cycles are required to execute PUSH B instructions.

Q.15 The following set of instructions is executed by an 8085 microprocessor

1000 H LXI SP, 27 FF H

1003 H CALL 1006 H

1006 H POP H

The contents of HL register pair after execution of above set of instructions is \_\_\_\_\_ H.

15. (1006)

After execution

SP: 27FF H HL: 1006 H

as after CALL instruction, the address of next instruction is stored in stack.

- Q.16 The Addressable memory capability supported by 8085 microprocessor is \_\_\_\_\_ kB.
- 16. (64)

Address lines: 16

Data lines: 8

Size :  $2^{16} \times 8 = 64 \text{ kB}$ 

## Multiple Choice Questions: Q.17 to Q.26 carry 2 marks each

Q.17 How many times, the LOOP will be executed in the following Assembly language program?

LXI B, 0002 H

LOOP: DCXB

MOV A, C

XRA B

JNZ LOOP

HLT

(a) once

(b) twice

(c) zero

(d) infinite

17. (b)

After LXI B, 0002 H

B:00 H C:02 H

A = C

After two times executing DCX B, contents of C will be 00 H and B ⊕ A will be 00 H.

Q.18 The 'DMA' transfer implies

- (a) direct transfer of data between memory and accumulator.
- (b) direct transfer of data between memory and I/O devices without the interference of microprocessor.
- (c) transfer of data exclusively within microprocessor registers.
- (d) A fast transfer of data between microprocessor and I/O devices.

18. (b)

Q.19 Consider the following memory interfacing diagram with 8085 microprocessor.







What memory address range in the given options is NOT represented by combination of chip 1 and chip 2?

(A<sub>0</sub> to A<sub>15</sub> are address lines and CS means chip select)

(a) 0100 H - 02FF H

(b) F900 H - FAFF H

(c) 1500 H - 16FF H

(d) F800 H-F9FF H

|                  | A <sub>15</sub> | A <sub>14</sub> | A <sub>13</sub> | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> | $A_9$ | A <sub>8</sub> | $A_7$ | <i>A</i> <sub>6</sub> | <b>A</b> <sub>5</sub> | $A_4$ | <i>A</i> <sub>3</sub> | $A_2$ | <i>A</i> <sub>1</sub> | $A_0$ |
|------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-------|----------------|-------|-----------------------|-----------------------|-------|-----------------------|-------|-----------------------|-------|
| ( <del>-</del> ) | 0               | 0               | 0               | 0               | 0               | 0               | 0     | 1              | 0     | 0                     | 0                     | 0     | 0                     | 0     | 0                     | 0     |
| (a)              |                 | 0               |                 | 0               |                 |                 |       |                |       |                       |                       |       |                       |       |                       |       |
| (ln)             | 1<br>1          | 1               | 1               | 1               | 1               | 0               | 0     | 1              | 0     | 0                     | 0                     | 0     | 0                     | 0     | 0                     | 0     |
|                  |                 | !               | !               | !               | !               |                 |       | !              | !     |                       | !                     | !     |                       | !     | !                     |       |
| (c)              | 0               | 0               | 0               | 1               | 0               | 1               | 0     | 1              | 0     | 0                     | 0                     | 0     | 0                     | 0     | 0                     | 0     |
|                  | 0               |                 |                 |                 |                 |                 |       |                |       |                       |                       |       |                       |       |                       |       |
|                  | 1               | 1               | 1               | 1               | 1               | 0               | 0     | 0              | 0     | 0                     | 0                     | 0     | 0                     | 0     | 0                     | 0     |
| (d)              | 1<br>1          | 1               | 1               | 1               | 1               | 0               | 0     | 1              | 1     | 1                     | 1                     | 1     | 1                     | 1     | 1                     | 1     |

For the address range to be represented by chip 1 and chip 2,  $A_9$   $A_8$  should be either 01 or 10, here in option (d)  $A_9$   $A_8$  is 00. So, this circuit can't address the range F800 H - F9FF H.

Q.20 Consider an 8085 microprocessor system. The following program starts at location 0700 H.

LXI SP, 00FF H

LXI H, 0701 H

MVI A, 20 H

SUB M

The contents of accumulator when the program counter reaches 0709 H is

(a) 00 H

(b) 21 H

(c) 20 H

(d) FFH

20. (b)

[PC]

 $0700 \,\text{H}$  LXI SP,  $00\text{FF}\,\text{H}$  : contents of  $0701 \,\text{H} = \text{FF}\,\text{H}$ , contents of  $0702 \,\text{H} = 00 \,\text{H}$ 

0703 H LXI H, 0701 H

0706 H MVI A, 20 H

0708 H SUB M

 $[PC] \rightarrow 0709 H$ 

When [PC]  $\rightarrow$  0709 H; contents of memory location 0701 H subtracted from accumulator.

i.e. 20 H - FF H = 21 H

Q.21 Consider the following set of instructions to be executed by an 8085 microprocessor. The input port having an address of 01 H has the data 05 H.

IN 01 H

**ANI 80 H** 

After execution of the above two instructions, the contents of flag register will be

| D7 D6 D5 D4 D3 D2 D1 D0 |  | <b>D7</b> | D6 | D5 | D4 | D3 | D2 | D1 | D |
|-------------------------|--|-----------|----|----|----|----|----|----|---|
|-------------------------|--|-----------|----|----|----|----|----|----|---|

- (a) 1 0  $\times$  1  $\times$  1  $\times$  0
- (b)  $0 \ 1 \ \times \ 0 \ \times \ 1 \ \times \ 0$
- (c) 0 1  $\times$  1  $\times$  1  $\times$  0
- (d) 0 1  $\times$  1  $\times$  0  $\times$  0
- 21. (c)

05 H AND 80 H = 00 H

After ANI instruction, CY = reset, AC is set and S, Z, P are modified.

$$S = 0$$
,  $Z = 1$ ,  $AC = 1$ ,  $P = 1$ ,  $CY = 0$ 

|   |   |   | D4 |   |   |   |    |
|---|---|---|----|---|---|---|----|
| 0 | 1 | Х | 1  | Х | 1 | Х | 0  |
| S | 7 | X | AC | X | Р | X | CY |

GTOEC17

Q.22 Consider the following statements

(i) DAD R<sub>P</sub> doesn't affect any flag.

(ii) PCHL exchanges the content of program counter and HL pair.

(iii) PUSH R<sub>p</sub>, INX R<sub>p</sub>, PCHL, SPHL and XTHL, all these instructions have opcode fetch of 6-Tstates.

(iv) In INR R, all flags are affected except CY flag.

(R<sub>P</sub>: Register pair and R: Register)

Which of the above statements are NOT correct?

(a) (i) and (iv)

(b) (ii), (iii) and (iv)

(c) (i), (ii), (iii) and (iv)

(d) (i), (ii) and (iii)

22. (d)

(i) DAD R<sub>P</sub> doesn't affect any flag except CY

(ii) PCHL copies the content of HL pair to the program counter

(iii) All have fetch of 6 T-states except XTHL which has fetch of 4T states

(iv) In INR R, all flags are affected except CY flag

**Q.23** When RET instruction at the end of subroutine is executed,

(a) the information where the stack is initialized is transferred to the stack pointer

(b) the memory address of RET instruction is transferred to the program counter

(c) the two data bytes stored in the top two locations of the stack are transferred to the program counter.

(d) the two data bytes stored in the top two locations of the stack are transferred to the stack pointer.

23. (c)

After the execution of RET instruction the top two bytes of stacks are transferred to program counter.

Q.24 Match List-I (Instruction) with List-II (Operation) for intel 8085 microprocessor and select the correct answer using the codes given below:

List-I

A. PCHL

B. SPHL

C. XTHL

D. XCHG

Codes:

A B C D

(a) 3 4 1 2

(b) 3 4 2 1

(c) 4 3 2 1

(d) 4 3 1 2

24. (d)

List-II

1. Exchange the top of the stack with contents of HL pair

Indore

GTOEC17

2. Exchange the contents of HL pair with that of DE pair

3. Transfer the contents of HL pair to the stack pointer

4. Transfer the contents of HL pair to the program counter

Q.25 After execution of the following set of instructions of 8085 microprocessor, the contents of Accumulator

3000 H: MVI A, 45 H 3002 H: MOV B, A

3003 H: STC 3004 H: CMC 3005 H: RAR 3006 H: XRA B 3007 H: HLT

(a) 00 H (c) 67 H

(b) 45 H

(d) E7 H

25. (c)

MVI A,  $45 H \Rightarrow A : 45 H$ 

MOV B, A  $\Rightarrow$  B : 45 H

 $STC \Rightarrow CY = 1$ 

 $CMC \Rightarrow CY = 0$ 



(Rotate Accumulator Right with carry)

A: 0 0 1 0 0 0 1 0

B: 0 1 0 0 0 1 0 1

Q.26 Consider the following set of instructions

MVI A, BYTE 1

RLC

MOV B, A

**RLC** 

**RLC** 

ADD B

- If the contents of Accumulator, after the execution of the program is 46 H, then the contents of BYTE 1 initially will be
- (a) 06 H

(b) 07 H

(c) 08 H

(d) 09 H

26. (b)

The above program is used to multiply the contents of Accumulator by (10)<sub>10</sub>.

$$10(A_{\text{initial}}) = 46 \text{ H} = (70)_{10}$$

(BYTE 1) = 
$$(A_{initial}) = 07 H$$

#### Numerical Answer Type Questions: Q.27 to Q.33 carry 2 marks each

Q.27 The following set of instructions is executed in an 8085 microprocessor based system. The frequency of clock of microprocessor is 5 MHz.

|                | T - states                                                          |
|----------------|---------------------------------------------------------------------|
| XRA A          | 4T                                                                  |
| LXI SP, 3A00 H | 10T                                                                 |
| LXI H, 0000 H  | 10T                                                                 |
| DAD SP         | 10T                                                                 |
| SHLD 4000 H    | 16 T                                                                |
| JC LOOP        | 7T/10T                                                              |
| NOP            | 4T                                                                  |
|                | LXI SP, 3A00 H<br>LXI H, 0000 H<br>DAD SP<br>SHLD 4000 H<br>JC LOOP |

The total time required to execute the above set of instructions is \_\_

27. 12.2 (11.9 to 12.5)

DAD SP: 
$$(HL) \leftarrow (HL) + (SP)$$

while executing DAD instruction, carry flag is set if the result is larger than 16 bits

3A00 H + 0000 H 
$$\rightarrow$$
 3A00 H  $\rightarrow$  CY = 0

Hence LOOP will be executed once

Total T-states = 
$$4T + 10T + 10T + 10T + 16T + 7T + 4T$$
  
=  $61T$   
Time required =  $61 \cdot \frac{1}{f}$   
=  $\frac{61}{5 \times 10^6}$  =  $12.2 \,\mu\text{sec}$ 

- Q.28 The minimum number of memory IC's of 4 k × 2 capacity required to construct a memory of 22 k × 8 capacity is \_\_\_\_\_.
- 28.

To construct memory chip of 22 k  $\times$  8 from 4 k  $\times$  2 chips, we need to connect data lines of same address,

so for each address, number of chips needed =  $\frac{8}{2}$  = 4.

Also, to increase memory space from 4 k to 22 k, number of chips needed =  $\frac{22 \text{ k}}{4 \text{ k}}$  = 5.5

But, practically number of chips needed will be 6. So, total number of chips needed =  $6 \times 4 = 24$ .

- Q.29 An INTEL 8085 microprocessor is interfaced with a memory chip of unknown size. The starting address by which memory can be addressed is 1001 H and the ending address is 2016 H. The size of the memory chip is \_\_\_\_\_ bytes.
- 29. (4118)

- Q.30 If the time required to execute JMP 2017 H instruction is 2.5 microseconds, then the crystal frequency of 8085 microprocessor is \_\_\_\_\_ MHz.
- 30.

Number of T-states required to execute JMP 2017 H = 10

Time required for execution =  $10 \cdot T_{clk}$ 

$$=\frac{10}{f_{\text{clock}}}=2.5\times10^{-6}$$

$$f_{\text{clock}} = \frac{10}{2.5} \times 10^6$$

clock frequency 
$$f_{\rm clock} = 4 \, {\rm MHz}$$
  
Crystal frequency  $= f_{\rm crystal} = 2 f_{\rm clk}$   
 $= 2 \times 4 = 8 \, {\rm MHz}$ 

- Q.31 A memory system of 64 K bytes needed to be designed with RAM chips of 1K byte each and a decoder tree constructed with 2: 4 decoder chips with "enable" input. The total number of decoder chips required is \_\_\_
- 31. (21)

The number of RAM chips needed =  $\frac{64 \text{ k}}{1 \text{ k}} = 64$ 

As 2: 4 decoder chips are used to select the particular RAM chips



So, number of 2 : 4 decoders required =  $\left(\frac{64}{4} = 16\right) + \left(\frac{16}{4} = 4\right) + \left(\frac{4}{4} = 1\right) = 16 + 4 + 1 = 21$ 

Q.32 The contents of some memory locations of an 8085 microprocessor based system are given as follows.

 Address
 Contents

 3000 H
 02 H

 3001 H
 30 H

 3002 H
 00 H

 3003 H
 30 H

Consider the assembly language program given below

LXI H, 3000 H
MOV E, M
INX H
MOV D, M
LDAX D
MOV L, A
INX D
LDAX D
MOV H, A
NOP

the contents of register H after execution of the above program will be (\_\_\_\_\_\_)

32. (48)

LXI H, 3000 H HL: 3000 H MOV E, M E:02 H HL: 3001 H INX H MOV D, M D:30 H A:00 H LDAX D MOV L, A L:00 H DE: 3003 H INX D LDAX D A:30 H MOV H, A H: 30 H

After execution of the program contents of  $H = 30 H = (48)_D$ 

Q.33 Consider the assembly language program given below

XRA A STA E008 H DCR A STA A008 H

51A A006 F

HL

The contents of memory location A008 H after execution of the above program in 8085 microprocessor is (\_\_\_\_)<sub>10</sub>.

33. (255)

 XRA A
 A: 00 H

 STA E008 H
 E008: 00 H

 DCR A
 A: FF H

 STA A008 H
 A008: FF H

 (FF)<sub>H</sub>
  $\rightarrow$  (255)<sub>10</sub>

OOOO