#### EC1002-2 - APPLIED DIGITAL LOGIC DESIGN

| Q.NO. |                                                                             | ANS |
|-------|-----------------------------------------------------------------------------|-----|
| 1     | If we add an inverter at the output of AND gate, what function is produced? | b   |
|       | a)XOR b)NAND c)OR d)NOR                                                     |     |
| 2     | OR gate and will form the NOR gate?                                         | d   |
|       | a)OR b)NAND c)AND d)NOT                                                     |     |
| 3     | What are the canonical forms of Boolean expressions?                        | d   |
|       | a)OR and XOR b) NOR and XNOR                                                |     |
|       | c)MAX and MIN d)SOP and POS                                                 |     |
| 4     | The Boolean expression AB+AC'+BC simplifies to                              | a   |
|       | a)BC+AC' b)AB+AC'+B                                                         |     |
|       | c)AB+AC' d)AB+BC                                                            |     |
| 5     | The output of the logic circuit given below                                 | d   |
|       | represents gate.                                                            |     |
|       | A DO O O O                                                                  |     |
|       | a)OR b)NOR c)AND d)NAND                                                     |     |
| 6     | The output Y of the logic circuit given below is:                           | a   |
|       | x •                                                                         |     |
|       | a)1 b)0 c)X d)X'                                                            |     |

| 7  | The minimum number of NAND gates required to realise AB+AB'C+AB'C' is  a)3 b)2 c)1 d)0                                                                                                                   | d |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 8  | <ul> <li>a) NAND and NOR</li> <li>b) NOR AND EX-OR</li> <li>c) AND and NOT</li> <li>d) OR and EX-OR</li> </ul>                                                                                           | a |
| 9  | One operation that is not given by magnitude comparator is  a) Equal b) Less than c) Greater than d) Sum                                                                                                 | d |
| 10 | Adding 1001 and 0010 gives the output of  a) 1011 b) 1111 c) 1010 d) 0000                                                                                                                                | a |
| 11 | Major difference between half-adders and full-adders is  a) Full-adders are made up of two half-adders b) Full-adders can handle double digit numbers c) Full-adders have carry input capability d) None | c |
| 12 | Binary subtraction of 0-1 yields  a) Difference = 0, borrow = 0 b) Difference = 1, borrow = 0  c) Difference = 1, borrow = 1 c) Difference = 0, borrow = 1                                               | c |
| 13 | How many basic binary subtraction operations are possible?  a) 1 b) 4 c) 3 d) 2                                                                                                                          | b |
| 14 | What are the two types of basic adder circuits?  a) Sum and carry  b) Half-adder and full-adder  c) Asynchronous and synchronous  d) One and two's-complement                                            | b |

| 15 | Which of the following is correct for full adders?                                                                                                                                                                                       | d |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|    | a) Full adders have the capability of directly adding decimal numbers                                                                                                                                                                    |   |
|    | b) Full adders are used to make half adders                                                                                                                                                                                              |   |
|    | c) Full adders are limited to two inputs since there are only two binary digits                                                                                                                                                          |   |
|    | d) In a parallel full adder, the first stage may be a half adder                                                                                                                                                                         |   |
| 16 | If A and B are the inputs of a half adder, the sum is given by                                                                                                                                                                           | c |
|    | a) A AND B b) A OR B c) A XOR B d) A EX-NOR B                                                                                                                                                                                            |   |
| 17 | <ul> <li>1) The characteristic equation for S-R flip flop is</li> <li>a. \$\overline{S} + \overline{R}Q\$</li> <li>b. \$\overline{S} + R\overline{Q}\$</li> <li>c. \$\overline{S} + \overline{R}Q\$</li> <li>d. \$S + RQ\$</li> </ul>    | С |
| 18 | Which of the following statements are TRUE regarding shift registers?  a. A shift register is a group of flip flops b. It is not used for data storage c. It is not used for the data movement d. Shift register includes set of latches | а |
| 19 | The group of bits 11001 is serially shifted (right-most bit first) into a 5-bit parallel output shift register with an initial state 01110. After three clock pulses, the register contains  a) 01110 b) 00001 c) 00101 d) 10101         | С |

| 20 |            | number of flip-flops that can be used to construct a modulus-5 | а |
|----|------------|----------------------------------------------------------------|---|
|    | counter is |                                                                |   |
|    | a.         | 3                                                              |   |
|    | b.         | 8                                                              |   |
|    | c.         | 5                                                              |   |
|    | d.         | 10                                                             |   |
|    |            |                                                                |   |
|    |            |                                                                |   |
|    |            |                                                                |   |

| Q.NO. |                                                                                                                                    | ANS |
|-------|------------------------------------------------------------------------------------------------------------------------------------|-----|
| 1     | Which of the following logic gates provides output as 0 when both inputs are the same (either 0 or 1)?  a) XNOR b)XOR c)NOR d)NAND | b   |
| 2     | An XNOR gate produces an output only when the two inputs are:  a)High b)Different c)Low d)Same                                     | d   |
| 3     | The octal equivalent of 1100101.001010 is a)624.12 b)145.12 c)154.12 d)145.21                                                      | b   |
| 4     | Convert the binary equivalent 10101 to its decimal equivalent a)21 b)12 c)22 d)31                                                  | a   |
| 5     | Which of the following is not a binary number a)111 b)101 c)11E d)000                                                              | С   |

| 6  | What could be the maximum value of a single digit in an octal                     | b |
|----|-----------------------------------------------------------------------------------|---|
|    | number system?                                                                    |   |
|    | a) 8 b)7 c)6 d)5                                                                  |   |
| 7  | The maximum number of bits sufficient to represent an octal number in binary is   | b |
|    | a) 4 b)3 c)7 d)8                                                                  |   |
| 8  | Convert (22) <sub>8</sub> into its corresponding decimal number.                  | b |
|    | a) 28 b)18 c)81 d)82                                                              |   |
| 9  | If A and B are the inputs of a half adder, the carry is given by                  | а |
|    | a) A AND B b) A OR B c) A XOR B d) A EX-NOR B                                     |   |
| 10 | Half-adders have a major limitation in that they cannot                           | С |
|    | a) Accept a carry bit from a present stage                                        |   |
|    | b) Accept a carry bit from a next stage                                           |   |
|    | c) Accept a carry bit from a previous stage                                       |   |
|    | d) Accept a carry bit from the following stages                                   |   |
| 11 | If A, B and C are the inputs of a full adder then the carry is given by           | а |
|    | a) A AND B OR (A OR B) AND C                                                      |   |
|    | b) A OR B OR (A AND B) C                                                          |   |
|    | c) (A AND B) OR (A AND B) C                                                       |   |
|    | d) A XOR B XOR (A XOR B) AND C                                                    |   |
| 12 | How many AND, OR and EXOR gates are required for the configuration of full adder? | а |
|    | a) 2, 2, 2 b) 2, 1, 2 c) 3, 1, 2 d) 4, 0, 1                                       |   |
| 13 | Let the input of a subtractor is A and B then what the output will be if A = B?   | а |
|    | a) 0 b) 1 c) A d) B                                                               |   |

| 14 | Let A and B is the input of a subtractor then the output will be a) A XOR B b) A AND B c) A OR B d) A EXNOR B                                                                                      | а |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 15 | Full subtractor is used to perform subtraction ofa) 2 bits b) 3 bits c) 4 bits d) 8 bits                                                                                                           | b |
| 16 | The full subtractor can be implemented using  a) Two XOR and an OR gates b) Two half subtractors and an OR gate c) Two multiplexers and an AND gate d) Two comparators and an AND gate             | b |
| 17 | The characteristic equation for J-K flip flop is                                                                                                                                                   | а |
| 18 | The minimum number of flip-flops that can be used to construct a modulus-5 counter is  a. 3 b. 8 c. 5 d. 10                                                                                        | а |
| 19 | A serial in parallel out, 4-bit shift register initially contains all 1s. The data nibble 0111 is waiting to enter. After four clock pulses, the register contains a) 0111 b) 0101 c) 1110 d) 1100 | a |

| 20 | What is meant by parallel-loading the register?         | С |
|----|---------------------------------------------------------|---|
|    | a) Shifting the data in all flip-flops simultaneously   |   |
|    | b) Loading data in two of the flip-flops                |   |
|    | c) Loading data in all four flip-flops at the same time |   |
|    | d) Momentarily disabling the synchronous SET and RESET  |   |
|    | inputs                                                  |   |
|    |                                                         |   |

| Q.NO. |                                                                                          | ANS |
|-------|------------------------------------------------------------------------------------------|-----|
| 1     | Which of the following is the correct representation of a binary number?                 | d   |
|       | a) $(124)_2$ b) $1110$ c) $(110)^2$ d) $(000)_2$                                         |     |
| 2     | Which out of the following binary number is equivalent to decimal number 24              | b   |
|       | a)1101111 b)11000                                                                        |     |
|       | c)111111 d)110011                                                                        |     |
| 3     | The number of digits required to represent a decimal number 31 in equivalent binary form | c   |
|       | a)2 b)4 c)5 d)6                                                                          |     |
| 4     | The octal equivalent of 110001011100 is                                                  | a   |
|       | a) 6134 b) 5264 c) 6258 d) 5023                                                          |     |
| 5     | Convert (64) <sub>16</sub> into its corresponding binary number                          | b   |
|       | a) 1101100 b)1100100 c)111000 d)01011110                                                 |     |

| 6  | Simplify $Y = AB' + (A' + B)C$ .                                             | a |
|----|------------------------------------------------------------------------------|---|
|    | a) AB' + C                                                                   |   |
|    | b) AB + AC                                                                   |   |
|    | c) A'B + AC'                                                                 |   |
|    | d) AB + A                                                                    |   |
| 7  | The Boolean expression for a 3-input AND gate is                             | b |
|    | A. X = AB                                                                    |   |
|    | B. $X = ABC$                                                                 |   |
|    | C. X = A + B + C                                                             |   |
|    | D. X = AB + C                                                                |   |
| 8  | Which of the following binary number is equivalent to decimal number 24      | a |
|    | a) 11000                                                                     |   |
|    | b) 1101111                                                                   |   |
|    | c) 101011                                                                    |   |
|    | d) 11100                                                                     |   |
| 9  | The output of a full subtractor is same as                                   | b |
|    | a) Half adder                                                                |   |
|    | b) Full adder                                                                |   |
|    | c) Half subtractor                                                           |   |
|    | d) Decoder                                                                   |   |
| 10 | Fast-look-ahead carry circuits found in most 4-bit full-adder circuits which | b |
|    | a. Determine sign and magnitude                                              |   |
|    | b. Reduce propagation delay                                                  |   |
|    | c. Add a 1 to complemented inputs                                            |   |
|    | d. Increase ripple delay                                                     |   |
|    |                                                                              |   |

| 11       | One way to make a four-bit adder to perform subtraction is by        | С |
|----------|----------------------------------------------------------------------|---|
|          | a. Inverting the output                                              |   |
|          | b. Inverting the carry-in                                            |   |
|          | c. Inverting the B inputs                                            |   |
|          | d. Grounding the B inputs                                            |   |
| 12       | What distinguishes the look-ahead-carry adder?                       | С |
|          | a. It is slower than the ripple-carry adder                          |   |
|          | b. It is easier to implement logically than a full adder             |   |
|          | c. It is faster than a ripple-carry adder                            |   |
|          | d. It requires advance knowledge of the final answer                 |   |
| 13       | Carry lookahead logic uses the concepts of                           | d |
|          | a. Inverting the inputs                                              |   |
|          | b. Complementing the outputs                                         |   |
|          | c. Generating and propagating carries                                |   |
|          | d. Ripple factor                                                     |   |
| 14       | A circuit that converts n inputs to 2 <sup>n</sup> outputs is called | b |
|          | a. Encoder                                                           |   |
|          | b. Decoder                                                           |   |
|          | c. Comparator                                                        |   |
|          | d. Adder                                                             |   |
| 15       | Encoders can be made by three                                        | b |
|          | a. AND gates                                                         |   |
|          | b. OR gates                                                          |   |
|          | c. XOR gates                                                         |   |
|          | d. XNOR gates                                                        |   |
| <u> </u> |                                                                      |   |

| 16 | How many 3:8 line decoders with enable input line are required to 6:64 line decoder without using any other logic gates?  a. 7  b. 9  c. 8  d. 10                                                                                                 | b |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 17 | The characteristic equation for T flip flop is $a.  TQ + T\overline{Q}$ $b.  \overline{T}Q + T\overline{Q}$ $c.  \overline{T}Q + \overline{T}\overline{Q}$ $d.  T\overline{Q} + T\overline{Q}$                                                    | b |
| 18 | A 4-bit PISO shift register that receives 4 bits of parallel data will shift to the by position(s) for each clock pulse.  a) right, one b) right, two c) left, one d) left, two                                                                   | а |
| 19 | The group of bits 10110111 is serially shifted (right-most bit first) into an 8-bit parallel output shift register with an initial state 11110000. After two clock pulses, the register contains  a) 10111000 b) 10110111 c) 11110000 d) 11111100 | d |
| 20 | A modulus-10 counter must have  a) 10 flip-flops b) 4 Flip-flops c) 2 flip-flops d) Synchronous clocking                                                                                                                                          | b |

| Q.NO. |                                                                                                                                                          | ANS |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 1     | The base of hexadecimal number system is a) 2 b) 8 c) 10 d) 16                                                                                           | d   |
| 2     | How many AND gates are required to realise Y = CD + EF + G?  a) 4 b)5 c)3 d) 2                                                                           | d   |
| 3     | What can eliminate two variables and their complements?  a)pair  b)quad  c)octet  d)overlapping group                                                    | b   |
| 4     | The simplified SOP (Sum of product) form of the boolean expression (P+Q'+R').(P+Q'+R).(P+Q+R') is  a) (P'.Q+R') b) (P+Q'.R') c) (P'.Q+R) d) (P.Q+R)      | b   |
| 5     | The output of a logic gates is 1 when all its inputs are at logic 0 the gate is either  a)NAND or EX-OR  b)OR or EX-NOR  c)AND or EX-or  d)NOR or EX-NOR | d   |
| 6     | How many NAND gates and NOT gates are required for the construction of EXOR.  a) 3,4 b) 4,5 c) 5,4 d) 4,3                                                | b   |

| 7  | Which of the following expressions does not represent exclusive NOR of x and y? | d |
|----|---------------------------------------------------------------------------------|---|
|    | a)xy+x'y'                                                                       |   |
|    | b)x XOR y'                                                                      |   |
|    | c)x' XOR y                                                                      |   |
|    | d)x' XOR y'                                                                     |   |
| 8  | A3 variable karnaugh map has                                                    | a |
|    | a. Eight cells                                                                  |   |
|    | b. Three cells                                                                  |   |
|    | c. Sixteen cells                                                                |   |
|    | d. Four cells                                                                   |   |
| 9  | Which of the following can be represented for decoder?                          | b |
|    | a. Sequential circuit                                                           |   |
|    | b. Combinational circuit                                                        |   |
|    | c. Logical circuit                                                              |   |
|    | d. None of the mentioned                                                        |   |
| 10 | BCD to seven segment conversion is a                                            | а |
|    | a. Decoding process                                                             |   |
|    | b. Encoding process                                                             |   |
|    | c. Comparing process                                                            |   |
|    | d. None of the mentioned                                                        |   |
| 11 | Decoder is constructed from                                                     | С |
|    | a. Inverters                                                                    |   |
|    | b. AND gates                                                                    |   |
|    | c. Inverters and AND gates                                                      |   |
|    | d. None of the mentioned                                                        |   |

| 12 | Which of the following represents a number of output lines for a decoder with 4 input lines? | b |
|----|----------------------------------------------------------------------------------------------|---|
|    | a. 15                                                                                        |   |
|    | b. 16                                                                                        |   |
|    | c. 17                                                                                        |   |
|    | d. 18                                                                                        |   |
| 13 | Decoders and Encoders are doing reverse operation.                                           | а |
|    | a. True                                                                                      |   |
|    | b. False                                                                                     |   |
| 14 | If we record any music in any recorder, such types of process is called                      | b |
|    | a. Multiplexing                                                                              |   |
|    | b. Encoding                                                                                  |   |
|    | c. Decoding                                                                                  |   |
|    | d. Demultiplexing                                                                            |   |
| 15 | Can an encoder be a transducer?                                                              | а |
|    | a. Yes                                                                                       |   |
|    | b. No                                                                                        |   |
|    | c. May or may not be                                                                         |   |
|    | d. Both are not even related                                                                 |   |
| 16 | How many combinations are possible for 8-bit input encoder?                                  | b |
|    | a. 8                                                                                         |   |
|    | b. 2 <sup>8</sup><br>c. c4                                                                   |   |
|    | d. 2 <sup>4</sup>                                                                            |   |
|    |                                                                                              |   |
|    |                                                                                              |   |

| 17 | The characteristic equation for D flip flop is                                                                                                                                              | а |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|    | a. D                                                                                                                                                                                        |   |
|    | b. DQ                                                                                                                                                                                       |   |
|    | c. $\overline{D}$                                                                                                                                                                           |   |
|    | d. DQ                                                                                                                                                                                       |   |
| 18 | In which one of the following counters, the flip flops are not clocked simultaneously?                                                                                                      | b |
|    | a. Synchronous counter                                                                                                                                                                      |   |
|    | b. Asynchronous counter/ripple counter                                                                                                                                                      |   |
|    | c. Both a and b                                                                                                                                                                             |   |
|    | d. None of the above                                                                                                                                                                        |   |
| 19 | The group of bits 11001 is serially shifted (right-most bit first) into a 5-bit parallel output shift register with an initial state 01110. After three clock pulses, the register contains | С |
|    | a. 01110                                                                                                                                                                                    |   |
|    | b. 00001                                                                                                                                                                                    |   |
|    | c. 00101                                                                                                                                                                                    |   |
|    | d. 00110                                                                                                                                                                                    |   |
| 20 | All the flip flops within a shift register are driven by the same clock input.  a) True b) False                                                                                            | а |
|    |                                                                                                                                                                                             |   |

| Q.NO. |                                                                                      | ANS |
|-------|--------------------------------------------------------------------------------------|-----|
| 1     | An OR gate has 4 inputs. One input is high and the other three are low the output is | b   |
|       | a) Low                                                                               |     |
|       | b) High                                                                              |     |
|       | c) alternately high and low                                                          |     |
|       | d) may be high or low depending on relative magnitude of inputs                      |     |
| 2     | Express the Boolean function $F = A + B$ 'C as standard sum of minterms.             | a   |
|       | a)Sigma(1, 4, 5, 6, 7)                                                               |     |
|       | b)Sigma(2, 3, 5, 8, 9)                                                               |     |
|       | c)Sigma(1, 2, 4, 6, 8)                                                               |     |
|       | d)Sigma(1, 3, 4, 5, 7)                                                               |     |
| 3     | Tabular column is also known asmethod                                                | b   |
|       | a)Karnaugh map                                                                       |     |
|       | b)Quine Mc Cluskey                                                                   |     |
|       | c)Prime Implicant                                                                    |     |
|       | d)None of the above.                                                                 |     |
| 4     | Complement of the expression A'B + CD' is                                            | b   |
|       | a) $(A' + B)(C' + D)$                                                                |     |
|       | b) (A + B')(C' + D)                                                                  |     |
|       | c) $(A' + B)(C' + D)$                                                                |     |
|       | d) (A + B')(C + D')                                                                  |     |

| 5 | The minterm expression of f(P,Q,R)=PQ+QR'+PR' is                                                                 | a |
|---|------------------------------------------------------------------------------------------------------------------|---|
|   | A.)m2+m4+m6+m7                                                                                                   |   |
|   | B.)m0+m1+m3+m5                                                                                                   |   |
|   | C.)m0+m1+m6+m7                                                                                                   |   |
|   | D.)m2+m3+m4+m5                                                                                                   |   |
| 6 | The observation that a bubbled input OR gate is interchangeable with a bubbled output AND gate is referred to as | b |
|   | a) A Karnaugh map                                                                                                |   |
|   | b) Demorgan's second theorem                                                                                     |   |
|   | c) Commutative law of addition                                                                                   |   |
|   | d) Associative law of multiplication                                                                             |   |
| 7 | What is the equivalent of (+)ve AND using assertion level logic?                                                 | a |
|   | a)(-)ve OR                                                                                                       |   |
|   | b)(+)ve OR                                                                                                       |   |
|   | c)(-)ve NAND                                                                                                     |   |
|   | d)(+)ve NAND                                                                                                     |   |
| 8 | Which of the following is a SOP equation?                                                                        | a |
|   | a)(A+B)(A+C)                                                                                                     |   |
|   | b)AB+AC                                                                                                          |   |
|   | c) Both a and b                                                                                                  |   |
|   | d) NOT A                                                                                                         |   |
| 9 | Can an encoder be called a multiplexer?                                                                          | b |
|   | a. No                                                                                                            |   |
|   | b. Yes                                                                                                           |   |
|   | c. Sometimes                                                                                                     |   |
|   | d. Never                                                                                                         |   |

| 10 | A digital multiplexer is a combinational circuit that selects                | а        |
|----|------------------------------------------------------------------------------|----------|
|    | a. One digital information from several sources and transmits                | <u>.</u> |
|    | the selected one                                                             |          |
|    | b. Many digital information and convert them into one                        |          |
|    | c. Many decimal inputs and transmits the selected information                |          |
|    | d. Many decimal outputs and accepts the selected information                 |          |
| 11 | 4 to 1 MUX would have                                                        | С        |
|    | a. 2 inputs                                                                  |          |
|    | b. 3 inputs                                                                  |          |
|    | c. 4 inputs                                                                  |          |
|    | d. 5 inputs                                                                  |          |
| 12 | The two input MUX would have                                                 | а        |
|    | a. 1 select line                                                             |          |
|    | b. 2 select lines                                                            |          |
|    | c. 4 select lines                                                            |          |
|    | d. 3 select lines                                                            |          |
| 13 | Which of the following circuit can be used as parallel to serial converter?  | а        |
|    | a. Multiplexer                                                               |          |
|    | b. Demultiplexer                                                             |          |
|    | c. Decoder                                                                   |          |
|    | d. Digital counter                                                           |          |
| 14 | How many select lines would be required for an 8-line-to-1-line multiplexer? | а        |
|    | a. 2                                                                         |          |
|    | b. 4                                                                         |          |
|    | c. 8                                                                         |          |
|    | d. 3                                                                         |          |
|    |                                                                              |          |

| 15 | In a multiplexer the output depends on its                                                                                                                                                                                                                                                                               | b |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|    | a. Data inputs                                                                                                                                                                                                                                                                                                           |   |
|    | b. Select inputs                                                                                                                                                                                                                                                                                                         |   |
|    | c. Select outputs                                                                                                                                                                                                                                                                                                        |   |
|    | d. Enable pin                                                                                                                                                                                                                                                                                                            |   |
| 16 | In 1-to-4 multiplexer, if C1 = 0 & amp; C2 = 1, then the output will be  a. Y0  b. Y1                                                                                                                                                                                                                                    | b |
|    | c. Y2                                                                                                                                                                                                                                                                                                                    |   |
|    | d. Y3                                                                                                                                                                                                                                                                                                                    |   |
| 17 | The final count of a MOD-10 counter is  a) 10 b) 9 c) 8 d) 11                                                                                                                                                                                                                                                            | b |
| 18 | What is serial in parallel out (SIPO) shift register?                                                                                                                                                                                                                                                                    | b |
|    | <ul> <li>a) Data is serial loaded into parallel output attached flip-flops</li> <li>b) Data is loaded into a single flip-flop and output appears parallel</li> <li>c) Data is loaded into serial output attached flip-flops and appear in serial order</li> <li>d) The data transmission can be done parallel</li> </ul> |   |
| 19 | A serial in/serial out shift register is storing the nibble 0011, the input nibble is waiting to be entered on the serial in and serial out is 1110.  After three clock pulses, the data stored in the register are  a) 1110 b) 0001 c) 1101 d) 1000                                                                     | С |
| 20 | A counter circuit is usually constructed of  a) A number of latches connected in cascade for b) A number of NAND gates connected in cascade form c) A number of flip-flops connected in cascade d) A number of NOR gates connected in cascade form                                                                       | С |

| Q.NO. |                                                                                                                                                                                                      | ANS |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 1     | The boolean function A+BC is a reduced form of  a)AB+BC  b)(A+B)(A+C)  c)A'B+AB'C  d)(A+C)B                                                                                                          | b   |
| 2     | How many AND gates are required to realize Y = CD + EF + G?  a) 4 b) 5 c) 3 d) 2                                                                                                                     | d   |
| 3     | If a 3-input NOR gate has eight input possibilities, how many of those possibilities will result in a HIGH output?  a)1 b) 2 c) 7 d) 8                                                               | a   |
| 4     | The inverter is  a) NOT GATE b) NOR GATE c)AND GATE d) OR GATE                                                                                                                                       | a   |
| 5     | An exclusive NOR gate is logically equal to a. inverter followed by an XOR gate b. NOT gate followed by an exclusive XOR gate c. Exclusive OR gate followed by an inverter d. Complement of NOR gate | c   |

| 6 | If a three variable switching function is expressed as the product of maxterms by $f(A,B,C) = \pi(0,3,5,6)$ then it can also be expressed as sum of min terms by  a) $\pi(1,2,4,7)$ b) $\Sigma(0,3,5,6)$ c) $\Sigma(1,2,4,7)$ d) $\Sigma(1,2,3,7)$ | C |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 7 | Canonical is a unique way of representing a)SOP b)Minterm c)Boolean Expressions d)POS                                                                                                                                                              | c |
| 8 | Which of the following logic expressions represents the logic diagram shown?  A  B  A  A  A  B  B  C) X=(AB)'+AB  C) X=(AB)'+A'B'  d) X=A'B'+AB                                                                                                    | d |
| 9 | How many AND gates are required for a 1-to-8 multiplexer?  a. 2  b. 6  c. 8  d. 5                                                                                                                                                                  | С |

| 10 | Latch is a device with stable states                                                   | b |
|----|----------------------------------------------------------------------------------------|---|
|    | a. one                                                                                 |   |
|    | b. two                                                                                 |   |
|    | c. three                                                                               |   |
|    | d. infinite                                                                            |   |
| 11 | The truth table for an S-R flip-flop has how many VALID entries?                       | С |
|    | a) 1                                                                                   |   |
|    | b) 2                                                                                   |   |
|    | c) 3                                                                                   |   |
|    | d) 4                                                                                   |   |
| 12 | A basic S-R flip-flop can be constructed by cross-coupling of which basic logic gates? | С |
|    | a) AND or OR gates                                                                     |   |
|    | b) XOR or XNOR gates                                                                   |   |
|    | c) NOR or NAND gates                                                                   |   |
|    | d) AND or NOR gates                                                                    |   |
| 13 | The basic latch consists of                                                            | а |
|    | a) Two inverters                                                                       |   |
|    | b) Two comparators                                                                     |   |
|    | c) Two amplifiers                                                                      |   |
|    | d) Two adders                                                                          |   |
| 14 | When both inputs of SR latches are low, the latch                                      | С |
|    | a) Q output goes high                                                                  |   |
|    | b) Q' output goes high                                                                 |   |
|    | c) It remains in its previously set or reset state                                     |   |
|    | d) it goes to its next set or reset state                                              |   |

| 15 | When the J and K inputs are low, the state of the outputs Q and Q' are                                                                                                                                                                | а |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|    | a. unchanged on clocking                                                                                                                                                                                                              |   |
|    | b. changed on clocking                                                                                                                                                                                                                |   |
|    | c. changed on output                                                                                                                                                                                                                  |   |
|    | d. changed on input                                                                                                                                                                                                                   |   |
| 16 | Which among the following is not a mode of Flip Flop representation?                                                                                                                                                                  | d |
|    | a. Characteristic Equations                                                                                                                                                                                                           |   |
|    | b. Excitation Tables                                                                                                                                                                                                                  |   |
|    | c. Finite State Machines (FSM)                                                                                                                                                                                                        |   |
|    | d. Variable Entered Mapping (VEM)                                                                                                                                                                                                     |   |
| 17 | What is the maximum possible range of bit-count specifically in n-bit binary counter consisting of 'n' number of flip-flops?  a) 0 to 2 <sup>n</sup> b) 0 to 2 <sup>n</sup> +1  c) 0 to 2 <sup>n</sup> -1  d) 0 to 2 <sup>n+1/2</sup> | С |
| 18 | How many clock pulses will be required to completely load serially a 5-bit shift register?  a) 5 b) 3 c) 4 d) 6                                                                                                                       | а |
| 19 | How many different states does a 3-bit asynchronous down counter have?                                                                                                                                                                | d |
|    | a) 2<br>b) 4<br>c) 6<br>d) 8                                                                                                                                                                                                          |   |
| 20 | In an asynchronous counter, all the flip flops change state at the same time.  a) True b) False                                                                                                                                       | b |
| L  | 1                                                                                                                                                                                                                                     | [ |

| Q.NO. |                                                                                                                                       | ANS |
|-------|---------------------------------------------------------------------------------------------------------------------------------------|-----|
| 1     | DeMorgan's theorem states that<br>a)(AB)'=A'+B'<br>b)(A+B)'=A'*B<br>c)A'+B'=A'B'<br>d)(AB)'=A'+B                                      | a   |
| 2     | Which of the following is an incorrect SOP expression?  A. (a+b)(a+c)  B. a+b  C. b+a.c  D. b'c'+bc'                                  | a   |
| 3     | 1's complement of binary number is obtained by changing  a) Each 1 to 0  b) Each 0 to 1  c) Each 1 to 0 and 0 to 1  None of the above | С   |
| 4     | The octal equivalent of the decimal number (417)10 is a) (641)8 b) (619)8 c) (640)8 d) (598)8                                         | а   |

| 5 | The decimal equivalent of the binary number (1011.011)2 is    | a |
|---|---------------------------------------------------------------|---|
|   | a) (11.375) <sub>10</sub>                                     |   |
|   | b) (10.123) <sub>10</sub>                                     |   |
|   | c) (11.175) <sub>10</sub>                                     |   |
|   | d) (9.23) <sub>10</sub>                                       |   |
| 6 | The largest two digit hexadecimal number is                   | c |
|   | a) (FE)16                                                     |   |
|   | b) (FD)16                                                     |   |
|   | c) (FF)16                                                     |   |
|   | d) (EF)16                                                     |   |
| 7 | Representation of hexadecimal number (6DE)H in decimal:       | a |
|   | a) $6 * 16^2 + 13 * 16^1 + 14 * 160$                          |   |
|   | b) $6 * 16^2 + 12 * 16^1 + 13 * 160$                          |   |
|   | c) $6 * 16^2 + 11 * 16^1 + 14 * 160$                          |   |
|   | d) $6 * 16^2 + 14 * 16^1 + 15 * 160$                          |   |
| 8 | Which of the figures shown below represents the exclusive-NOR | В |
|   | gate?                                                         |   |
|   |                                                               |   |
|   |                                                               |   |
|   | a. b. c. d.                                                   |   |
|   |                                                               |   |
| 9 | The full form of SR is                                        | b |
|   | a) System rated                                               |   |
|   | b) Set reset                                                  |   |
|   | c) Set ready                                                  |   |
|   | d) None of the Mentioned                                      |   |

| 10 | In a J-K flip-flop, if J=K the resulting flip-flop is referred to as         | С |
|----|------------------------------------------------------------------------------|---|
|    | a) D flip-flop                                                               |   |
|    | b) S-R flip-flop                                                             |   |
|    | c) T flip-flop                                                               |   |
|    | d) S-K flip-flop                                                             |   |
| 11 | The only difference between a combinational circuit and a flip-flop is that  | С |
|    | a) The flip-flop requires previous state                                     |   |
|    | b) The flip-flop requires next state                                         |   |
|    | c) The flip-flop requires a clock pulse                                      |   |
|    | d) The flip-flop depends on the past as well as present states               |   |
| 12 | The flip-flop is only activated by                                           | С |
|    | a) Positive edge trigger                                                     |   |
|    | b) Negative edge trigger                                                     |   |
|    | c) Either positive or Negative edge trigger                                  |   |
|    | d) Sinusoidal trigger                                                        |   |
| 13 | The S-R latch composed of NAND gates is called an active low circuit because | b |
|    | a) It is only activated by a positive level trigger                          |   |
|    | b) It is only activated by a negative level trigger                          |   |
|    | c) It is only activated by either a positive or negative level trigger       |   |
|    | d) It is only activated by sinusoidal trigger                                |   |
| 14 | Both the J-K and T flip-flop are derived from the basic                      | b |
|    | a) S-R flip-flop                                                             |   |
|    | b) S-R latch                                                                 |   |
|    | c) D latch                                                                   |   |
|    | d) D flip-flop                                                               |   |

|    |                                                                                                                                                                | , |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 15 | The flip-flops which do not have any invalid states are                                                                                                        | d |
|    | a) S-R, J-K, D                                                                                                                                                 |   |
|    | b) S-R, J-K, T                                                                                                                                                 |   |
|    | c) J-K, D, S-R                                                                                                                                                 |   |
|    | d) J-K, D, T                                                                                                                                                   |   |
| 16 | What does the triangle symbol on the clock input of a J-K flip-flop mean?                                                                                      | b |
|    | a) Level enabled                                                                                                                                               |   |
|    | b) Edge triggered                                                                                                                                              |   |
|    | c) Both Level enabled; Edge triggered                                                                                                                          |   |
|    | d) Level triggered                                                                                                                                             |   |
| 17 | Acounter can be implemented using three flip flops  a) MOD-6 b) MOD-11 c) MOD-9 d) MOD-10                                                                      | а |
| 18 | The type of a register, in which data is entered into it only one bit at a time, but has all data bits available as output is  a) PIPO b) SISO c) PISO d) SIPO | d |
| 19 | The figure shown below is a block diagram of circuit?  **Coc**  **Clock**  **A                                                                                 | С |

| 20 In a Serial Input Serial Output, how is data is shifted?                                                                                                                                                                                                                                                                                                               |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| <ul> <li>a. In SISO, a single bit is shifted at a time in either right or left direction under clock control</li> <li>b. In SISO, all bits are shifted at the same time in either right or left direction under clock control</li> <li>c. In SISO, the entire data is shifted at once in the same direction under clock control.</li> <li>d. None of the above</li> </ul> |  |

Set 8

| Q.NO. |                                                                                                                                                                                                         | ANS |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 1     | Which of the circuits in figure (a to d) is the sum-of-products implementation of figure (e)?                                                                                                           | D   |
|       | A B C D X B C D X A B C D X X E F C D X X E F C D X X E F C D X X E F C D X X E F C D X X E F C D X X E F C D X X E F C D X X X E F C D X X X E F C D X X X E F C D X X X X X X X X X X X X X X X X X X |     |
| 2     | Single looping in groups of three is a common K-map simplification technique.  A True                                                                                                                   | В   |
|       | A True  B False                                                                                                                                                                                         |     |

| 3 | In true sum-of-products expressions, the inversion signs cannot cover more than single variables in a term.  True B) False                                                                                                                                                                                                          | A |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 4 | A combinatorial logic circuit has memory characteristics that "remember" the inputs after they have been removed  A)True B) False                                                                                                                                                                                                   | В |
| 5 | <ul> <li>A Karnaugh map will</li> <li>A eliminate the need for tedious Boolean simplifications</li> <li>B allow any circuit to be implemented with just AND and OR gates</li> <li>C produce the simplest sum-of-products expression</li> <li>D give an overall picture of how the signals flow through the logic circuit</li> </ul> | A |
| 6 | One reason for using the sum-of-products form is that it can be implemented using all gates without much difficulty.  A NOR  B NAND  C AND  D DOOR                                                                                                                                                                                  | В |

| 7 | The output of a gate has an internal short; a current tracer will                                         | A |
|---|-----------------------------------------------------------------------------------------------------------|---|
|   | A. identify the defective gate                                                                            |   |
|   | B. show whether the gate is shorted to $V_{cc}$ or ground                                                 |   |
|   | C. probably not be able to locate the problem                                                             |   |
|   | D. be able to identify the defective load node                                                            |   |
| 8 | A gate that could be used to compare two logic levels and provide a HIGH output if they are equal is a(n) | В |
|   | A XOR gate                                                                                                |   |
|   | B. XNOR gate                                                                                              |   |
|   | C. NAND gate                                                                                              |   |
|   | D NOR gate                                                                                                |   |
| 9 | On a positive edge-triggered S-R flip-flop, the outputs reflect the input condition when                  | С |
|   | a) The clock pulse is LOW                                                                                 |   |
|   | b) The clock pulse is HIGH                                                                                |   |
|   | c) The clock pulse transitions from LOW to HIGH                                                           |   |
|   | d) The clock pulse transitions from HIGH to LOW                                                           |   |

| 10 | D flip-flop is a circuit having                                                          | С |
|----|------------------------------------------------------------------------------------------|---|
|    | a) 2 NAND gates                                                                          |   |
|    | b) 3 NAND gates                                                                          |   |
|    | c) 4 NAND gates                                                                          |   |
|    | d) 5 NAND gates                                                                          |   |
| 11 | In a positive edge triggered JK flip flop, a low J and low K produces?                   | d |
|    | a) High state                                                                            |   |
|    | b) Low state                                                                             |   |
|    | c) Toggle state                                                                          |   |
|    | d) No Change State                                                                       |   |
| 12 | S-R type flip-flop can be converted into D type flip-flop if S is connected to R through | С |
|    | a) OR Gate                                                                               |   |
|    | b) AND Gate                                                                              |   |
|    | c) Inverter                                                                              |   |
|    | d) Full Adder                                                                            |   |
| 13 | The term synchronous means                                                               | b |
|    | a) The output changes state only when any of the input is triggered                      |   |
|    | b) The output changes state only when the clock input is triggered                       |   |
|    | c) The output changes state only when the input is reversed                              |   |
|    | d) The output changes state only when the input follows it                               |   |
| 14 | The S-R, J-K and D inputs are called                                                     | b |
|    | a) Asynchronous inputs                                                                   |   |
|    | b) Synchronous inputs                                                                    |   |
|    | c) Bidirectional inputs                                                                  |   |
|    | d) Unidirectional inputs                                                                 |   |
|    | <u></u>                                                                                  |   |

| For realisation of JK flip-flop from SR flip-flop, the input J and K will be given as                                                                                                                              | а                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| a) External inputs to S and R                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| b) Internal inputs to S and R                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| c) External inputs to combinational circuit                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| d) Internal inputs to combinational circuit                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| The K-map simplification for realisation of SR flip-flop from JK flip-flop is                                                                                                                                      | С                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| a) J=1, K=0                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| b) J=R, K=S                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| c) J=S, K=R                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| d) J=0, K=1                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| The full form of SIPO is  a) Serial-in Parallel-out  b) Parallel in Serial out                                                                                                                                     | а                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| d) Serial-In Peripheral-Out                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| In, the flip-flop output transition serves as a source for triggering other flip-flops.                                                                                                                            | b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| a. Shift register                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| d. Parallel adder                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| The bit sequence 0010 is serially entered (right-most bit first) into a 4-bit parallel out shift register that is initially clear. What are the Q outputs after two clock pulses?  a) 0000 b) 0010 c) 1000 d) 1111 | С                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                    | will be given as a) External inputs to S and R b) Internal inputs to S and R c) External inputs to combinational circuit d) Internal inputs to combinational circuit  The K-map simplification for realisation of SR flip-flop from JK flip-flop is a) J=1, K=0 b) J=R, K=S c) J=S, K=R d) J=0, K=1  The full form of SIPO is a) Serial-in Parallel-out b) Parallel-in Serial-out c) Serial-in Peripheral-Out  In, the flip-flop output transition serves as a source for triggering other flip-flops.  a. Shift register b. Ripple counter c. Serial adder d. Parallel adder  The bit sequence 0010 is serially entered (right-most bit first) into a 4-bit parallel out shift register that is initially clear. What are the Q outputs after two clock pulses? a) 0000 b) 0010 |

| 20 | Synchronous counters eliminate the delay problems encountered with asynchronous (ripple) counters because the: | d |
|----|----------------------------------------------------------------------------------------------------------------|---|
|    | * * * * * * * * * * * * * * * * * * * *                                                                        |   |
|    | a) input clock pulses are applied only to the first and last                                                   |   |
|    | stages                                                                                                         |   |
|    | b) input clock pulses are applied only to the last stage                                                       |   |
|    | c) input clock pulses are not used to activate any of the counter stages                                       |   |
|    | d) input clock pulses are applied simultaneously to each stage                                                 |   |
|    |                                                                                                                |   |
|    |                                                                                                                |   |

| Q.NO. |                                                                                                                                                      | ANS |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 1     | A half-adder does not have  A. carry in  B. carry out C. two inputs D. all of the above                                                              | A   |
| 2     | The output of an exclusive-NOR gate is 1. Which input combination is correct? $A.A = 1, B = 0$ $B.A = 0, B = 1$ $C.A = 0, B = 0$ D.none of the above | С   |

| 3 | Before an SOP implementation, the expression X = AB(\overline{CD} + EF) would require a total of how many gates?  A. 1  B. 2  C. 4  D. 5                                                                       | D |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 4 | Assume you have A, B, C, and D available but not their complements. The minimum number of 2-input NAND gates required to implement the equation $X = A\overline{B} + B\overline{C}$ is  A. 3  B. 4  C. 5  D. 6 | C |
| 5 | A gate can drive a number of load gate inputs up to its specified  A. supply voltage  B. noise margin  C. fan-in  D. fan-out                                                                                   | D |
| 6 | The expression $A\overline{B} + \overline{A}B$ can be directly implemented using only  A. an XOR gate  B. an XNOR gate  C. an AOI circuit  D. three 2-input NAND gates                                         | A |

| 7  | The Boolean SOP expression obtained from the truth table below is |                                              |                |               |                                     | C |
|----|-------------------------------------------------------------------|----------------------------------------------|----------------|---------------|-------------------------------------|---|
|    |                                                                   | Inputs                                       |                | Output        | 7                                   |   |
|    | Α                                                                 | В                                            | С              | X             | 1                                   |   |
|    | 0                                                                 | 0                                            | 0              | 0             | ]                                   |   |
|    | 0                                                                 | 0                                            | 1              | 1             |                                     |   |
|    | 0                                                                 | 1                                            | 0              | 0             |                                     |   |
|    | 0                                                                 | 1                                            | 1              | 0             |                                     |   |
|    | 1                                                                 | 0                                            | 0              | 0             | 4                                   |   |
|    | 1                                                                 | 0                                            | 1              | 0             | 4                                   |   |
|    | 1                                                                 | 1                                            | 0              | 1             | -                                   |   |
|    | 1                                                                 | 1                                            | 1              | 0             | J                                   |   |
|    | C.                                                                | ABC+ABC+ABC+ABC+ABC+ABC+ABC+ABC+ABC+ABC+     | A B C<br>A B C |               |                                     |   |
| 8  | Binary                                                            | represent                                    | tation o       | f decimal nur | mber 34.25 is                       | a |
|    | a)<br>b)<br>c)                                                    | 100010.0<br>100011.0<br>101010.1<br>101010.1 | )1<br>)1<br>10 |               |                                     |   |
| 9  |                                                                   | alisation<br>hrough <sub>-</sub>             |                |               | SR flip-flop, the external input is | С |
|    | a) S                                                              |                                              |                |               |                                     |   |
|    | b) R                                                              |                                              |                |               |                                     |   |
|    | Í                                                                 |                                              |                |               |                                     |   |
|    | c) D                                                              |                                              |                |               |                                     |   |
|    | d) Both                                                           | n S and                                      | R              |               |                                     |   |
| 10 | How is                                                            | JK flip-f                                    | lop ma         | de to toggle  | ;                                   | d |
|    | a) J=0,                                                           | , K=0                                        |                |               |                                     |   |
|    | b) J=1,                                                           | , K=0                                        |                |               |                                     |   |
|    | c) J=0,                                                           | K=1                                          |                |               |                                     |   |
|    | d) J=1,                                                           | , K=1                                        |                |               |                                     |   |
|    |                                                                   |                                              |                |               |                                     | I |

| 11 | Which of the following is correct for a gated D flip-flop?                                  |   |  |  |  |
|----|---------------------------------------------------------------------------------------------|---|--|--|--|
|    | a) The output toggles if one of the inputs is held HIGH                                     |   |  |  |  |
|    | b) Only one of the inputs can be HIGH at a time                                             |   |  |  |  |
|    | c) The output complement follows the input when enabled                                     |   |  |  |  |
|    | d) Q output follows the input D when the enable is HIGH                                     |   |  |  |  |
| 12 | What is the significance of the J and K terminals on the J-K flip-flop?                     | С |  |  |  |
|    | a) There is no known significance in their designations                                     |   |  |  |  |
|    | b) The J represents jump, which is how the Q output reacts whenever the clock goes high     |   |  |  |  |
|    | c) The letters were chosen in honour of Jack Kilby, the inventory of the integrated circuit |   |  |  |  |
|    | d) All of the other letters of the alphabet are already in use.                             |   |  |  |  |
| 13 | What is the meaning of D in D flip flop?                                                    | а |  |  |  |
|    | a. Data                                                                                     |   |  |  |  |
|    | b. Delay                                                                                    |   |  |  |  |
|    | c. There is no specific meaning                                                             |   |  |  |  |
|    | d. Both Data and Delay                                                                      |   |  |  |  |
| 14 | Full form of T in T flip flop is                                                            | а |  |  |  |
|    | a. Toggle                                                                                   |   |  |  |  |
|    | b. Tolerate                                                                                 |   |  |  |  |
|    | c. Trigger                                                                                  |   |  |  |  |
|    | d. Both Toggle and Trigger                                                                  |   |  |  |  |
| 15 | What is a trigger pulse?                                                                    | а |  |  |  |
|    | a. A pulse that starts a cycle of operation                                                 |   |  |  |  |
|    | b. A pulse that reverses the cycle of operation                                             |   |  |  |  |
|    | c. A pulse that prevents a cycle of operation                                               |   |  |  |  |
|    | d. A pulse that enhances a cycle of operation                                               |   |  |  |  |
|    |                                                                                             | _ |  |  |  |

| 16 | D flip flop can be made from a JK flip flop by making  a. J=K' b. J=K=1 c. J=0, K=1 d. J=K                                                                                                                                                                  | а |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 17 | Assume that a 4-bit serial in serial out shift register is initially clear. We wish to store the nibble 1100. What will be the 4-bit pattern after the second clock pulse? (Right-most bit first)  a) 0000 b) 1100 c) 1110 d) 1000                          | а |
| 18 | Ripple counters are also called  a) SSI counters b) Asynchronous counters c) synchronous counters d) VLSI counters                                                                                                                                          | b |
| 19 | In a shift register, the output of each stage is the ?  a) Input to the next stage b) Input to the previous stage c) Output of the previous stage d) Output of the next stage                                                                               | а |
| 20 | What type of register would have a complete binary number shifted in one bit at a time and have all the stored bits shifted out one bit at a time?  a) Parallel-in Parallel-out b) Parallel-in Serial-out c) Serial-in Serial-out d) Serial-in Parallel-out | С |

| Q.NO. |                                                                                                                                                                                                                                                                                             | ANS |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 1     | Binary representation of decimal number 255.75 is  a) 1111111.11 b) 11110110.11 c) 11011111.11 d) 10111111.11                                                                                                                                                                               | a   |
| 2     | Which of the following options describe a logic function?  a) Boolean expression, truth table, logic diagram b) Boolean expression, input variables, logic diagram c) Boolean expression, logic diagram, problem statement d) Boolean expression, problem statement, input/output variables | a   |
| 3     | a) NOT, NAND, NOR, XOR gates b) Only NOT gate c) NOT, NAND, NOR, OR gates d) NOT, NAND, NOR, AND gates                                                                                                                                                                                      | a   |
| 4     | There are cells in a 4-variable K-map.  a) 12 b) 16 c) 18 d) 8                                                                                                                                                                                                                              | b   |
| 5     | Maximum number of minterms in K-map grouping results in minimum number of literals.  a) True b) False                                                                                                                                                                                       | a   |

| 6 |                                                                       | c |
|---|-----------------------------------------------------------------------|---|
|   | The Boolean expression $P=f(X, Y, Z) = XY + ZX$ is in the form.       |   |
|   |                                                                       |   |
|   | a) SOP<br>b) POS                                                      |   |
|   | c) Canonical SOP<br>d) Canonical POS                                  |   |
|   |                                                                       |   |
| 7 |                                                                       | b |
|   | Which of the following is not considered for forming groups in K-map? |   |
|   | a) Rolling                                                            |   |
|   | b) Diagonal                                                           |   |
|   | c) Vertical<br>d) Horizontal                                          |   |
|   |                                                                       |   |
| 8 |                                                                       | a |
|   | The decimal equivalent of hex number 1B52 is                          |   |
|   |                                                                       |   |
|   | a) 6994                                                               |   |
|   | b) 9649<br>c) 9964                                                    |   |
|   | d) 4699                                                               |   |
|   |                                                                       |   |
|   |                                                                       |   |
| 9 | The flip flops are categorized into                                   | b |
|   | a. 2                                                                  |   |
|   | <ul><li>b. 4</li><li>c. 5</li></ul>                                   |   |
|   | <ul><li>c. 5</li><li>d. 3</li></ul>                                   |   |
|   | u. J                                                                  |   |

| 10 | In which flip flop the present input will be the next output? |                                                                            |   |
|----|---------------------------------------------------------------|----------------------------------------------------------------------------|---|
|    | a.                                                            | D                                                                          |   |
|    | b.                                                            | Т                                                                          |   |
|    | C.                                                            | JK                                                                         |   |
|    | d.                                                            | SR                                                                         |   |
| 11 | The p                                                         | re-set input is used to make output                                        | а |
|    | a.                                                            | Q=1                                                                        |   |
|    | b.                                                            | Q=0                                                                        |   |
|    | C.                                                            | Invalid                                                                    |   |
|    | d.                                                            | No change                                                                  |   |
| 12 | The cl                                                        | ear input is used to make output                                           | b |
|    | a.                                                            | Q=1                                                                        |   |
|    | b.                                                            | Q=0                                                                        |   |
|    | C.                                                            | Invalid                                                                    |   |
|    | d.                                                            | No change                                                                  |   |
| 13 | When                                                          | pre-set=0, clear=1 then the flip flop output will be                       | а |
|    | a.                                                            | One                                                                        |   |
|    | b.                                                            | Zero                                                                       |   |
|    | C.                                                            | FF operation                                                               |   |
|    | d.                                                            | None of the mentioned                                                      |   |
| 14 |                                                               | nany possible conversions are there to convert SR flip flop to flip flops? | С |
|    | a.                                                            | One                                                                        |   |
|    | b.                                                            | Two                                                                        |   |
|    | C.                                                            | Three                                                                      |   |
|    | d.                                                            | Four                                                                       |   |
|    |                                                               |                                                                            |   |

| 15 | How man       | y types of latches are there?                                        | С |
|----|---------------|----------------------------------------------------------------------|---|
|    | a. 4          |                                                                      |   |
|    | b. 5          |                                                                      |   |
|    | c. 6          |                                                                      |   |
|    | d. 8          |                                                                      |   |
|    | _             |                                                                      |   |
| 16 | Race aro      | und condition occur in flip flop                                     | а |
|    |               | a) JK<br>b) SR                                                       |   |
|    |               | c) D                                                                 |   |
|    |               | d) T                                                                 |   |
| 17 |               | of register would shift a complete binary number in one bit at       | b |
|    |               | shift all the stored bits out one bit at a time? PIPO                |   |
|    | b)            | SISO                                                                 |   |
|    |               | PISO<br>SIPO                                                         |   |
|    |               |                                                                      |   |
|    |               |                                                                      |   |
| 18 | A shift regis | ster is a digital circuit that                                       | d |
|    |               | a. Stores data                                                       |   |
|    |               | b. Shifts the data from left to right                                |   |
|    |               | c. Shifts the data from right to left                                |   |
|    |               | d. All the above                                                     |   |
|    |               |                                                                      |   |
| 19 | The maxim     | um number of states that a counter with six flip flops can count are | С |
| 1) |               |                                                                      | Ü |
|    | A)<br>B)      |                                                                      |   |
|    | •             | 64                                                                   |   |
|    | D)            | 256                                                                  |   |
|    |               |                                                                      |   |

| _ |
|---|