

# 3C7 DIGITAL SYSTEMS DESIGN LABORATORY

## Assignment 02 Report

## Department of Electronic and Electrical Engineering



Professor: Dr. Shreejith Shanker

#### 1. Abstract:

The 3C7 Digital Systems Design assignment involves bringing together our knowledge from all the implemented previous labs and design a Finite State Machine to detect a pattern and give the output of the counter on Basys-3 Board. For an understanding of the development and testing of Finite State Machines in digital systems, this study synthesizes knowledge from earlier laboratories especially labs F and G. The LFSR should run for a complete cycle, i.e., 2<sup>N</sup>-1 where N is the bit length of the LFSR. A given n-bit pattern is to be detected in the intermediate transition states of LFSR. The assignment emphasizes the importance of understanding and applying digital design principles in a practical context to implement a suitable FPGA design.

Submitted By: Shreshtha Kamboj 23364317

**Submission Date:** 14/04/2024

#### 2. Introduction:

This assignment's objectives were to gather all the knowledge from previous labs to design a Verilog module for LFSR and to implement sequence detecting Finite State Machine. Additionally, we were required to design a counter as well, in order to count the number of times a certain pattern is detected in the stream of bits generated by the LFSR in a full cycle of that LFSR. We do both testing it on the Basys 3 Board and running its behavioural simulation to draw certain conclusions by observing its output. We also discuss previous lab session's implementation in the appendices section in the end.

#### 3. Implementation:

We implement a Moore Model Finite State Machine and use the logic's build in previous lab sessions for implementation in this assignment.

#### 4. Sources:

The Hierarchy of the design consists of Testbench\_assign02 module which inherits the properties of other instantiations of modules shown below:



Fig 4.1 Design Sources

File directory is as follows:



Fig 4.2 File Directory

### 5. Schematics Generated:

The below schematic serves as a Functional diagram clearly showing the hierarchy of our design and how all the modules are interconnected with each other.



Fig 5.1 Elaborated Design



Fig 5.2 Implemented Device



Fig 5.3 Implemented Package

#### 6. Code Snippets:

We have included the following modules in this assignment to correctly implement the given task:-

- Testbench\_assign02.v
- top module.v
- lfsr 17bit.v
- stop watch if.v
- · disp hex mux.v
- moore\_seq\_detector.v
- · clock divider.v
- Ass2.xdc

C:/Users/kambo/3C7Lab/project\_ASS2/project\_ASS2.srcs/sources\_1/new/Testbench\_assign02.v

```
module Testbench_assign02;
     reg clk_tb;
    reg rst_tb;
    wire [3:0] an_tb;
    wire [6:0] sseg_tb;
    wire p;
    wire [16:0] Q_d;
     // Instantiate the top module
    top_module uut(
        .clk(clk_tb),
10
11
         .rst(rst tb),
12
        .an(an tb),
        .pattern_detected(p),
13
14
        .sseq(sseq tb),
15 ¦
        .Q_d(Q_d));
16 : // Clock generation
    always #10 clk_tb = ~clk_tb; // Generate a clock with a period of 20ns
18 initial begin
19 // Initialize signals
        clk_tb = 0; // Initial state of the clock
       rst_tb = 1; // Assert reset initially
21
        // Reset the system
        #20 rst_tb = 0; // De-assert reset after 20ns
#2621420; // Run simulation for 2621420ns to observe multiple cycles
        $finish; // End the simulation
26 | end
27 | endmodule
```

Fig 6.1 Testbench Module having test vectors

```
C:/Users/kambo/3C7Lab/project_ASS2/project_ASS2.srcs/sources_1/new/top_module.v 23 🖯 // . Q d (Q d));
                                                                       24 0 // Instantiating the Moore Model Finite State Machine
Q | H | ♠ | → | X | E | E | X | // | H | ♀ |
                                                                         25 | moore_seq_detector FSM(
    module top_module(
    input wire clk,
                                                                       .cneck(lfsr_bit),

29 | .pattern_detected(pattern_detec
30 |/ Instantiating the Counter Module
31 | stop_watch_if counter(
32 | .clk(clk),
33 | .patter
          input wire rst,
         input wire en,
                                                                                    .pattern_detected(pattern_detected));
         output wire [3:0] an,
output wire [6:0] sseg);
            output wire [16:0] Q_d);
    wire lfsr_bit;
                                                                                    .pattern_detected(pattern_detected),
     wire [3:0] d3, d2, d1, d0;;
                                                                                   .clr(rst),
                                                                        34 :
     wire slow clk;
                                                                        .d3(d3),.d2(d2),.d
36 // Instantiating the S
37 disp_hex_mux display(
                                                                                    .d3(d3),.d2(d2),.d1(d1),.d0(d0));
11 wire pattern_detected;
     // Instantiating the Clock Divider Module
                                                                               // Instantiating the Seven Segment Module
13 | clock_divider clock(
        .clk_in(clk),
                                                                                   .clk(clk),
                                                                         38
          .rst n(rst),
                                                                         39
                                                                                    .reset(rst),
          .clk_out(slow_clk));
                                                                         40
                                                                                    .hex3(d3), .hex2(d2), .hex1(d1), .hex0(d0),
     ^- // Instantiating the LFSR Module
                                                                         41
                                                                                    .dp_in(4'b1101),
    lfsr_17bit LFSR(
                                                                                    _
.an(an),
                                                                         42
        .clk(clk),
19
                                                                                    .sseg(sseq)
         .rst_n(rst),
                                                                         43
        .sh_en(en),
.Q out(lfsr bit));
                                                                         44 ; );
                                                                         45 | endmodule
```

Fig 6.2 Top Module having instantiations of other modules

C:/Users/kambo/3C7Lab/project ASS2/project ASS2.srcs/sources 1/new/lfsr 17bit.v

```
module lfsr_17bit
                       #(parameter seed = 17'b01000001011110001) // Seed parameter for LFSR initialization
                                                                // Clock input signal
                       (input clk,
                                                                            // Active low asynchronous reset signal
                         input rst n,
                         input sh_en,
                                                                            // Shift enable signal to control LFSR operation
                        output wire Q_out // MSB of LFSR
                             output wire [16:0] Q_d // Current State of LFSR bit by bit
                      reg [16:0] Q_state; // Register holding current state of the LFSR
                      wire Q fb; // Wire holding feedback bit calculated wire [16:0] Q_ns; // Wire holding next state of the LFSR
                       // Sequential logic block to update the state of the LFSR on the rising edge of the clock
                      always @(posedge clk or posedge rst_n) begin
13
                                 if(rst n) // If reset is active (low), reset the LFSR state to the seed value
                                         Q_state <= seed;
16
                                else if (sh_en) // If shift enable is active (high), update the LFSR state to the next state
17
                                          Q_state <= Q_ns;
18
                      assign \ Q\_fb = \\ \sim (Q\_state[16] \ ^\circ \ Q\_state[13]); \ // \ Calculate \ feedback \ using \ XNOR \ where \ taps \ are \ at \ 17 \ and \ 14 \ 
20
                      assign \ \underline{Q}\_ns = \{\underline{Q}\_state[15:0], \ \underline{Q}\_fb\}; \ // \ \textit{Form the next state by shifting left and inserting feedback bit} \\
                          assign 0 d = 0
                                                                   ns; // Output the next state of the LFSR
                    assign Q_out = Q_ns[16]; // Output the most significant bit of the LFSR
23 | endmodule
```

Fig 6.3 Module having logic for 17-bit LFSR

C:/Users/kambo/3C7Lab/project\_ASS2/project\_ASS2.srcs/sources\_1/new/moore\_seq\_detector.v

```
1
    module moore_seq_detector(
2
        input clk, // Clock input signal
3
        input rst_n, // Active low asynchronous reset signal
        input check, // Input signal to start checking the pattern
        output reg pattern_detected); // Output signal indicating when the pattern is detected
5
6
    // State declaration with 4-bit encoding for a 12-bit sequence detection
 7
    localparam [3:0] A = 4'b0001, // Initial state
                    B = 4'b0010, // State for each bit in the sequence
8
9
                    C = 4'b0011,
10
                    D = 4'b0100,
                    E = 4'b0101,
                    F = 4'b0110,
12
13
                    G = 4'b0111,
                    H = 4'b1000,
14
                    I = 4'b1001,
15
16
                    J = 4'b1010,
                    K = 4'b1011,
18
                    L = 4'b1100,
                    M = 4'b1101; // Final state indicating the end of the sequence
19
20 reg [3:0] current state, next state; // Registers holding current and next state
21 | // State transition logic, updates the current state on the rising edge of the clock
22
   always @(posedge clk or posedge rst_n) begin
         if (rst n) // If reset is active (low), reset to initial state A
23
24
            current state <= A;
25
26
            current_state <= next_state; // Otherwise, transition to the next state</pre>
27
   end
28
    // Next state logic based on the current state and input bit
29 always @(*) begin
30
        pattern_detected = 1'b0; // Default to not detected
31
        next_state = current_state; // Default to stay in the current state
32
        case (current state)
33
            A: if (check == 0) next_state = B; // Transition logic for each state
34
                else next state = A;
           B: if (check == 1) next_state = C;
35
36
                else next state = B;
37
            C: if (check == 1) next state = D;
38
                else next_state = B;
39
           D: if (check == 1) next state = E;
40 :
                else next_state = B;
41
            E: if (check == 0) next_state = F;
42
                else next_state = A;
```

```
43
            F: if (check == 0) next state = G;
44
                else next_state = A;
45
            G: if (check == 0) next state = H;
46
                else next_state = A;
47
            H: if (check == 1) next state = I;
48
                else next_state = B;
           I: if (check == 1) next_state = J;
49
50 5
                else next_state = B;
51
            J: if (check == 0) next_state = K;
52
                else next_state = A;
           K: if (check == 1) next_state = L;
53
54
                else next_state = B;
55
            L: if (check == 1) next_state = M;
56
                else next_state = B;
57
            M: begin
58
                next_state = A; // Return to the initial state after detecting the pattern
59
                pattern_detected = 1'b1; // Indicate that the pattern has been detected
60
61
            default: next state = A; // Default case to handle any undefined states
62 ¦
63 ¦
        endcase
    end
64
    endmodule
```

Fig 6.4 Module having code for Moore Model Finite State Machine

C:/Users/kambo/3C7Lab/project\_ASS2/project\_ASS2.srcs/sources\_1/new/stop\_watch\_if.v

```
Q 🛗 ← → 🐰 🛅 🛍 🗙 // 🖩 🗘
    module stop watch if (
        input wire clk, // Clock input signal
        input wire pattern_detected, // Signal indicating a pattern has been detected
        input wire clr, // Clear signal to reset the counter
       output wire [3:0] d3, d2, d1, d0); // 4-digit BCD outputs
       // Declaration of registers to hold the current value of each BCD digit
       reg [3:0] d3_curval, d2_curval, d1_curval, d0_curval;
8
       // Declaration of registers to hold the next value of each BCD digit
       reg [3:0] d3_nextval, d2_nextval, d1_nextval, d0_nextval;
       // Register block to update the current value of each BCD digit on the rising edge of the clock
       always @(posedge clk)
      begin
         d3_curval <= d3_nextval;
14
         d2_curval <= d2_nextval;
         d1_curval <= d1_nextval;
16
         d0_curval <= d0_nextval;
      end
      // Combinational logic block to determine the next value of each BCD digit
18
      always @*
19
      begin
         // Default behavior: keep the previous value
         d0_nextval = d0_curval;
         dl_nextval = dl_curval;
23
24
           d3_nextval = d3_curval;
25
           // If the clear signal is asserted, reset all digits to 0
26
           if (clr)
27
              begin
                  d0_nextval = 4'b0;
28
29
                  d1_nextval = 4'b0;
                  d2 nextval = 4'b0;
30
31
                  d3_nextval = 4'b0;
           // If a pattern is detected, increment the counter
33
34
           else if (pattern_detected)
35
              begin
36
                    // Increment the least significant digit (d0) if it's not already 9
37
                    if (d0_curval != 9)
38
                        d0_nextval <= d0_curval + 1;
39
                    else
40
                       begin
                           // If d0 is 9, reset it to 0 and increment the next digit (d1)
41
                           d0_nextval = 0;
42
43
                          if (d1 curval != 9)
44
                              d1_nextval <= d1_curval + 1;</pre>
45
                           else
46
                              begin
```

```
47
                                // Applying the same logic for d1, d2, and d3
48
                               d1_nextval = 0;
49
                                if (d2 curval != 9)
50
                                  d2 nextval <= d2 curval + 1;
51
52
                                  begin
                                      d2_nextval = 0;
53
54
                                      if (d3 curval != 9)
55
                                        d3_nextval <= d3_curval + 1;
56
57
                                         // If all digits are 9, reset the counter to 0
58
                                         d3_nextval <= 0;
59
                                   end
60
                            end
61
                      end
62
              end
63
       end
64
       // Output logic: directly assign the current register values to the output
65
       assign d0 = d0 curval;
       assign d1 = d1_curval;
66
67
        assign d2 = d2_curval;
68
       assign d3 = d3 curval;
69 endmodule
```

Fig 6.5 Module having code for counter

```
C:/Users/kambo/3C7Lab/project\_ASS2/project\_ASS2.srcs/sources\_1/new/disp\_hex\_mux.v
Q 🕍 🛧 🥕 🐰 🖺 🖍 🖊 🖩 🗘
    module disp_hex_mux(
        input wire clk, reset,
        input wire [3:0] hex3, hex2, hex1, hex0, // Hexadecimal digits inputs
input wire [3:0] dp in, // Decimal points for each digit, active low
output reg [3:0] an, // Active-low enable signals for each of the 4 digits
        output reg [7:0] sseg
                                                // Seven-segment display output, including decimal point
       localparam N = 18; // Constant for counter size to achieve ~800 Hz refresh rate with a 50 MHz clock
       reg [N-1:0] q_reg = 0;  // N-bit counter register, initialized to 0
wire [N-1:0] q_next;  // Next state of the counter
reg [3:0] hex_in = 0;  // Current hex digit to display, initialized to 0
    reg dp = 1; // Current deci
// N-bit counter for multiplexing contr
always @(posedge clk or posedge reset)
                              // Current decimal point state, initialized to 1 (off)
         q_reg <= 0;
else</pre>
       q_reg <= q_next;
assign q_next = q_reg + 1;
          Multiplexing control based on the 2 MSBs of the counter
       always @*
          case (q_reg[N-1:N-2])
  2'b00: {an, hex_in, dp} = {4'b1110, hex0, dp_in[0]};
               (q_reg[N-1:N-2])
 24
                    2'b01: {an, hex in, dp} = \{4'b1101, hex1, dp in[1]\};
 25
                     2'b10: {an, hex_in, dp} = {4'b1011, hex2, dp_in[2]};
 26
                     default: {an, hex_in, dp} = {4'b0111, hex3, dp_in[3]};
 27 🖒
                endcase
 28 i
            // hex to seven-segment led display
 29 👨
            always @*
 30 ⊜
            begin
 31 🖨
                case(hex_in)
                    4'h0: sseg[6:0] = 7'b1000000;
 32
                    4'h1: sseg[6:0] = 7'b1111001;
 34
                    4'h2: sseg[6:0] = 7'b0100100;
                     4'h3: sseg[6:0] = 7'b0110000;
 35
                     4'h4: sseg[6:0] = 7'b0011001;
 36
                    4'h5: sseg[6:0] = 7'b0010010;
 37
 38
                    4'h6: sseq[6:0] = 7'b00000010;
 39
                    4'h7: sseg[6:0] = 7'b1111000;
                     4'h8: sseg[6:0] = 7'b0000000;
 40
 41
                     4'h9: sseg[6:0] = 7'b0010000;
                     4'ha: sseg[6:0] = 7'b0001000;
 42
                    4'hb: sseg[6:0] = 7'b0000011;
 43
 44
                    4'hc: sseg[6:0] = 7'b1000110;
 45
                    4'hd: sseg[6:0] = 7'b0100001;
 46 :
                    4'he: sseg[6:0] = 7'b0000110;
               4'hf: sseg[6:0] = 7'b0001110;
               default: sseg[6:0] = 7'b1111111;
48
          endcase
           sseg[7] = dp; // Corrected to properly handle active-low logic for decimal point
       end
52 endmodule
```

Fig 6.6 Module having code for display logic on the 7-Segment Display

Fig 6.7 Module having code for Clock Divider

The following image shows the constraints for Basys 3 board implementation. The implementation will be explained in the demonstration section.

```
24 | set_property PACKAGE_PIN V8 [get_ports {sseg[3]}]
C:/Users/kambo/3C7Lab/project ASS2/project ASS2.srcs/constrs 1/new/Ass2.xdc
                                                                                                                                25 set_property IOSTANDARD LVCMOS33 [get_ports {sseg[3]}]
Q 🗎 🛧 🥕 🐰 🖹 🖍 🖊 🔳 Q
                                                                                                                                 26 | set_property PACKAGE_PIN U5 [get_ports {sseg[4]}]
      ### This file is a general .xdc for the Basys] rev B board

27 set property PACKAGE PIN U5 [get ports {sseg[4]}]

### To use it in a project:

### - uncomment the lines corresponding to used pins

28 set property PACKAGE PIN U5 [get_ports {sseg[5]}]
      ### - uncomment the lines corresponding to used pins

28 set_property PACKAGE_PIN V5 [get_ports {sseg[5]}]

### - rename the used ports (in each line, after get_ports) according to the top

29 set_property IOSTANDARD LVCMOS33 [get_ports {sseg[5]}]
                                                                                                                                 30 | set_property PACKAGE_PIN U7 [get_ports {sseg[6]}]
      set_property PACKAGE_PIN W5 [get_ports clk] 31 set_property IOSTANDARD LVCMOS33 [get_ports set_property IOSTANDARD LVCMOS33 [get_ports clk] 32 create_clock -add -name sys_clk_pin -period 10.00 -waveform (0.5) [get_ports clk] 33 set_property PACKAGE_PIN V7 [get_ports {dp}]
                                                                                                                                31 set_property IOSTANDARD LVCMOS33 [get_ports {sseg[6]}]
                                                                                                                               34 | set_property IOSTANDARD LVCMOS33 [get_ports {dp}]
      set_property PACKAGE_PIN V17 [get_ports [rst]]
set_property IOSTANDARD LVCMOS33 [get_ports [rst]]
set_property PACKAGE_PIN V16 [get_ports [en]]
set_property IOSTANDARD LVCMOS33 [get_ports [en]]
                                                                                                                              36 set_property PACKAGE_PIN U2 [get_ports {an[0]}]
                                                                                                                             37 set_property IOSTANDARD LVCMOS33 [get_ports {an[0]}]
38 set_property PACKAGE_PIN U4 [get_ports {an[1]}]
                                                                                                        set_property PACKAGE_PIN U4 [get_ports {an[0]}]

set_property IOSTANDARD LVCMOS33 [get_ports {an[1]}]

set_property PACKAGE_PIN V4 [get_ports {an[2]}]

41 | set_property IOSTANDARD LVCMOS33 [get_ports {an[2]}]

42 | set_property PACKAGE_PIN W4 [get_ports {an[3]}]
      set_property MACKAGE_PIN W7 [get_ports [sseg[0]]]
set_property NGSTANIARAD LUCKNOS33 [get_ports [sseg[0]]]
set_property PACKAGE_PIN W6 [get_ports [sseg[1]]]
set_property MACKAGE_PIN W6 [get_ports [sseg[1]]]
set_property MACKAGE_PIN W8 [get_ports [sseg[2]]]
set_property MACKAGE_PIN W8 [get_ports [sseg[2]]]
                                                                                                                                43 set_property IOSTANDARD LVCMOS33 [get_ports {an[3]}]
```

Fig 6.8 Constraints File for Basys 3 Board

#### 7. Demonstration

Configuration Device: BASYS 3 (xc7a35tcpg236-1)

Target Language: Verilog



Fig 7.1 Basys 3 Board

Shreshtha Kamboj

A Finite State Machine is as the name suggests a system using a finite number of states and the associated transitions between them. In this case we have a rising edge sensitive system which may transition to the next state at the next rising edge of the clock. The transition depends on the input at that rising edge and it stays in that state until the next rising edge is detected. They are mostly used as a pattern/sequence detector. In the construction of an FSM, we need a register to store the current state and a combinational logic to determine the next state and output.

Mealy Model Finite State Machine and Moore Model Finite State Machine are two models of FSMs commonly used. This assignment's requirement was to implement a Moore Model Finite State Machine. The difference between the two lies in the state transition logic. Mealy Model takes both the current input and the current state in consideration when transitioning on to the next state whereas the Moore Model solely takes into consideration the current state when transitioning onto the next state.

We have also used the State Encoding logic to represent the states as binary values. In this case we had N=13 States so we will need at least log<sub>2</sub>N bits to encode them.

We have the inputs coming from the 17-bit LFSR in which the bits are shifted to left and at the least significant bit position the feedback of LFSR keeps on adding at each transition and the most significant bit in this case which is the 16<sup>th</sup> bit is given as an input to the finite state machine for detecting the sequence itself.

#### LFSR Seed Value (17-bit): 01000001011110001



Fig 7.2 17-bit LFSR

Given below is a Moore Model Finite State Machine designed to detect a 12-bit pattern/sequence. Following the FSM design we have also designed to represent the transition logic in a tabular form.

**Pattern:** 110110001110 (We detect the pattern starting from the right most bit which is the LSB to the left most bit which is the MSB.)



Fig 7.3 Moore Model Finite State Machine

In the below table the minimisation strategy cannot be applied as we do not have any identical states.

| <b>Current State</b> | Input (Pattern) | Input       | Next State | Next State  | Output |
|----------------------|-----------------|-------------|------------|-------------|--------|
|                      |                 | (Otherwise) | (Desired)  | (Otherwise) |        |
| A                    | 0               | 1           | В          | A           | 0      |
| В                    | 1               | 0           | С          | В           | 0      |
| C                    | 1               | 0           | D          | В           | 0      |
| D                    | 1               | 0           | Е          | В           | 0      |
| Е                    | 0               | 1           | F          | A           | 0      |
| F                    | 0               | 1           | G          | A           | 0      |
| G                    | 0               | 1           | Н          | A           | 0      |
| Н                    | 1               | 0           | I          | В           | 0      |
| I                    | 1               | 0           | J          | В           | 0      |
| J                    | 0               | 1           | K          | A           | 0      |
| K                    | 1               | 0           | L          | В           | 0      |
| L                    | 1               | 0           | M          | В           | 1      |
| M                    | 1               | 0           | A          | В           | 0      |

Table 1 State Transition Table

We also designed a testbench module to clearly see the output of LFSR and the output of FSM.



Fig 7.4 Behavioural simulation output on Vivado

The above waveform shows the output of FSM. We have the clock signal (clk), reset signal (rst), and seven segment signals (sseg). Whenever the reset is '0' and the shift enable is set to '1', the LFSR keeps on transitioning onto the next state. The green line in the O d output is showing how the output keeps on changing when we move the cursor on that line. The most important output signal to observe here is the pattern detecting one (p), whenever the pattern is detected, we see a green spike on the waveform.

We have used the formula  $2^N - 1$  to calculate the total number of possible states in a complete cycle which in this case is  $2^{17} - 1 = 131071$ . The clock period is taken as 20ns. We have run the above behavioural simulation for 2621420ns (Total states x clock period) so that we can observe the number of times pattern is being detected in one complete LFSR cycle. If we count then we can see that a total of 28 times the pattern is being detected in the above LFSR in 1 complete cycle.

We also tried to target the above design on the BASYS 3 Board by instantiating the modules in a top module. The counter logic in the stop watch if v is written such that whenever the pattern is detected then it increments the counter by 1 which is to be reflected on the 7-segment display. The logic is that whenever the count at a place is reached to maximum value, i.e., 9 then we shift on to the next place on the 7-segment. Despite all the efforts and time devoted we were not able to get it working as desired.



Fig 7.5 Output on Basys 3 Board

The above image shows the successful implementation of the assignment on BASYS 3 Board. When we set the switch (V16) to '1', then we enable the shift so that the LFSR can transition onto the next state and when switch is set to '0', then we stop at a transition state of the LFSR and see the current count of pattern detections as seen above. When the switch (V17) is set to '1', then the LFSR is reset to its seed value.

#### 8. Observations:

Utilization Report, which is produced following the synthesis and implementation phases, provides information on how well our design is utilizing the FPGA's resources. Here we observe that IO resource is utilizing the most percentage of resources, i.e., 13%.



Fig 8.1 Summary of Utilization Report

Power Consumption Report provides information about the target FPGA device's power consumption profile throughout the execution of our design. Here we observe that the total on-chip power is 0.080W and the Junction Temperature is 25.4°C which tells the designer reliability of their FPGA designs and making thermal management strategies to ensure safe operation of device. The figure on right tells us that which parameter utilizes how much of the chip power like in this case I/O utilizes the most power amongst Signals, Logic, and I/O.



Fig 8.2 Summary of Power Report

Design Timing Report provides insights into our design's timing behaviour, including clock limitations, timing violations, and key routes. For a designer, this is the most crucial report because it is only via analysis of this report that he can determine whether he is fulfilling his timing goals. Here we see that all the specified timing constraints are met. We specified the clock period as 20ns in the XDC file.

| esign Timing Summary              |            |                              |          |                                          |          |  |  |  |  |  |
|-----------------------------------|------------|------------------------------|----------|------------------------------------------|----------|--|--|--|--|--|
| Setup                             |            | Hold                         |          | Pulse Width                              |          |  |  |  |  |  |
| Worst Negative Slack (WNS):       | 6.486 ns   | Worst Hold Slack (WHS):      | 0.131 ns | Worst Pulse Width Slack (WPWS):          | 4.500 ns |  |  |  |  |  |
| Total Negative Slack (TNS):       | 0.000 ns   | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 n  |  |  |  |  |  |
| Number of Failing Endpoints:      | 0          | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |  |  |  |  |  |
| Total Number of Endpoints:        | 80         | Total Number of Endpoints:   | 80       | Total Number of Endpoints:               | 65       |  |  |  |  |  |
| All user specified timing constra | ints are m | et                           |          |                                          |          |  |  |  |  |  |

Fig 8.3 Summary of Design Timing

Register as Flip Flop section in the utilization summary tells us how many flip flops were utilized. Here we can see how many flip flops are used by each module.



Fig 8.4 Summary of Register as Flip Flop

Clock interaction Report is a useful tool for comprehending the complexity of clock distribution and synchronization within our FPGA design, spotting possible timing problems associated with clock interactions, and putting strategies into place to guarantee correct synchronization and timing closure across various clock domains.

23364317



Fig 8.5 Summary of Clock Interaction

#### 9. Appendix:

#### 9.1 LAB F:

In this lab session we familiarized with the concept of LFSR and designed a 13-bit LFSR. We targeted the design on the BASYS 3 Board so that we could observe the state transitions using the LEDS which gave us the idea of how the LFSR was working. We used the knowledge we gained from it and implemented the 17-bit LFSR in this assignment. We also used the clock\_divider.v module to as required in this assignment.

#### 9.2 LAB G:

In this lab session we familiarized with seven segment display. We learnt how to work with the seven segments by writing a logic. We were given two files stop\_watch\_if.v and disp\_hex\_mux.v which has logic for the counter and the 7-segment display respectively. We designed a logic for implementing a stop watch such that after 59 the next number should be 100 that indicates how the clock works. We designed two logic's, one for incrementing the counter when the up button is pressed and decrementing the counter when the down button is pressed. We used the knowledge we gained from this lab in the current assignment and changed the logic accordingly to fulfil the requirements of this lab.

#### 10. Conclusion:

The 3C7 Digital Systems Design assignment successfully demonstrated the design, testing, and implementation of a Moore Model Finite State Machine on the BASYS 3 Board and were also able to clearly derive results from the behavioural simulation, synthesizing knowledge from previous lab experiences. The generated reports provided insights into the performance of the design, identifying opportunities for future improvements and optimization. These reports included the usage, power consumption, design timing, clock interaction and register as flip-flop reports. This assignment also marks the end of the practical applications for this module.

## 11. References:

- Lecture Slides
- Lab materials provided on blackboard
- Basic knowledge of electronics from previous modules
- Doubt clearing from the demonstrators
- Xilinx notes to work with LFSR
- Documentation for 7-Segment Display